# Intel<sup>®</sup> oneAPI VTune<sup>™</sup> Profiler 2021.1.1 Gold

**Elapsed Time:** 0.040s

Application execution time is too short. Metrics data may be unreliable. Consider reducing the sampling interval or increasing your application execution time.

Clockticks: 34,560,000 Instructions Retired: 52,380,000

CPI Rate: 0.660 MUX Reliability: 0.914

**Retiring:** 43.5% of Pipeline Slots

A high fraction of pipeline slots was utilized by useful work. While the goal is to make this metric value as big as possible, a high Retiring value for non-vectorized code could prompt you to consider code vectorization. Vectorization enables doing more computations without significantly increasing the number of instructions, thus improving the performance. Note that this metric value may be highlighted due to Microcode Sequencer (MS) issue, so the performance can be improved by avoiding using the MS.

Light Operations:
FP Arithmetic:
FP x87:
FP Scalar:
FP Vector:
Other:

100.0% of uOps
0.0% of uOps
0.0% of uOps
0.0% of uOps
100.0% of uOps
100.0% of uOps
11.0% of Pipeline Slots

CPU retired heavy-weight operations (instructions that required 2+ uops) in a significant fraction of cycles.

**Microcode Sequencer:** 0.0% of Pipeline Slots 0.0% of Pipeline Slots

**Front-End Bound:** 20.1% of Pipeline Slots

Issue: A significant portion of Pipeline Slots is remaining empty due to issues in the Front-End.

Tips: Make sure the code working size is not too large, the code layout does not require too many memory accesses per cycle to get enough instructions for filling four pipeline slots, or check for microcode assists.

0.0% of Pipeline Slots Front-End Latency: **ICache Misses:** 0.0% of Clockticks ITLB Overhead: 3.1% of Clockticks **Branch Resteers:** 0.0% of Clockticks Mispredicts Resteers: 0.0% of Clockticks Clears Resteers: 0.0% of Clockticks **Unknown Branches:** 0.0% of Clockticks 0.0% of Clockticks **DSB Switches: Length Changing Prefixes:** 0.0% of Clockticks MS Switches: 0.0% of Clockticks Front-End Bandwidth: 20.1% of Pipeline Slots

This metric represents a fraction of slots during which CPU was stalled due to front-end bandwidth issues, such as inefficiencies in the instruction decoders or code restrictions for caching in the DSB (decoded uOps cache). In such cases, the front-end typically delivers a non-optimal amount of uOps to the back-end.

#### **Front-End Bandwidth MITE: 26.8% of Clockticks**

This metric represents a fraction of cycles during which CPU was stalled due to the MITE fetch pipeline issues, such as inefficiencies in the instruction decoders.

**Front-End Bandwidth DSB:** 0.0% of Clockticks (Info) DSB Coverage: 27.3%

Issue: A significant fraction of uOps was not delivered by the DSB (known as Decoded ICache or uOp Cache). This may happen if a hot code region is too large to fit into the DSB.

Tips: Consider changing the code layout (for example, via profile-guided optimization) to help your hot regions fit into the DSB.

See the "Optimization for Decoded ICache" section in the Intel 64 and IA-32 Architectures Optimization Reference Manual.

Bad Speculation:
Branch Mispredict:
Machine Clears:

Back-End Bound:

3.3% of Pipeline Slots
0.0% of Pipeline Slots
3.3% of Pipeline Slots

A significant portion of pipeline slots are remaining empty. When operations take too long in the back-end, they introduce bubbles in the pipeline that ultimately cause fewer pipeline slots containing useful work to be retired per cycle than the machine is capable to support. This opportunity cost results in slower execution. Long-latency operations like divides and memory operations can cause this, as can too many operations being directed to a single execution port (for example, more multiply operations arriving in the back-end per cycle than the execution unit can support).

**Memory Bound:** 13.6% of Pipeline Slots L1 Bound: 15.6% of Clockticks DTLB Overhead: 1.6% of Clockticks **Load STLB Hit:** 0.0% of Clockticks Load STLB Miss: 1.6% of Clockticks **Loads Blocked by Store Forwarding:** 0.0% of Clockticks **Lock Latency:** 0.0% of Clockticks 0.0% of Clockticks **Split Loads:** 4K Aliasing: 0.0% of Clockticks FB Full: 0.0% of Clockticks L2 Bound: 0.0% of Clockticks 0.0% of Clockticks L3 Bound: **Contested Accesses:** 0.0% of Clockticks Data Sharing: 0.0% of Clockticks L3 Latency: 0.0% of Clockticks 0.0% of Clockticks SO Full: **DRAM Bound:** 0.0% of Clockticks **Memory Bandwidth:** 0.0% of Clockticks 15.6% of Clockticks **Memory Latency:** 0.0% of Clockticks **Store Bound: Store Latency:** 0.0% of Clockticks 0.0% of Clockticks False Sharing: Split Stores: 0.0% of Clockticks 0.0% of Clockticks **DTLB Store Overhead:** 0.0% of Clockticks Store STLB Hit: Store STLB Hit: 0.0% of Clockticks **Core Bound:** 19.5% of Pipeline Slots

This metric represents how much Core non-memory issues were of a bottleneck. Shortage in hardware compute resources, or dependencies software's instructions are both categorized under Core Bound. Hence it may indicate the machine ran out of an 000 resources, certain execution units are overloaded or dependencies in program's data- or instruction- flow are limiting the performance (e.g. FP-chained long-latency arithmetic operations).

**Divider:** 0.0% of Clockticks **Port Utilization:** 22.4% of Clockticks

Issue: A significant fraction of cycles was stalled due to Core non-divider-related issues.

Tips: Use vectorization to reduce pressure on the execution ports as multiple elements are calculated with same uOp.

#### **Cycles of 0 Ports Utilized: 20.1% of Clockticks**

CPU executed no uOps on any execution port during a significant fraction of cycles. Long-latency instructions like divides may contribute to this issue. Check the Assembly view and Appendix C in the Optimization Guide to identify instructions with 5 or more cycles latency.

## **Serializing Operations:** 15.6% of Clockticks

A significant fraction of cycles was spent handling serializing operations. Instructions like CPUID, WRMSR, or LFENCE serialize the outof-order execution, which may limit performance.

Mixing Vectors: 0.0% of uOps
Cycles of 1 Port Utilized: 13.4% of Clockticks

This metric represents cycles fraction where the CPU executed total of 1 uop per cycle on all execution ports. This can be due to heavy datadependency among software instructions, or oversubscribing a particular hardware resource. In some other cases with high 1\_Port\_Utilized and L1 Bound, this metric can point to L1 data-cache latency bottleneck that may not necessarily manifest with complete execution starvation (due to the short L1 latency e.g. walking a linked list) - looking at the assembly can be helpful. Note that this metric value may be highlighted due to L1 Bound issue.

Cycles of 2 Ports Utilized: 6.7% of Clockticks
Cycles of 3+ Ports Utilized: 13.4% of Clockticks
ALU Operation Utilization: 23.4% of Clockticks
Port 0: 26.8% of Clockticks
Port 5: 13.4% of Clockticks
Port 6: 26.8% of Clockticks
Load Operation Utilization: 6.7% of Clockticks
Port 2: 26.8% of Clockticks

Port 3: 13.4% of Clockticks
Store Operation Utilization: 26.8% of Clockticks
Port 4: 26.8% of Clockticks
Port 7: 0.0% of Clockticks

**Vector Capacity Usage (FPU): 0.0%** 

**Average CPU Frequency:** 965.818 MHz

**Total Thread Count:** 1 **Paused Time:** 0s

### **Effective Physical Core Utilization:** 26.1% (1.044 out of 4)

The metric value is low, which may signal a poor physical CPU cores utilization caused by:

- load imbalance
- threading runtime overhead
- contended synchronization
- thread/process underutilization
- incorrect affinity that utilizes logical cores instead of physical cores

Explore sub-metrics to estimate the efficiency of MPI and OpenMP parallelism or run the Locks and Waits analysis to identify parallel bottlenecks for other parallel runtimes.

# **Effective Logical Core Utilization:** 11.2% (0.895 out of 8)

The metric value is low, which may signal a poor logical CPU cores utilization. Consider improving physical core utilization as the first step and then look at opportunities to utilize logical cores, which in some cases can improve processor throughput and overall performance of multi-threaded applications.

#### **Collection and Platform Info:**

**Application Command Line:** ./codecs/hm/decoder/TAppDecoderStatic "-b" "./bin/hm/encoder\_randomaccess\_main.cfg/CLASS\_B/BasketballPass\_416x240\_50\_QP\_37\_hm.bin"

**User Name:** root

**Operating System:** 5.4.0-65-generic DISTRIB\_ID=Ubuntu DISTRIB RELEASE=18.04 DISTRIB CODENAME=bionic

DISTRIB DESCRIPTION="Ubuntu 18.04.5 LTS"

**Computer Name:** eimon

**Result Size:** 9.4 MB

**Collection start time:** 10:04:51 10/02/2021 UTC

**Collection stop time:** 10:04:51 10/02/2021 UTC

**Collector Type:** Event-based sampling driver

CPU:

Name: Intel(R) Processor code named Kabylake

ULX

Frequency: 1.992 GHz

**Logical CPU Count:** 8

**Cache Allocation Technology:** 

**Level 2 capability:** not detected

**Level 3 capability:** not detected