## 1. Introduction

In Lab 4, we design a multi-cycle CPU. By maintaining the same microarchitecture design that we have made in Lab 3, we modify it to run instructions in multiple cycles.

For the data path, I used multiple pipeline registers, or D-flip flops that passes the data at every rising edge. The registers prevent the data to flow through the whole uarch at once, and makes sure that the data stops at each stage. Then, we can make sure that the data goes to the next stage at every rising edge.

For the control path, I attached the clock to the control module, and let it switch its state at every rising edge. I used the Mealy machine to implement the FSM.

Since we are not doing pipelining yet, I didn't put any pipeline registers for the control signals. But, for the next lab, we should put the pipeline registers for the control signal as well, and let the control signal flow along the data signal.

# 2. Design

FSM for the control module



First, we should design an FSM for the control module. This is because each instructions have different sequence of stages, and at each stage we should produce different control signals. For instance, MemWE and RegWE should be enabled only at the MEM and WB stage respectively. The diagram and the table for the FSM is shown as above. Based on this table, we create a Mealy machine in code and assign proper control signals for each state. In the state diagram, I have not stated how the control signals should be because there are too many of them. Check RISCV\_CTRL.v for every control signal for each state in the state diagram.

Also, since we should increment NUM\_INST only when the instruction is finished, I created a new control signal called backToIF, and this becomes 1 only when the state returns "back to IF stage." Therefore, we will let a new instruction to come (=update PC\_next) in only when this value is 1. I also used a negedge clock at the PC\_next pipeline register to prevent data hazards.

- Overall uArch with pipeline registers



The overall design of the circuit is shown as above. Several pipeline registers are placed in the middle of the datapath's stages. Also, the clock and the RSTn signal is attached to the control module. Compared to my former single-cycle uArch, I changed the part for resolving the branch. I made a new module, RISCV\_BCOND.v, which checks whether the branch is taken or not. Also, I re-drawed the diagram for the WB stage. There is a pipeline register added at the OUTPUT\_PORT as well. It is added because the TB file checks the output after the NUM\_INST is incremented, when the WB stage is over. Finally, I removed the parts for the byte-enable flags, because we only use LW and SW for Lab 4.

## 3. Implementation

```
module DFF(
   input wire [31:0] D,
   input wire [31:0] D,
   input wire CLK,
   output reg [31:0] Q=0
   );
   always @(posedge CLK) begin
   | Q <= D;
   end
   endmodule

// Pipeline registers and wires: The rest (32bit)

wire (31:0) IMPR_DL_pw;
wire signed (31:0) AlUoperandA_pw;
wire signed (31:0) AlUoperandB_pw;
wire signed (31:0) AlUoperandB_pw;
wire signed (31:0) AlUoperandB_pw;
wire signed (31:0) Impl_DL_pw;
wire signed (31:0) Impl_DL_pw;
wire signed (31:0) immed;
pFF AlUoperandA_pr(.D(LMPM_DL_pw));
DFF AlUoperandA_pr(.D(LMPM_DL_pw));
DFF AlUoperandB_pr(.D(AlUoperandB), CLK(CLK), .O(RLOperandB_pw));
DFF RED2_pr(.D(RE_D2), .CLK(CLK), .O(RE_D2_pw));
DFF RED2_pr(.D(D_MPM_DL), .CLK(CLK), .O(MPL_DL_pw));
DFF DPF ALUOT_pr(.D(D_MPM_DL), .CLK(CLK), .O(MPL_DL_pw));
DFF ALUOT_pr(.D(D
```

For the data path, I created a D-flipflop module and used it to implement the pipeline registers in the datapath. By creating a new module, I was able to not to write all the pipeline wires and registers on the always @(posedge CLK) statement. I also changed the code for negedge part, where we should increment NUM\_INST only when the state of the control module is going back to the IF state.

For the control path, the above code shows the Mealy machine implementation. In always@(\*) part, I used nested case() statements. First case is determined by the opcode, and the second one is for determining FSM's state. Based on the state and the opcode, control signals such as backToIF, RegWE, MemWE, MemLD are determined. For instance, backToIF and MemLD is 1 only when the next anticipated state is IF. Also, RegWE is 1 only when the state is WB. Other control signals, which do not vary respect to the state, is only assigned with a single case() statement.

### 4. Evaluation

My uArch has passed all 3/3 testbench files. Also, I was able to obtain 113, 310, and 41478 cycles for inst, forloop, and sort TB respectively. I included the waveforms with the report in the zip file.

#### 5. Discussion

The toughest part of the Lab was indeed debugging. While making the FSM for the control module, I accidentally wrote a bit of a control signal at one state wrong. Then, the whole code did not work well as I had expected and I was not able to pass through the testbenches. I tried to see all the bits in the uArch to see which one's wrong, and I was barely able to find that the problem was at the control module.

The biggest challenge was that while my code running on iVerilog of macOS did not have any problem, the code failed the testbench in Windows with Modelsim. I was able to find out that the PC\_next pipeline register was the problem and changed its clock to negedge. I was very nervous because I had to fix the problem in 4 hours before the submission due.

Also, I wish I had understood how the microprogram-based control unit works, which is shown in the lecture material. I wish there were more explanations about what they are, and how we should implement them.

## 6. Conclusion

By using multiple pipeline registers, I was able to implement multi-cycle CPU while maintaining the overall structure of my single-cycle CPU. Also, I made small parts of the logic circuit such as branch resolver or immediate producer into separate module, and thus the code has become simpler and more organized.