# ECSE 425 Project Report 2 Direct-Mapped Cache

Edem Nuviadenu, 260779440
Nathanael Lemma, 260779759
Department of Electrical and Computer Engineering
McGill University
Montreal, Quebec

#### I. Introduction

In this deliverable, we built and tested a finite-state machine that simulates a basic, direct-mapped cache circuit in VHDL. Our cache has two set of ports - the processor-cache interface ports and the main\_memory-cache interface ports. Each port is further divided into input and output ports depending on the data flow with respect to the cache. Some of the ports such as s\_write and s\_read served as signal ports where as s\_writedata and m\_readdata served as data ports. A detailed implementation of the system along side with a discussion of our finite state machine diagram will be discussed in this report. Additionally, calculation of the number of bits required for tag, block index, and block offset and including results from our tests will also be discussed.

## II. CACHE

# A. Bit Calculation

In order to determine how many bits are required for the processor to determine the block offset, we deduce that given 128 bit blocks (4 words =  $2^2$ ) in the cache data block, then we can represent the **block offset** by 2 bits. Because words are 32 bit, there are 4 bytes per word hence 2 bits to represent **word offset**, and 2 bits to represent **byte offset** within the word. To determine the **block index**, we know that the total data storage bit of the cache is 4096 and a block bit = 128, thus number of addresses =  $\frac{4096}{128} = \frac{2^{12}}{2^7} = 32$  blocks (ie 31 - 0) =  $2^5$ . Thus 5 bits for **block index**. Given that main memory has only  $2^{15}$  bytes, our **tag** can be addressed by 15 - block address bit - block offset bit = 15 - 5 - 2 = 8 bits. Assumptions: last two bits of input address ignored, cache should only use lower 15 bits of address.

## B. State Diagram Implementation

In building the State diagram, we identified the various mutually exclusive states the direct mapped cache would need to be in in order to process a request from the processor. As such we identified 5 states namely **c\_idle**, **c\_read**, **c\_write**, **write-back**, **m\_fetch**. The diagram for our finite state machine implementation can be found in Figure 1.

The notations used in the diagram are:  $r = s\_read$ ,  $w = s\_write$ , t = tag, v = valid bit and d = dirty bit. Additionally,  $byte\_count == 15$  implies the end of block fetch.

The system is triggered to leave the idle state whenever any of the r or w signals are high. After that, the next 4 possible states it could end up in are determined based on other parameters that will be explained below. Implicitly, we are assuming that both the r and w signals cannot be high at the same time.

In the case of the processor wanting to write (w=1), the system would go to the c\_write state if the specified block that the data is to be written on exists in the cache (v=1) and our tag matches our address. Similarly, if the processor wants to read data from a specific address in the memory and if the specified block exists in the cache we go to the c\_read state.



Fig. 1. State Diagram

However, not always is it the case that the requested block exists in the cache. When this happens, that means the tag does not match the specified address (t!=s\_address). In this scenario, whether we want to write (w=1) or read (r=1), the

requested block should be loaded to the cache. If the area of the cache that the requested block is to be written on is free (v=0) or is preoccupied by another block (v=1) but the data there has not been modified yet (d=0), the system transitions to the m\_fetch state. This is where we fetch date from main memory to the corresponding address on the cache. After this is done, the system can go back to the c\_read if (r=1) or c write if (w=1) state.

In the case of the data being preoccupied by another block (v=1) and the data there has been modified (d=1), the system transitions to the write-back state to save the content of the block to be replaced to memory. Then, we can proceed to the m\_fetch state and carry on tasks as discussed above.

## C. Code Design

The state machine was implemented in VHDL by first identifying the port map of the structure, which involved clk, reset, an Avalon interface. In defining the architecture of the cache we created a cache structure record to represent a row we might have in a typical cache structure with columns representing the valid bit = 1 bit, tag bit = 8 bits (7 downto 0), dirty bit = 1 bit, data block = (127 downto 0). This is shown in Fig 2.

Fig. 2. Cache Structure declaration

1) Process Block: This contains the key logic of cache and sequential statements can be seen. Prior to beginning the sequential statements, we obtain the respective values of the cache/block index, the data offset and the tag from the s\_addr signal. Our sensitivity list consists of the clock, reset, state, tag, wb\_address, index, offset, address, s\_addr. We further implement an asynchronous reset on active high which changes our state to the idle state and resets s\_waitrequest signal.

```
if (reset = '1') then
    state <= c_idle;
    s_waitrequest_signal<= '0';
else
    if (rising_edge(clock)) then
        case state is
        when c_idle =>
```

Fig. 3. reset

The s\_waitrequest is always high by default and we do this to avoid indefinite waiting. However, upon the rising edge of a clock we check the current state of the cache and implement the appropriate state logic. Most transitions are done using the NSL (Next State Logic) approach. A sample of state is shown in Fig 4.

```
when c_write =>
  if (s_waitrequest_signal= '1') then
    if(s_write = '1') then
        cache_storage(index).data (offset * 32 + 31 downto offset * 32) <= s_writedata;
        cache_storage(index).dirty <= '1';
    end if;
    s_waitrequest_signal<= '0';
    else
    state <= c_idle;
    s_waitrequest_signal<= '1';
    end if;</pre>
```

Fig. 4. Sample state c-write

## III. RESULTS

#### A. Possible & ImpossibleCases

Prior to testing out our implementation we made sure to highlight which cases are possible to occur in a direct mapped cache. In total there are 6 scenarios that we identified will not occur these are highlighted in red in fig 5. A hit is represented by Tag = 1 and miss by Tag = 0. We see that for case 11, where we have a write, it is impossible to have the valid bit = 0 and the dirty bit high (D = 1), since the valid bit represents the fact that there is an appropriate block in memory and it only when valid = 1 that the block may become dirty. This logic applies to case 12 as well. For cases 13 and 15, its impossible to have a hit (Tag = 1) when there is no valid (V = 0) data block in the cache since the tag is set upon a valid fetch from memory, and for cases 14 and 16, it follows an earlier logic that an invalid block cannot be set dirty with a hit (Tag = 1) since only a valid block can be set dirty and a tag associated to it.

| Case No | R/W | Tag | V | D |
|---------|-----|-----|---|---|
| 1       | W   | 0   | 0 | 0 |
| 2       | W   | 0   | 1 | 0 |
| 3       | W   | 0   | 1 | 1 |
| 4       | R   | 0   | 0 | 0 |
| 5       | R   | 0   | 1 | 0 |
| 6       | R   | 0   | 1 | 1 |
| 7       | W   | 1   | 1 | 0 |
| 8       | W   | 1   | 1 | 1 |
| 9       | R   | 1   | 1 | 0 |
| 10      | R   | 1   | 1 | 1 |
| 11      | W   | 0   | 0 | 1 |
| 12      | R   | 0   | 0 | 1 |
| 13      | W   | 1   | 0 | 0 |
| 14      | W   | 1   | 0 | 1 |
| 15      | R   | 1   | 0 | 0 |
| 16      | R   | 1   | 0 | 1 |

Fig. 5. Possible and Impossible cases.

## B. ModelSim Tests and WaveForm

Our complete test run on 10 test cases using 5 main tests, due to eliminating the possible scenarios as shown above.



Fig. 6. Sample wave simulation Test 1.



Fig. 7. Sample wave simulation Test 2.

3) Test 3: This test handles the scenario where we have a read miss, but data block is dirty from earlier write and

valid and a read miss where the data block is still clean and now valid. This covers **scenarios 3 and 5**. Given the different tag address with the same index ie s\_addr = "00000000000000000000000100001100", we initially encounter scenario 3 and upon a write back of VAl3 = X"0F0E0D0C" we follow up with a read for Val2 at the same address which subsequently puts us in scenario 5 such that there will be a miss although the data block is valid and clean.



Fig. 8. Sample wave simulation Test 3.

4) Test 4: This test handles the **scenarios 4 and 6**. In scenario 4 we have a read miss, but data block is clean and invalid. In scenario 6 we have a read miss where the data block is dirty and now valid. Given the different tag address with the same index, s\_addr="00000000000000000000011111111100" we initially encounter scenario 4 and upon a write back of VAl3=X"0F0E0D0C" we follow up with a read for Val2 at the same address which subsequently puts us in scenario 6 such that there will be a miss although the data block is valid and clean.



Fig. 9. Sample wave simulation Test 4.

5) Test 5: This test handles the remaining **scenarios 2 and 8** from Fig 5. where there is a write for VAL3 at an address with a different tag (miss) and different index to trigger a write back that brings in a block that is valid and clean as seen in scenario 2, s\_addr="00000000000000000000000000100001100" following this, we test the scenario where we have a write hit fro VAL4 = X"FFFEFDFC" at the same s\_addr used, such that the data block is dirty before the write, and valid, causing another write back as seen in scenario 8.



Fig. 10. Sample wave simulation.