# ERIC KRAUSE

8815 SW 36th Ave • Portland OR, 97219 • (541) 337-5788 ekrause@pdx.edu • www.sauerblog.wordpress.com

### **OBJECTIVE**

Seeking full-time engineering position in the fields of Computer Architecture and/or Embedded Systems

#### EDUCATION

M.S., Computer Engineering

Portland State University

Post-Bac, Electrical/Computer Engineering

Portland State University

B.A., Environmental Studies

 $University\ of\ Oregon$ 

GPA: 3.86/4.00 2011-2013 GPA: 3.88/4.00

2010-2012

**GPA: 3.80/4.00** *2005-2009* 

# TECHNICAL SKILLS

Proficient Languages: Verilog, C, Assembly (ARM, z80, MIPS, PicoBlaze)

Familiar Languages: C++, SystemVerilog, Python, Bash Script, LATEX, AHK, Java (for Android Development)

Hardware: RTL design and debug, digital design and SoC/embedded system design and debug with FPGAs. Comfortable using test equipment in a laboratory setting to verify and debug digital designs.

Software: Relatively OS agnostic; equal experience with Mac/Windows/Linux. Professional experience with Xilinx Toolchain (ISE, Lab Tools, EDK, SDK). Limited experience with GNU tools (Make, GCC) and VCS (git).

## ACADEMIC PROJECTS

- FPGA-Based Color-Tracking Robot (Verilog, PicoBlaze) http://tinyurl.com/color-fpga-bot I worked with a partner to design and built an autonomous color-seeking robot for the final project in an SoC with FPGAs course. The robot was controlled with a combination of custom Verilog code and a Picoblaze soft-core microcontroller instantiated inside the FPGA on a Spartan-6E development board. This robot used a CMUCam4 camera for vision and several proximity sensors for environmental awareness. It could be trained to any color, which it would then seek out and follow. In a classwide competition, this design was awarded 1<sup>st</sup> place for best term project by the instructors.
- Branch Predictor/BTB simulation (C) https://github.com/rattboi/flanders\_ece486 I worked with a partner to develop a branch predictor and branch target buffer simulation as a final project in a Computer Architecture course. Our algorithm was tested against numerous traces from an unknown processor and obtained the 3<sup>rd</sup> best performance in the class.
- Microprocessor Cache Simulation (Verilog) https://github.com/ekrause/0xBEEFA55 I developed a split-level L1 cache simulator with a small team for the final project of a Microprocessor Design course. It read in a text file of sample trace data, and displayed cache hit/miss statistics at completion of the trace. We were later contacted by the professor and our source code was incorporated into the course material.

## Honors, Awards, and Volunteering

• Etta Kappa Nu (HKN)

IEEE Honors Society. Limited to top 25% of Department.

 Golden Key International Honour Society Member since 2008. http://web.cecs.pdx.edu/~eta/

https://www.goldenkey.org/

- Ford Family Foundation Scholarships: Undergraduate/Graduate http://www.tfff.org/ I was one of fewer than 100 Scholars in Oregon to be inducted into the prestigious Ford Family Family Foundation program in 2005. In 2012, I was awarded the Ford Family Foundation Graduate scholarship, following my academic success at University of Oregon (B.A.) and my Portland State University (Post-Bac).
- Intel Internal Recognition http://db.tt/OnqPo3Yf During my first engineering internship, I was recognized for my "excellent creative and technical abilities", after identifying, debugging and repairing a critical functionality in our key product in 2013.

## HONORS, AWARDS, AND VOLUNTEERING (CONTINUED)

• IEEE ECE Tutor

http://www.pdx.edu/ece/tutoring-resources

I am an IEEE Tutor for lower-level ECE courses, specializing in digital logic, programming, and digital design.

#### • FreeGeek Volunteer

http://www.freegeek.org/

I am a regular volunteer at FreeGeek, a Portland nonprofit dedicated to the mission of recycling technology and providing affordable access to computers.

## WORK HISTORY

### **Intel Corporation**

2011-2013: Technology Solutions Enabling Intern

- Testing/Verification/Development of FPGA-based Memory Error Injector (MEI)
- Design and development of many CLI utilities for testing, automation, and customer use.
- Development of new features in RTL.
- Optimization of existing design and synthesis of new modules
- Design of testbenches for verification of features implemented in future revisions

## Umpqua Bank

 $2010\hbox{-}2011\hbox{: }Financial\ Services\ Representative$ 

- Business development, community presentations.
- Loan applications, sales, and financial transactions.

### Oregon Community Credit Union

 $2009\hbox{-}2010\hbox{:}\ Sales\ Associate$ 

• Loan applications, audits (security, policy, cash verification), and financial transactions.

### REFERENCES

| Isaac Itotia | Technology Solutions Enabling (Intel)          | isaac.itotia@intel.com  | $(651)\ 278-5309$ |
|--------------|------------------------------------------------|-------------------------|-------------------|
| Mark Faust   | Professor (Portland State University)          | ${\tt faustm@pdx.edu}$  | (503) $725-5412$  |
| Roy Kravitz  | Professor/Director (Portland State University) | roy.kravitz@ece.pdx.edu | (503) 913-1678    |