# Implementation of TCP Large Receive Offload on Multi-core NPU Platform

Li Jie School of Computer National University of Defense Technology Changsha, China Email: eldron@163.com Chen Shuhui School of Computer National University of Defense Technology Changsha, China Email: csh999@263.net Su Jinshu
School of Computer
National University of
Defense Technology
Changsha, China
Email: sjs@nudt.edu.cn

Abstract—Nowadays, the ethernet is developing much faster than memory and CPU technologies, protocol processing has become the bottleneck of TCP performance on end systems. Modern NICs usually support offload techniques such as checksum offload and TCP Segmentation Offload(TSO), allowing the end system to offload some processing work onto the NIC hardware. In this paper, we propose an implementation of Large Receive Offload(LRO) on a multi-core NPU platform, particularly, we employ a so called active ACK mechanism to make very large packets(64KB) aggregation possible. We present experiment results to demonstrate the effectiveness of our proposal.

# I. INTRODUCTION

TCP is one of the most important network protocols and is extremely widely used, improving TCP performance can reduce server's cluster scale and computation power consumption, thus brings both commercial and environmental benefits. In the last few years, ethernet bandwidth has increased from 1Gbps to 100Gbps, while memory bandwidth from DDR2's 8533.33MBps [1] to DDR4's 19200MBps [2], and top speed of processors settled around 4GHz and has not increased much since the year of 2005 [3]. The performance gap makes memory access and protocol processing become the bottleneck of TCP, instead of link capacity. The constantly increasing network bandwidth has caused a severe burden for CPU, optimizing TCP processing mechanism can mitigate this situation and improve TCP performance on end systems.

Traditional TCP acceleration techniques such as checksum optimization [4] [5] [6] [7], zero-copy [8] and interrupt coalescing [9] are focused on the host side, protocol processing is still done by host CPU. The idea of offloading some TCP processing workload from end host to NIC hardware naturally came along. An extreme form of this idea is TOE [10], it can offload the entire TCP protocol processing workload and dramatically improve the end system TCP performance, but its implementation is very complex and it can cause security and compatibility issues [11]. TSO [12] optimizes TCP data sending path, it offloads user data segmentation and checksum calculation functionalities, the technique has become rather mature because of its simplicity, the Linux operating system now offers programming interfaces and developers can implement TSO on their NICs with little extra coding. LRO [13] aggregates consecutive TCP data packets into large ones, the

reformed packets are then forwarded to kernel network stack for further processing, LRO improves TCP performance by reducing the number of packet headers processed by CPU, but it works in the NIC driver layer and the packet aggregation job is still done by host CPU.

A multi-core NPU usually has excellent packet processing performance for the following reasons:

- More than a dozen hardware based, low-switchingoverhead threads. The large number of hardware contexts enables software to more effectively leverage the inherent parallelism exhibited by packet processing applications. When one hardware thread is waiting for memory access result, other threads could switch in and make memory access requests without much overhead, this pipelined mechanism hinds DRAM latency and increases the effective bandwidth.
- 2) Favorable I/O features. A multi-core NPU can import packets from interface to memory with high throughput, moreover, its dispatching mechanism can distribute packets to different threads or cores according to application configurations. The dispatching component could pipeline with corresponding processing threads and has very high flexibility.
- 3) Well designed message passing mechanism among different threads. A multi-core NPU often employs cross-bar structure or SRAM as its message transfer medium, which makes thread synchronization efficient and elegant.

Different TCP flows are weakly correlated and can be processed concurrently, this fact naturally leads to the idea of employing a multi-core NPU's excellent packet processing capability to accelerate TCP processing on an end system. In this paper, we propose to use multi-core NPU as NIC and implement LRO on it, our implementation reduces the number of packets processed by network stack and the number of interrupts generated by NIC, eventually improves TCP performance on an end system. The experiment results demonstrate the effectiveness of our proposal. Further more, our implementation only involves the NIC hardware and driver layer, user applications and kernel network stack see no



Fig. 1. NIC driver with LRO

difference between the multi-core NPU and a normal NIC, our implementation does not suffer TOE's compatibility and security problems.

The rest of the paper is organized as follows: section II talks about related work, section III and IV introduces our system architecture and functionalities. In section V we describe the critical techniques we employed to improve system performance. Section VI discusses system implementation and section VII presents performance evaluation results and analysis. Finally we conclude our paper in section VIII.

# II. RELATED WORK

Large Receive Offload is a NIC driver layer technique for increasing TCP data receiving throughput by reducing CPU utilization, it works by aggregating multiple small data packets of the same flow into large but much fewer ones, and delivering them to the kernel network stack for further processing, as shown in Figure 1.

LRO was first proposed by Grossman [13] and implemented in the NIC driver program for Neterion Xframe-II. When a packet arrives, driver program must first decide whether to buffer the packet for aggregation, or discard the packet, or pass the packet directly to kernel network stack. Packets with wrong checksum are discarded to ensure the integrity of data, while packets satisfying one of the following conditions are forwarded untouched to the kernel network stack: (1) packets with optional IP headers; (2) non-TCP packets; (3) pure ACK packets; (4) packets with inconsecutive sequence number; (5) SYN, FIN, URG, or PUSH flag is set; (6) packets with optional TCP headers other than timestamp. Once the total data length of accumulated packets reaches a predefined threshold, driver program performs packets aggregation by setting appropriate values for the new packet's IP and TCP headers: TCP sequence number and timestamp are set to the first packet's corresponding values, while ACK number and window size are set to the last packet's, then TCP checksum is recalculated, finally IP header's total length and checksum fields are updated.

Themann [14] patched LRO into Linux operating system as a generic implementation, which enabled other developers to



Fig. 2. NIC with LRO



Fig. 3. System Framework

equip their NICs with LRO functionality by only a few code modifications. His patch contains core packets aggregation implementation and offers both skb-mode and page-mode for different kinds of NIC drivers.

Hatori [15] et al. implemented LRO in a Xen virtualized system on both physical and virtual interfaces, they achieved less CPU utilization and higher data receiving throughput. While Antichi [16] et al. implemented LRO on NETFPGA open hardware platform, their experiment results showed lower CPU utilization and packets drop rates, but the performance tests are conducted only on two current TCP flows.

# III. SYSTEM ARCHITECTURE

In our proposed scheme, we use multi-core NPU as NIC and implement LRO on it to accelerate TCP processing on the data receiving path. Packets reordering, packets aggregation and checksum verification(calculation) are done by multi-core NPU, NIC driver program is responsible for forwarding the reconstructed big packet to the kernel network stack. Our system resides in the NIC hardware and driver layer, as shown in Figure 2, framework of our system is depicted in Figure 3.



Fig. 4. Packet Receiving Process Sequence

As a NIC, the multi-core NPU must be able to send and receive packets, its numerous threads are divided into three categories: packet sending threads, packet receiving threads and a packet receiving timeout checking thread(we will explain the reason of its existence in the next section).

The sending process of a packet is quite similar to a regular NIC, the multi-core NPU waits for packets to be sent, calculate checksum for TCP/IP packets, then transmits them via the MAC component.

The receiving process of an ethernet packet, however, is much more complex. The multi-core NPU needs to check if a packet is suitable for LRO, handle out-of-order packets, check packet receiving timeout for a TCP flow, and reconstruct accumulated TCP data packets(we will describe these functionalities in more detail later). The packet receiving process sequence is shown in Figure 4: it starts by checking timeout messages, these messages are sent by a particular timeout checking thread, a timeout message indicates which TCP flow has paused(stopped) receiving new packets, and causes the multi-core NPU to aggregate buffered data packets of this flow. Then, the multi-core NPU checks for a newly arrived packet and runs a series of tests to see if the packet fits LRO requirements. If the packet passes those tests, it is buffered according to which TCP flow it belongs to and reordered by its sequence number for further packets reconstruction; if it failed LRO tests, it will be forwarded directly to the NIC driver program(e.g. a UDP packet) or simply discarded(e.g. incorrect checksum). Since the multi-core NPU has done nearly all the dirty work, the NIC driver program's job is rather simple and straight-forward, very like other NIC driver programs except that: the driver program needs to pre-allocate consecutive pages for storing aggregated packet's data, and construct a correct skbuff data structure for it.

### IV. SYSTEM FUNCTIONALITIES

The last section briefly introduced architecture of our system, now we will describe system functionalities in more detail.



Fig. 5. ConnectionTable

# A. TCP Connection Management

Our system does not offload all functions of TCP, so the multi-core NPU does not have to maintain all the information of a TCP connection like a TOE or the kernel protocol stack does, it only needs to maintain information which is necessary for packets reordering and reconstruction. Based on this concept, we employed two data structures for TCP connection management: ConnectionDescriptor and ConnectionTable.

ConnectionDescriptor is used to represent a certain TCP connection, it contains information including: the four-tuple(source IP address, destination IP address, source port number and destination port number), which can uniquely identify a TCP connection; the number and total data length of buffered packets; and the maximum ACK number after packets reordering.

Each packet receiving thread of the multi-core NPU needs to maintain multiple TCP connections, i.e., multiple ConnectionDescriptors, thus a fast searching mechanism is inevitable. ConnectionTable is introduced to fulfill this requirement, it is designed as a hash table, and used for searching the corresponding ConnectionDescriptor when a TCP packet arrives. Our system utilizes the multi-core NPU's packet dispatch mechanism, we extract the four-tuple information from TCP packets and distribute packets belonging to the same connection to the same packet receiving thread, when a packet receiving thread receives a TCP packet, it calculates hash value based on the packet's four-tuple, and looks for the corresponding ConnectionDescriptor via ConnectionTable. Each packet receiving thread maintains an independent ConnectionTable, so the search and update operations do not need to interact with other threads, synchronization overheads such as locking and unlocking are naturally avoided. ConnectionTable uses lists to resolve collision problems, its memory layout is shown in Figure 5.

Our system monitors TCP's three-way handshake sequence, when the multi-core NPU receives a SYN packet, it considers a TCP connection is being established. The packet receiving

thread gets a free ConnectionDescriptor, initializes it with SYN packet's four-tuple information and adds it to the ConnectionTable.

Our system also monitors FIN packets to see if a connection is being tared down. When a packet receiving thread receives a FIN packet, it searches for the corresponding Connection-Descriptor, aggregates its buffered packets and generates an interrupt to make the driver program process this reconstructed packet. Then the ConnectionDescriptor is removed from ConnectionTable and marked as free for future use.

As with ConnectionTable, each packet receiving thread maintains its ConnectionDescriptors in an independant memory space to avoid thread synchronization operations. In addition, free ConnectionDescriptors are pre-allocated and appended to a queue, so a ConnectionDescriptor can be obtained and released through simple queue operations like enqueue and dequeue, instead of expensive dynamic memory allocate and free operations.

# B. Packets Filtering

Each packet receiving thread of the multi-core NPU runs a series of tests to see if a packet is appropriate for reordering and aggregation operations, packets which failed these tests are discarded or forwarded to the driver program, packets which passed these tests will be buffered on their corresponding ConnectionDescriptor for further processing. The detailed filter sequence is shown in Figure 6, note that we do not require packets' TCP sequence number to be consecutive.

### C. Packets Reordering

Each ConnectionDescriptor contains a list for buffering TCP data packets, multi-core NPU sorts packets by their TCP sequence number and stores them in increasing order. Pseudo code of our packets reordering algorithm is shown in Algorithm 1. The *Insert* function adds a packet to its

# Algorithm 1 ReorderPacket(pkt)

```
Input: newly arrived TCP data packet desc \leftarrow SearchDescriptor(pkt) if desc.nextseq == pkt.seq then Insert(pkt, desc) UpdateNextSeq(desc) else if desc.nextseq > pkt.seq then Drop(pkt) else Insert(pkt, desc) end if end if
```

corresponding ConnectionDescriptor's packets list according to the TCP sequence number, or discards the packet if it has been transmitted before. Pseudo code for Insert is shown in Algorithm 2. Variable nextseq records the maximum consecutive sequence number of buffered packets and infers consecutive data length of those packets, it is managed by function



Fig. 6. Packets Filtering

# **Algorithm 2** Insert(pkt, desc)

```
Input: TCP data packet and a connection descriptor
for all p in desc.pktlist do
   if p.seq == pkt.seq then
        return
   else
      if p.seq > pkt.seq then
        insert pkt in front of p
        return
      end if
   end for
```

UpdateNextSeq, pseudo code is shown in Algorithm 3. Time complexity of our packets reordering algorithm is O(n), n is number of buffered packets in a connection descriptor.

# D. Packets Reconstruction

A packet receiving thread reconstructs buffered TCP data packets if one of the following three conditions holds:

- consecutive payload length of the buffered packets has reached a predefined threshold
- 2) a FIN packet is received

# Algorithm 3 UpdateNextSeq(desc)

```
Input: TCP connection descriptor for all pkt in desc.pktlist do

if desc.nextseq == pkt.seq then
desc.nextseq = pkt.seq + pkt.payload.len
end if
end for
```



Fig. 7. TCP Packets Processing

# 3) one of its ConnectionDescriptors timed out for receiving packets

The detailed processing sequence is shown in Figure 7. Packets reconstruction is done in two steps: (1) multi-core NPU modifies IP and TCP headers of the first packet, DMA the first packet's complete content(including headers) and the rest packets' payload data to host memory; (2) driver program constructs correct skbuff data structure for the aggregated packet and forward it to kernel network stack.

# E. Timeout Check for Packet Receiving

A TCP connection can remain valid without any packet interactions, the following situation explains the necessity of timeout check for packet receiving: multi-core NPU sets the threshold of buffered packets' data length to be 64KB, while the sending side only transmitted 8KB data. Since the threshold is not reached and no FIN packet is received, these packets will be buffed in the multi-core NPU permanently and will never reach to the data receiving host.

Each ConnectionDescriptor maintains two more variables for packet receiving timeout check: (1) average\_interval, which represents the average interval of two adjacent packets;

(2) last\_arrival, which records the last time the ConnectionDescriptor received a packet. When a packet arrives, the packet receiving thread reads system time current\_time and updates average\_interval by the following equation: average\_interval = (average\_interval + current\_time - last\_arrival)/2, last\_arrival is updated by current\_time.

We used a specific thread of the multi-core NPU to execute the timeout checking task for every ConnectionDescriptor in our system, and named this thread as timeout checking thread. The timeout checking thread works in an infinite loop, it reads system's <code>current\_time</code>, a ConnectionDescriptor's <code>last\_arrival</code> and calculates their difference, if the difference is larger than ten times of the ConnectionDescriptor's <code>average\_interval</code>, the corresponding TCP connection is considered as timed out. The timeout checking thread then constructs a timeout message using the four-tuple information and sends it to the corresponding packet receiving thread, the latter performs packets reconstruction when received this message.

# V. CRITICAL IMPROVEMENT TECHNIQUES

In this section, we will describe the critical techniques we employed to improve our system's performance.

### A. Multiple Rx Ring

During system initialization, the driver program allocates consecutive pages in host main memory to store packets' data, it also allocates packet descriptors in the multi-core NIC's PCIe shared memory and organize them as rings, physical address of the allocated pages are stored in packet descriptors for DMA operations. A multi-core NPU usually has more than a dozen hardware based threads, since our system focuses on TCP acceleration on the data receiving path, we assigned multiple threads for packet receiving processing. Every packet receiving thread can acquire packet descriptors for DMA operation, if all packet descriptors are stored in a single Rx-Ring, expensive thread synchronization operations will be inevitable. To avoid this problem, we assigned packet descriptors in separated PCIe shared memory space for each packet receiving thread, and organized them in multiple Rx-Rings. Memory map of the packet descriptors is shown in Figure 8.

# B. DMA Load Balance

The multi-core NPU has an independent DMA engine which cooperates with hardware threads by message transmission. If a thread wants to transfer data between multi-core NPU and the host main memory, it sends a message which contains information including source address, destination address and data length to the DMA engine; when the message is received, DMA engine executes the requested operation and sends a message back to the corresponding thread indicating whether the operation failed or succeeded. Sequence diagram of the above message exchanges is shown in Figure 9.

A problem occurred when testing our system: we make client test program to initiate multiple TCP connections to



Fig. 8. Memory Layout of Packet Descriptors



Fig. 9. DMA Message Sequence

the server test program simultaneously and start data transmission after the connections are established, but we found that only a few connections can conduct data transmission normally while the rest connections' establishment failed due to timeout. The reason behind this phenomenon is that multicore NPU's DMA engine buffers DMA request messages in a stack, when a few connections are established, they start data transmission immediately and overwhelm DMA engine with request messages, other connections' SYN packets can not reach to the host kernel network stack and thus timed out.

To solve this problem, we utilized the timeout checking thread to add a DMA load balance functionality for the packet receiving threads: it maintains an individual DMA request message queue for each packet receiving thread, packet receiving threads now send DMA request messages to the timeout checking thread instead of DMA engine, the timeout checking thread buffers these messages in their corresponding queue and chooses one message at a time in a Round-Robin fashion between the DMA request message queues, the chosen message is then sent to the DMA engine. When the requested



Fig. 10. Message Exchange Sequence with DMA Load Balance

operation is done, DMA engine informs the corresponding packet receiving thread of the operation result by sending a message to it. Figure 10 shows the message exchange sequences. Our DMA load balance mechanism only adds one more message exchange and two queue operations for each DMA request, which is highly efficient and simple for implementation.

### C. Active ACK Mechanism

TCP sets a retransmission timer after sending data, if no corresponding ACK packet received after the timer timed out, it retransmits data and performs congestion control by setting the data sending window size to 1 MSS(Maximum Segmentation Size). Consider the following situation: multi-core NPU sets data length threshold for packet aggregation larger than the amount of data the sending side can transmit before retransmission timer times out, it buffers received packets and waits for more to come, kernel network stack will not receive these packets thus no ACK is sent out, eventually leads to data retransmission. What is worse, the retransmitted packets will be considered as redundant and discarded by the packet receiving threads. This makes data transmission unpracticable and violates our original purpose of TCP acceleration.

An intuitive strategy for solving the afore-mentioned problem is to decrease multi-core NPU's data length threshold for packet aggregation, in order to avoid retransmission timer timeout on the data sending side. But the underlying network and timeout value of the data sending side are constantly changing, which makes it difficult for the multi-core NPU to choose appropriate threshold values for each TCP connection. Decreasing threshold value also means more interrupts and more packet headers for the host kernel network stack to process, consequently the system performance suffers.

TCP specifications tell us that duplicate ACKs are harmless, this fact leads to an alternative solution of our problem, we let the multi-core NPU mimic TCP's consecutive ACK mechanism: when a packet receiving thread receives a new



Fig. 11. XLS416 System Architecture

packet, it performs packets reordering by inserting the packet to its corresponding ConnectionDescriptor's packets list, then it generates an ACK packet according to the ConnectionDescriptor's *nextseq* value and sends the ACK to the data sending side. Particularly, we set the data receive window size to be 0xFFFF, which makes the sending side to transmit data faster.

# VI. IMPLEMENTATION

We implemented our system using XLS416 produced by RMI, its system architecture is shown in Figure 11. Key features of XLS416 include: (1) 4 64-bit MIPS64 cores with branch prediction and auto-alignment of Load-Store addresses, each core has 4 threads, thus 16 threads in total; (2) extensive network interfaces including up to 8 ethernet SGMII interfaces, 1 RGMII ethernet interface and two 10Gbps XAUI ports; (3) 800MHz DDR2 DRAM with ECC; (4) Fast Messaging Network(FMN) for high-speed communication between key processing and I/O elements; (5) Packet Distribution Engine(PDE) for line rate processing; (6) Security Acceleration Engine(SAE) for data encryption/decryption and data compression engine.

XLS416 has 16MB PCIe shared memory and 4GB DDR2 DRAM, the PCIe shared memory can be read/writen directly by host computer and XLS416, thus it is used for information sharing and stores data structures such as packet descriptors, device state variables and miscellaneous counters. The 4GB DRAM is used by network interfaces for packet buffering and by hardware threads to maintain data structures such as ConnectionDescriptors and ConnectionTables.

XLS416's 16 hardware based threads are allocated as follows: 1 packet sending thread, 1 timeout checking thread, 13 packet receiving threads and the last one is reserved for system shell program. Our system optimizes TCP data receiving path,



Fig. 12. Test Network Topology

thus only one thread is used for sending packets and as many as possible threads are used for receiving packets.

Most multi-core NPU produced by RMI and other manufacturers are also equipped with XLS416's key hardware features, only differentiates in specific configurations such as processing core frequency, DRAM and PCIe bandwidth. Data structures and algorithms we employed in our system can be easily implemented on other multi-core NPU platforms, resource allocation can also be done in a similar way, thus we conclude that our system design is highly compatible.

# VII. PERFORMANCE EVALUATION

Our system focuses on optimizing TCP processing on the data receiving path, thus we choose TCP data receiving throughput as the performance evaluation criterion. We built two simple test programs including server side and client side: the client side first requests multiple TCP connections with the server, and starts data transmission after all the connections are established; server side records the time interval between connections' establishment and data transmission completion, then calculates the data receiving throughput. Since our system buffers TCP data packets on the multi-core NPU, it is not suitable for delay-sensitive applications such as online games, instead, it is particularly suitable for applications with large blocks of data transmission such as ftp and samba servers. The test topology is shown in Figure 12, the client host is equipped with Intel Core i3 530 2.93GHz CPU, 4GB main memory and Intel 82599 NIC, the server host has the same hardware equipments except that it uses XLS416 as NIC, both hosts run Red Hat Enterprise Linux 6.4, a 10Gbps optical fiber is used to connect them back-to-back.

During the test, we set the number of TCP connections from 1 to 64 and calculate data receiving throughput respectively, the results are shown in Figure .

From Figure 13 we can see that TCP data receiving throughput increases as the number of TCP connections increases when the latter is small, however, the growth slows down as the number of TCP connections becomes large and TCP data receiving throughput finally stabilizes around 4.75Gbps. The reason behind this phenomenon is the amount of packet receiving threads on XLS416 is fixed, when the number of TCP connections is small, XLS416 will dispatch packets to a subset of packet receiving threads and other threads are left free, XLS416's computing power is not fully utilized; the situations changes as the number of TCP connections increases, packets



Fig. 13. TCP Data Receiving Throughput

will be more evenly distributed to all threads and XLS416's computing power is exhausted, thus the maximum TCP data receiving throughput is achieved.

As a comparison, we also implemented XLS416 as a normal NIC which does not aggregate TCP data packets and tested TCP data receiving throughput under the same hardware and software configurations, surprisingly, we found that TCP data receiving throughput is approximately 913.3Mbps and irrelevant to the number of TCP connections. The following factors lead to this huge performance gap:

- 1) when implemented as a regular NIC without LRO functionality, XLS416's computing power and storage space are nearly not used at all, multiple connections' packets are distributed to different threads, the threads then compete for the sole DMA engine to transfer packets' data to the host memory, this leads to a serial style access of the DMA engine and the overall TCP data receiving throughput is no different from a single connection situation. What is even worse, DMA engine restarts each time a request arrives and only transfers a small block of data(1500 bytes maximum), which results in a very poor performance. However, when XLS416 is implemented with LRO, a packet receiving thread requests DMA engine access for TCP data packets only when one of three conditions which we stated in section IV is satisfied, most of the time, it buffers the packet, performs packets reordering job and waits for more packets, meanwhile the DMA engine can be used by another thread for data transmission. This leads to a pipelined style access of the DMA engine, thread synchronization overhead and DMA latency are hidden in the multiple packet receiving threads, DMA engine now transfers a large block of data(approximately 64KB) each time it is activated and a much better performance is achieved;
- the number of packets processed by host CPU and interrupts generated by XLS416 become much more;

3) notice that the client's data sending speed affects the server's data receiving speed, when implemented with L-RO functionality, XLS416 automatically generates ACK packets and causes the client side to send data faster, which in turn increases the server's data receiving throughput.

To minimize the number of packets and interrupts processed by the host CPU, we chose Linux kernel data structure skbuff's storage upper bound(64KB) as the data length threshold for packets aggregation. We utilized XLS416's network accelerator for hardware checksum verification of incoming packets, the packets reordering and reconstruction algorithms used in our system are designed to be simple and efficient, which do not involve any packet data copy operation, XLS416's memory bandwidth should not be our system's performance bottleneck. On the other hand, XLS416, is actually a low-end product, which connects to the host computer through a PCI-e1.1×4 bus, we tested its performance and achieved only 6Gbps data transmission throughput, thus we draw the conclusion that XLS416's PCI-e bandwidth is the performance bottleneck of our system.

#### VIII. CONCLUSION

In this paper we proposed the implementation of LRO on a multi-core NPU platform, by aggregating data packets, we reduce the number of packets and interrupts processed by the host CPU and optimize TCP performance on an end system. Particularly, our system automatically generates ACK packets, which enables us to reconstruct very large packets(64KB) and makes the data sending side to transmit data faster.

We built test programs and chose TCP data receiving throughput as the performance criterion, we also implemented the multi-core NPU as a normal NIC for comparison, the experiment results demonstrate that our approach can significantly improve TCP data receiving performance.

In the near future, we plan to implement our system on multi-core NPU platforms with different configurations, choose more evaluation criterions such as host CPU utilization ratio, and analyse the factors which can affect our system's performance in more detail.

### ACKNOWLEDGMENT

This work has been supported by the National High-Tech Research and Development Plan of China under Grant No. 2011AA01A103.

# REFERENCES

- Wikipedia, "Ddr2 sdram wikipedia, the free encyclopedia,"
   2016, [Online; accessed 17-May-2016]. [Online]. Available: https://en.wikipedia.org/w/index.php?title=DDR2\_SDRAM&oldid=713378746
- [2] —, "Ddr4 sdram wikipedia, the free encyclopedia," 2016, [Online; accessed 17-May-2016]. [Online]. Available: https://en.wikipedia.org/w/index.php?title=DDR4\_SDRAM&oldid=713478122
- [3] A. Danowitz, K. Kelley, J. Mao, J. P. Stevenson, and M. Horowitz, "Cpu db: recording microprocessor history," *Communications of the ACM*, vol. 55, no. 4, pp. 55–63, 2012.
- [4] R. Braden, D. Borman, and C. Partridge, "Computing the internet checksum," ACM SIGCOMM Computer Communication Review, vol. 19, no. 2, pp. 86–94, 1989.

- [5] T. Mallory and A. Kullberg, "Incremental updating of the internet checksum," 1990.
- [6] A. Rijsinghani, "Computation of the internet checksum via incremental update," 1994.
- [7] K. Kleinpaste, P. Steenkiste, and B. Zill, "Software support for outboard buffering and checksumming," in ACM SIGCOMM Computer Communication Review, vol. 25, no. 4. ACM, 1995, pp. 87–98.
- [8] H.-k. J. Chu, "Zero-copy tcp in solaris," in *Proceedings of the 1996 annual conference on USENIX Annual Technical Conference*. Usenix Association, 1996, pp. 21–21.
- [9] Y. Dong, D. Xu, Y. Zhang, and G. Liao, "Optimizing network i/o virtualization with efficient interrupt coalescing and virtual receive side scaling," in *Cluster Computing (CLUSTER)*, 2011 IEEE International Conference on. IEEE, 2011, pp. 26–34.
- [10] E. Yeh, H. Chao, V. Mannem, J. Gervais, and B. Booth, "Introduction to tcp/ip offload engine (toe)," 10 Gigabit Ethernet Alliance (10GEA), 2002.
- [11] J. C. Mogul, "Tcp offload is a dumb idea whose time has come." in HotOS, 2003, pp. 25–30.
- [12] G. W. Connery, W. P. Sherer, G. Jaszewski, and J. S. Binder, "Offload of tcp segmentation to a smart adapter," Aug. 10 1999, uS Patent 5,937,169.
- [13] L. Grossman, "Large receive offload implementation in neterion 10gbe ethernet driver," in *Linux Symposium*, 2005, p. 195.
- [14] J. Theman, "Iro: Generic large receive offload for tcp traffic," 2007.
- [15] T. Hatori and H. Oi, "Implementation and analysis of large receive offload in a virtualized system," *Proceedings of the Virtualization Performance: Analysis, Characterization, and Tools (VPACT08)*, 2008.
- [16] G. Antichi, C. Callegari, and S. Giordano, "Implementation of tcp large receive offload on open hardware platform," in *Proceedings of the first* edition workshop on High performance and programmable networking. ACM, 2013, pp. 15–22.