# AI 시스템반도체설계 2기 RISC-V CPU

2025-08-25

JONG WAN KO (JONGWANKO@GMAIL.COM)



#### **Contents**

- Development Environment
- > RISC V Introduction
- Data Path (R, L, I, S, B, LU, AU, J, JL)
- > Type Timing (R, L, I, S, B, LU, AU, J, JL)
- Test Program : Bubble Sort
- Conclusion
- > Trouble Shooting
- ➤ Insights after finishing the project



#### Development Environment

- HDL : System Verilog
  - ➤ Utilized for the structural and behavioral design of the RISC-V core.
- > Software: RV32I Assembly, C
  - > Employed to implement test programs and validate the functionality of the RISC-V core.
- **EDA**: AMD Xilinx Vivado 2020.2
  - Adopted for use of RTL simulation.
- IDE: Visual Studio Code
- Supporting Tools: Online RISC-V Assembler, RVCodec.js, Compiler Explorer (Godbolt)





#### RISC - V Introduction



|            | Content                            |
|------------|------------------------------------|
| Designer   | University of California, Berkeley |
| Bits       | 32, 64, 128                        |
| Introduced | 6 August 2014 (11 years ago)       |
| Design     | RISC                               |
| Endianness | Little                             |
| Extensions | M, A, F, D, Q, etc.                |

Details of RISC – V Table

Simple Instruction Set

Free and Open Source

Flexible ISA Structure

3 Important details of RISC – V Architecture





Instruction Set of RV32I

RISC-V Core Implemented in Harvard Architecture

Simple Instruction Set =>RISC Instruction

Flexible ISA Structure => **RV32I** 

Free and Open Source => Anyone can design



| Type      | Instructions                                  |
|-----------|-----------------------------------------------|
| R - Type  | ADD, SUB, SLL, SRL, SRA, SLTU, XOR, AND       |
| L - Type  | LB, LH, LW, LBU, LHU                          |
| I - Type  | ADDI, SLTI, XORI, ORI, ANDI, SLLI, SRLI, SRAI |
| S - Type  | SB, SH, SW                                    |
| B - Type  | BEQ, BNE, BGE, BLTU, BGEU                     |
| LU - Type | LUI                                           |
| AU - Type | AUIPC                                         |
| J - Type  | JAL                                           |
| JL - Type | JALR                                          |

Control Unit

Opcode func3
regFileWe aluSrcMuxSel jalr aluControl RFWDSrcMuxSel jal branch

ROM 32 rs2 [24:20] RA2 Register File WA RD2

WA RD2

WA RD2

WData

WData

RAM wData

rData

RAM wData

rData

RAM wData

rData

rData

rData

Selected Instruction Set of RV32I

Single Cycle RISC-V Core







Single Cycle RISC-V Core

Multi Cycle RISC-V Core

|                           | Advantage of Multi Cycle Core                                                                                      |  |  |  |  |  |  |  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Improved<br>Performance   | Each instruction takes only as many cycles as needed.  => Simple instructions finish faster than complex ones.     |  |  |  |  |  |  |  |
| Higher Clock<br>Frequency | Since each cycle handles only a portion of the instruction, the critical path is shorter.  => Faster clock design. |  |  |  |  |  |  |  |





Multi Cycle FSM

Multi Cycle RISC-V Block Diagram



## R – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 0            | 0     | 000           | 0      | 0   | 0    |



#### L – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 1            | 0     | 001           | 0      | 0   | 0    |



#### I – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 1            | 0     | 000           | 0      | 0   | 0    |



## S – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 0         | 1            | 1     | 000           | 0      | 0   | 0    |





➢ S –Type Data Path

## B – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 0         | 0            | 0     | 000           | 1      | 0   | 0    |



### LU - Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 0            | 0     | 010           | 0      | 0   | 0    |



#### AU – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 0            | 0     | 011           | 0      | 0   | 0    |



## J – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 0            | 0     | 100           | 0      | 1   | 0    |



## JL – Type Data Path

| Signals | regFileWe | aluSrcMuxSel | busWe | RFWDSrcMuxSel | branch | jal | jalr |
|---------|-----------|--------------|-------|---------------|--------|-----|------|
| 0 or 1  | 1         | 0            | 0     | 100           | 0      | 1   | 1    |



#### R- Type Timing

add t1, t0, t0

```
Assembly = add x6, x5, x5

Binary = 0000 0000 0101 0010 1000 0011 0011

Hexadecimal = 0x00528333

Format = R-type
```

| Operation | Expression   | Decimal Result |
|-----------|--------------|----------------|
|           | t0 = 5       |                |
| ADDI      | t1 = t0 + t0 | 10             |

Assembly Code Test Program for I - Type



#### L – Type Timing

lw t2, 0(sp)

```
Assembly = sw x6, 0(x2)

Binary = 0000 0000 0110 0001 0010 0000 0011

Hexadecimal = 0x00612023

Format = S-type
```

| Operation                    | Expression | Decimal Result |
|------------------------------|------------|----------------|
| REG t2 = mem[0x30] = mem[12] |            |                |
| L                            | t2 = 10    | 10             |

Assembly Code Test Program for L - Type



#### I – Type Timing

```
addi t0, zero, 5
```

```
Assembly = addi x5, x0, 5

Binary = 0000 0000 0101 0000 0000 0010 1001 0011

Hexadecimal = 0x00500293

Format = I-type
```

| Operation | Expression    | Decimal Result |
|-----------|---------------|----------------|
|           | Immediate = 5 |                |
| ADDI      | t0 = 5        | 5              |

Assembly Code Test Program for I - Type



#### S – Type Timing

sw t1, 0(sp)

```
Assembly = sw x6, 0(x2)

Binary = 0000 0000 0110 0001 0010 0000 0011

Hexadecimal = 0x00612023

Format = S-type
```

| Operation                           | Expression           | Decimal Result |
|-------------------------------------|----------------------|----------------|
| RAM mem[sp+0] = mem[0x30] = mem[12] |                      |                |
| LU                                  | RAM mem[sp+0] = $t1$ | 10             |

Assembly Code Test Program for S - Type



#### LU - Type Timing

lui t3, 0x12345

```
Assembly = lui x28, 74565

Binary = 0001 0010 0011 0100 0101 1110 0011 0111

Hexadecimal = 0x12345e37

Format = U-type
```

Assembly Code Test Program for LU - Type

| Operation | Expression          | Decimal Result |
|-----------|---------------------|----------------|
|           | Immediate = 0x12345 |                |
| LU        | t3 = mem[12]        | 0x12345000     |





#### AU – Type Timing

```
auipc t4, 8

Assembly = auipc x29, 8

Binary = 0000 0000 0000 0000 1000 1110 1001 0111

Hexadecimal = 0x00008e97

Format = U-type
```

Assembly Code Test Program for AU - Type

| Operation | Expression            | Decimal Result |
|-----------|-----------------------|----------------|
|           | PC = 0x0001C          |                |
| AU        | t4 = PC + upper_immed | 0x0000801C     |





#### **B** – Type Timing

B-type

beq t2, t1, do\_jal

Assembly = beq x7, x6, 0

Binary = 0000 0000 0110 0011 1000 0000 0110 0011

Hexadecimal = 0x00638063

| Operation | Expression                | Decimal Result |
|-----------|---------------------------|----------------|
|           | PC = do_jal               |                |
| AU        | (t2 == t1) => PC = do_jal | 0x00000028     |

> Test Program expected results Table

Assembly Code Test Program for B - Type



### JAL – Type Timing

```
do_jal:
jal t5, ret_here
```

```
Assembly = jal x30, 0

Binary = 0000 0000 0000 0000 0000 1111 0110 1111

Hexadecimal = 0x00000f6f

Format = J-type
```

Assembly Code Test Program for JAL - Type

| Operation | Expression                 | Decimal Result |
|-----------|----------------------------|----------------|
|           | Immediate = ret_here       |                |
| JAL       | t5 = PC+ 4, PC += ret_here | ret_here       |



#### JALR - Type Timing

| Operation | Expression                 | Decimal Result |
|-----------|----------------------------|----------------|
|           | JALR 0x34 => 0x3C          |                |
| JALR      | PC += t4 => PC = t5 = 0x2C | 0x000002C      |

> Test Program expected results Table

Assembly Code Test Program for JALR - Type



#### R – Type Test Program

```
#include <stdio.h>
int main() {
   int a = 0;
   int b = 0;
   int c = 0;
   a = 20;
   b = 5;
   c = a + b;
                                // ADD
   c = a - b;
                                 // SUB
   c = a << b;
                                 // SLL
   c = a \gg b;
                                // SRA
   c = (unsigned)a >> b;  // SRL
   c = (a < b);
                                // SLT
   c = (unsigned)a < (unsigned)b; // SLTU</pre>
   c = a \wedge b;
                    // XOR
   c = a \mid b;
              // OR
   c = a \& b;
                                // AND
   return 0;
```

| Operation | Expression                | Decimal Result |
|-----------|---------------------------|----------------|
|           | * a = 20, b = 5           |                |
| ADD       | a + b                     | 25             |
| SUB       | a - b                     | 15             |
| SLL       | a << b                    | 640            |
| SRA       | a >> b                    | 0              |
| SRL       | (unsigned)a >> b          | 0              |
| SLT       | (a < b)                   | 0              |
| SLTU      | (unsigned)a < (unsigned)b | 0              |
| XOR       | a ^ b                     | 17             |
| OR        | a   b                     | 21             |
| AND       | a & b                     | 4              |

C Code Test Program for R - Type





#### L – Type Test Program

```
main:
   addi sp, x0, 16
   addi sp, sp, -16
         t1, 0xA1B2C
                              # x6 = 0xA1B2C000
   lui
   addi t1, t1, 0x000003D4
                              \# x6 = 0xA1B2C3D4
         t1, 0(sp)
                              # mem[0]
   SW
   1b
         a0, 0(sp)
                              # a0=x10 : LB
         a1, 0(sp)
                             # a1=x11 : LH
   1h
   lw
         a2, 0(sp)
                             # a2=x12 : LW
         a3, 0(sp)
                              # a3=x13 : LBU
   1bu
                              # a4=x14 : LHU
   1hu
         a4, 0(sp)
halt:
         zero, halt
   jal
```

| Operation | Expression                | Decimal Result |
|-----------|---------------------------|----------------|
| *         | x6 = 0xA1B2C3D4, RAM=> me | em[0]          |
| LB        | mem[10] = 0xFFFFFFD4      | 0xFFFFFD4      |
| LH        | mem[11] = 0xFFFFC3D4      | 0xFFFFC3D4     |
| LW        | mem[12] = 0xA1B2C3D4      | 0xA1B2C3D4     |
| LBU       | mem[13] =0x000000D4       | 0x00000D4      |
| LHU       | mem[14] =0x0000C3D4       | 0x0000C3D4     |

> Test Program expected results Table





🥻 대한상광회의소

#### I – Type Test Program

```
main:
   addi sp, zero, 16
   addi sp, sp, -16
   # t0 = 100; t1 = 100 + (-50) = 50
   addi t0, zero, 100
   addi t1, t0, -50
   # SLTI: (-1 < 0) => 1
   addi t0, zero, -1
   slti t1, t0, 0
   # t0 = 0x0FFF; SLTIU: (4095 < 1) => 0
   lui t0, 0x1
                 # 0x00001000
                    # 0x00000FFF
   addi t0, t0, -1
   sltiu t1, t0, 1
```

| Operation | Expression  | Decimal Result |
|-----------|-------------|----------------|
| ADDI      | 100 + (-50) | 0x32           |
| SLTI      | -1 < 0      | 1              |
| SLTIU     | 4095 < 1    | 0              |

> Test Program expected results Table

Assembly Code Test Program for L - Type



L – Type Simulation Result (Register File Mem ,Hexadecimal)



#### I – Type Test Program (Cont.)

```
# XOR: 0xF0F0 ^ 0x0F0F = 0xFFFF
       t0, 0xF
                        # 0x0000F000
  addi t0, t0, 0x0F0 # 0x0000F0F0
                  # 0x00001000
       t2, 0x1
  addi t2, t2, -241 # 0x00000F0F
        t1, t0, t2
                        # -> 0x0000FFFF
  # ORI/ANDI with 0x00FF
  lui
       t0, 0x1
  addi t0, t0, 0x234
                        # 0x00001234
  ori t1, t0, 0x0FF
                        # -> 0x000012FF
       t0, 0x1
  lui
  addi t0, t0, 0x234 # 0x00001234
  andi t1, t0, 0x0FF
                        # -> 0x00000034
```

| Operation | Expression          | Decimal Result |
|-----------|---------------------|----------------|
| XOR       | 0xF0F0 ^ 0x0F0F     | 0xFFFF         |
| ORI       | 0x00001234   0x00FF | 0x000012FF     |
| ANDI      | 0x00001234   0x00FF | 0x0000034      |

> Test Program expected results Table





L – Type Simulation Result (Register File Mem ,Hexadecimal)



#### I – Type Test Program (Cont.)

```
# Shift 1 Left 31 times -> use 0x8000_0000
addi t0, zero, 1
slli t1, t0, 31
                       # -> 0x80000000
addi t0, zero, 1
slli t0, t0, 31
                       # t0 = 0x80000000
srli t1, t0, 31
                       # -> 0x00000001
addi t0, zero, 1
slli t0, t0, 31
                    # t0 = 0 \times 800000000
srai t1, t0, 31
                       # -> 0xFFFFFFF
```

| Operation | Expression        | Decimal Result |
|-----------|-------------------|----------------|
| SLLI      | 1 << 31           | 0x80000000     |
| SRLI      | 0x80000000 >> 31  | 0x0000001      |
| SRAI      | 0x80000000 >>> 31 | 0xFFFFFFF      |

> Test Program expected results Table





► L – Type Simulation Result (Register File Mem ,Hexadecimal)



#### S – Type Test Program

```
main :
   addi sp, zero, 16
   addi sp, sp, -16
         t0, 0xA1B2C
   lui
   addi t1, t0, 0x3D4 #t1 = 0xA1B2C3D4
        t1, 0(sp)
                       # 0xD4
   sb
                       # 0xC3D4
   sh
        t1, 4(sp)
        t1, 8(sp)
                       # 0xA1B2C3D4
   SW
halt:
   jal
         zero, halt
```

| Operation | Expression | Decimal Result |
|-----------|------------|----------------|
| SB        | t1[7:0]    | 0xD4           |
| SH        | t1[15:0]   | 0xC3D4         |
| SW        | t1[31:0]   | 0xA1B2C3D4     |

> Test Program expected results Table

Assembly Code Test Program for S - Type



➤ S – Type Simulation Result (RAM Mem ,Hexadecimal)



#### B – Type Test Program

```
#include <stdint.h>
int main(void) {
   volatile int
                 t0 = 0; // T1 : F0
   volatile int
                 t1 = 0; // T0 : F1
   volatile int32_t a, b;
                             // signed
   volatile uint32_t ua, ub; // unsigned
   // 1) BEQ: 5 == 5
   a = 5; b = 5;
   if (a == b) { t0 = 1; t1 = 0; } else { t0 = 0; t1 = 1; }
   // 2) BNE: 9 != 9
   a = 9; b = 9;
   if (a != b) { t0 = 1; t1 = 0; } else { t0 = 0; t1 = 1; }
   // 3) BLT (signed): -1 < 1
   a = -1; b = 1;
   if (a < b) { t0 = 1; t1 = 0; } else { t0 = 0; t1 = 1; }
   // 4) BGE (signed): 0 >= 1
   a = 0; b = 1;
   if (a >= b) { t0 = 1; t1 = 0; } else { t0 = 0; t1 = 1; }
```

| Operation                                             | Expression | Decimal Result |
|-------------------------------------------------------|------------|----------------|
| State True: R1 : 1 R2 : 0, State False R1 : 0, R2 : 1 |            |                |
| BEQ                                                   | 5 == 5     | R1:1R2:0       |
| BNE                                                   | 9 != 9     | R1:0R2:1       |
| BLT                                                   | -1 < 1     | R1:1R2:0       |
| BGE                                                   | 0 >= 1     | R1:0 R2:1      |

Test Program expected results Table

#### C Code Test Program for B - Type



▶ B – Type Simulation Result (RAM Mem ,Hexadecimal)



### LU, AU, JAL, JALR – Type Test Program (Cont.)

```
_start:

addi sp, zero, 0x100

addi sp, sp, -16

lui t0, 0xA1B2C

addi t0, t0, 0x3D4

jal ra, _jump_test

after_jal:
```

| Operation | Expression   | Decimal Result |
|-----------|--------------|----------------|
| LU        | t0 = 0xA1B2C | 0xA1B2C        |
| AUIPC     |              |                |
| J         |              |                |
| JL        | ra = 0x14    | 0x14           |

Test Program expected results Table

C Code Test Program for LU, AU, JAL, JALR - Type



LU, AU, JAL, JALR – Type Simulation Result (RAM Mem ,Hexadecimal)



### LU, AU, JAL, JALR – Type Test Program (Cont.)

```
_auicp:
    auipc t1, 0x8
    sw t1, 0(sp)
    sw ra, 8(sp)
    j halt

_jump_test:
    sw ra, 4(sp)
    la t2, _auicp
    jalr ra, 0(t2)

halt:
    j halt
```

| Operation | Expression       | Decimal Result |
|-----------|------------------|----------------|
| LU        | t0 = 0xA1B2C     | 0xA1B2C        |
| AUIPC     | t1 = pc + 0x8000 | 0x8014         |
| J         | ra = 0x38        | 0x38           |
| JL        | ra = 0x14        | 0x14           |

Test Program expected results Table

Assembly Test Program for LU, AU, JAL, JALR - Type



LU, AU, JAL, JALR – Type Simulation Result (RAM Mem ,Hexadecimal)



#### Test Program : Bubble Sort











대한상공회의소 KOREA CHAMBER OF COMMERCE AND INDUSTRY







#### **Conclusion**

#### Objectives and Achieved Results

| Instruction Set     | Objective | Implemented |
|---------------------|-----------|-------------|
| R - Type            | 10        | 10          |
| L - Type            | 5         | 5           |
| I - Type            | 9         | 9           |
| S - Type            | 3         | 3           |
| B - Type            | 6         | 6           |
| LU,AU,JAL,JL - Type | 4         | 4           |

<sup>&</sup>gt; All the assigned tasks have been successfully implemented.

#### Limitations and Future Development

- Pipelining
  - Future work includes introducing pipelining (2–5 stages such as IF/ID/EX/MEM/WB). This will improve instruction throughput and overall execution efficiency by overlapping stages.
- M Extension
  - > By implementing the RISC-V M extension, instructions like MUL, DIV, and REM will be supported. This adds frequently used arithmetic operations, enhancing the CPU's functionality and usability.

#### **Trouble Shooting**

#### Issue

- While writing assembly programs, the stack pointer (sp) often pointed to an invalid or overlapping region.
- When adding new instruction types, it was difficult to determine how to modify the datapath.

#### Cause

- > The RAM size was not fully considered, and the sp value was assigned arbitrarily without checking memory boundaries.
- It was unclear where to insert MUXes and which data paths should be used.

#### > Fix

- Investigated the available RAM size first, then calculated an appropriate initial sp value within valid memory space.
- Adjusted the datapath by carefully deciding MUX positions and data routes, ensuring both data flow correctness and control timing.

#### Lesson Learned

- Always check RAM capacity before assigning sp, and reserve safe stack space to prevent memory corruption.
- Careful consideration of data flow and control timing is essential when extending the datapath with new instructions.



#### Insights after finishing the project

#### From Single-Cycle to FSM

➤ At first, I could not fully understand how instructions execute in a single-cycle CPU. After restructuring the design into FSM stages (Fetch, Decode, Execute, Memory, Writeback), I gained clarity. Writing test programs and verifying each instruction step by step helped me truly grasp the CPU operation.

#### > Future Expectations

➤ This project will help me better understand microcontrollers (MCUs) and their internal structures. It will also make writing low-level programs, such as assembly or hardware control code, easier. I expect these skills to greatly benefit my future studies and practical projects.



# **Q&A**