



# Dual Bootstrapped, 12 V MOSFET Driver with Output Disable

**ADP3418** 

#### **FEATURES**

All-in-one synchronous buck driver

Bootstrapped high-side drive

1 PWM signal generates both drives

Anticross-conduction protection circuitry

Output disable control turns off both MOSFETs to float the output per Intel® VR 10 and AMD Opteron™ specifications

#### **APPLICATIONS**

Multiphase desktop CPU supplies
Single-supply synchronous buck converters

#### **GENERAL DESCRIPTION**

The ADP3418 is a dual, high voltage MOSFET driver optimized for driving two N-channel MOSFETs, the two switches in a nonisolated, synchronous, buck power converter. Each of the drivers is capable of driving a 3000 pF load with a 30 ns transition time. One of the drivers can be bootstrapped and is designed to handle the high voltage slew rate associated with floating high-side gate drivers. The ADP3418 includes overlapping drive protection to prevent shoot-through current in the external MOSFETs. The OD pin shuts off both the high-side and the low-side MOSFETs to prevent rapid output capacitor discharge during system shutdowns.

The ADP3418 is specified over the commercial temperature range of 0°C to 85°C and is available in an 8-lead SOIC package.

# FUNCTIONAL BLOCK DIAGRAM | Cycc | VCC | DI VCC | CBST2 | CBST

Figure 1.

# **TABLE OF CONTENTS**

| reatures                                     | riigii-side Driver         |
|----------------------------------------------|----------------------------|
| Applications1                                | Overlap Protection Circuit |
| General Description                          | Application Information    |
| Functional Block Diagram                     | Supply Capacitor Selection |
| Specifications                               | Bootstrap Circuit          |
| Absolute Maximum Ratings4                    | MOSFET Selection           |
| ESD Caution                                  | High-Side (Control) MOSFE  |
| Pin Configuration and Function Descriptions5 | Low-Side (Synchronous) MC  |
| Timing Characteristics                       | PC Board Layout Considerat |
| Typical Performance Characteristics          | Outline Dimensions         |
| Theory of Operation9                         | Ordering Guide             |
| Low-Side Driver                              | MOSFET Selection           |

| High-Side Driver               | 9  |
|--------------------------------|----|
| Overlap Protection Circuit     | 9  |
| Application Information        | 10 |
| Supply Capacitor Selection     | 10 |
| Bootstrap Circuit              | 10 |
| MOSFET Selection               | 10 |
| High-Side (Control) MOSFETs    | 10 |
| Low-Side (Synchronous) MOSFETs | 11 |
| PC Board Layout Considerations | 11 |
| Outline Dimensions             | 13 |
| Ordering Guide                 | 13 |

# SPECIFICATIONS1

 $V_{\text{CC}}$  = 12 V, BST = 4 V to 26 V,  $T_{\text{A}}$  = 0°C to 85°C, unless otherwise noted.

Table 1.

| Parameter                           | Symbol                    | Conditions                                                                  | Min  | Тур | Max  | Unit |
|-------------------------------------|---------------------------|-----------------------------------------------------------------------------|------|-----|------|------|
| SUPPLY                              |                           |                                                                             |      |     |      |      |
| Supply Voltage Range                | Vcc                       |                                                                             | 4.15 |     | 13.2 | ٧    |
| Supply Current                      | I <sub>SYS</sub>          | BST = 12 V, IN = 0 V                                                        |      | 3   | 6    | mA   |
| OD INPUT                            |                           |                                                                             |      |     |      |      |
| Input Voltage High                  |                           |                                                                             | 2.6  |     |      | ٧    |
| Input Voltage Low                   |                           |                                                                             |      |     | 0.8  | ٧    |
| Input Current                       |                           |                                                                             | -1   |     | +1   | μΑ   |
| Propagation Delay Time              | $t_{pdh\overline{OD}}$    | See Figure 3                                                                |      | 25  | 40   | ns   |
|                                     | $t_{pdl}\overline{_{OD}}$ | See Figure 3                                                                |      | 20  | 40   | ns   |
| PWM INPUT                           |                           |                                                                             |      |     |      |      |
| Input Voltage High                  |                           |                                                                             | 3.0  |     |      | V    |
| Input Voltage Low                   |                           | O.P.                                                                        |      |     | 8.0  | ٧    |
| Input Current                       |                           |                                                                             | -1   |     | +1   | μΑ   |
| HIGH-SIDE DRIVER                    |                           |                                                                             |      |     |      |      |
| Output Resistance, Sourcing Current |                           | $V_{BST} - V_{SW} = 12 V$ $V_{BST} - V_{SW} = 12 V$                         |      | 1.8 | 3.0  | Ω    |
| Output Resistance, Sinking Current  |                           | $V_{BST} - V_{SW} = 12 \text{ V}$                                           |      | 1.0 | 2.5  | Ω    |
| Transition Times                    | trDRVH                    | See Figure 4, $V_{BST} - V_{SW} = 12 \text{ V}$ , $C_{LOAD} = 3 \text{ nF}$ |      | 35  | 45   | ns   |
|                                     | t <sub>fDRVH</sub>        | See Figure 4, $V_{BST} - V_{SW} = 12 \text{ V}$ , $C_{LOAD} = 3 \text{ nF}$ |      | 20  | 30   | ns   |
| Propagation Delay <sup>2</sup>      | tpdhDRVH                  | See Figure 4, $V_{BST} - V_{SW} = 12 \text{ V}$                             | 10   | 40  | 65   | ns   |
|                                     | tpdIDRVH                  | $V_{BST} - V_{SW} = 12 \text{ V}$                                           |      | 20  | 35   | ns   |
| LOW-SIDE DRIVER                     |                           | EN 705 6                                                                    |      |     |      |      |
| Output Resistance, Sourcing Current |                           | EDEL VIAL                                                                   |      | 1.8 | 3.0  | Ω    |
| Output Resistance, Sinking Current  |                           | HISTALAI                                                                    |      | 1.0 | 2.5  | Ω    |
| Transition Times                    | t <sub>rDRVL</sub>        | See Figure 4, C <sub>LOAD</sub> = 3 nF                                      |      | 25  | 35   | ns   |
|                                     | <b>t</b> fDRVL            | See Figure 4, C <sub>LOAD</sub> = 3 nF                                      |      | 21  | 30   | ns   |
| Propagation Delay <sup>2</sup>      | tpdhDRVL                  | See Figure 4                                                                | 5    | 30  | 60   | ns   |
|                                     | t <sub>pdIDRVL</sub>      | See Figure 4                                                                |      | 10  | 20   | ns   |
| Timeout Delay                       | O/N                       | SW = 5V                                                                     |      | 240 |      | ns   |
|                                     |                           | SW = PGND                                                                   | 90   | 120 |      | ns   |

 $<sup>^{1}</sup>$  All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).

<sup>&</sup>lt;sup>2</sup> For propagation delays, t<sub>pdh</sub> refers to the specified signal going high, and t<sub>pdl</sub> refers to it going low.

# **ABSOLUTE MAXIMUM RATINGS**

Table 2

| Table 2.                                             |                                   |                                          |
|------------------------------------------------------|-----------------------------------|------------------------------------------|
| Parameter                                            | Rating                            | Stresses above those listed under Abso   |
| VCC                                                  | -0.3 V to +15 V                   | may cause permanent damage to the        |
| BST                                                  |                                   | rating only; functional operation of the |
| DC                                                   | $-0.3  V$ to $V_{CC} + 15  V$     | other conditions above those indicate    |
| <200 ns                                              | −0.3 V to +36 V                   | section of this specification is not imp |
| BST to SW                                            | −0.3 V to +15 V                   | maximum rating conditions for exten      |
| SW                                                   |                                   | device reliability.                      |
| DC                                                   | −5 V to +15 V                     | •                                        |
| <200 ns                                              | –10 V to +25 V                    | Absolute maximum ratings apply ind       |
| DRVH (DC)                                            | SW - 0.3 V to BST + 0.3 V         | combination. Unless otherwise specif     |
| DRVH (<200 ns)                                       | SW – 2 V to BST + 0.3 V           | referenced to PGND.                      |
| DRVL (DC)                                            | $-0.3  V$ to $V_{CC} + 0.3  V$    |                                          |
| DRVL (<200 ns)                                       | $-2$ V to $V_{CC} + 0.3$ V        |                                          |
| IN, OD                                               | -0.3 V to +6.5 V                  | 10k                                      |
| Operating Ambient                                    | 0°C to 85°C                       |                                          |
| Temperature Range                                    |                                   | 4, 10, 11,                               |
| Operating Junction                                   | 0°C to 150°C                      | EL ON 10.                                |
| Temperature Range                                    |                                   | OL NO NA                                 |
| Storage Temperature Range                            | −65°C to +150°C                   | BSERMORN                                 |
| Junction-to-Air Thermal Resistance ( $\theta_{JA}$ ) |                                   | 0,72,40.                                 |
| 2-Layer Board                                        | 123°C/W                           | 12 OF 14.                                |
| 4-Layer Board                                        | 90°C/W                            | Crist Of                                 |
| Lead Temperature (Soldering, 10 sec)                 | 300°C                             | 1000                                     |
| Infrared (15 sec)                                    | 260°C                             | L'AL                                     |
|                                                      | HISTAC                            | as high as 4000 V readily accumulate on  |
| <b>'</b>                                             | J. H.                             | 4                                        |
|                                                      | ,00,50                            |                                          |
| ESD CAUTION                                          | SKOPL                             |                                          |
|                                                      | e device. Electrostatic charges a | as high as 4000 V readily accumulate on  |
|                                                      | nt and can discharge without d    | etection. Although this product features |
| proprietary ESD protection circuitry                 | , permanent damage may occu       | ır on devices subjected to high energy   |
| electrostatic discharges. Therefore,                 | proper ESD precautions are        | recommended to avoid performance         |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified, all voltages are

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

**Table 3. Pin Function Descriptions** 

| Pin No. | Mnemonic | Description                                                                                                                                                                                                            |
|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | BST      | Upper MOSFET Floating Bootstrap Supply. A capacitor connected between the BST and SW pins holds this bootstrapped voltage for the high-side MOSFET as it is switched. The capacitor should be between 100 nF and 1 μF. |
| 2       | IN       | Logic Level Input. This pin has primary control of the drive outputs.                                                                                                                                                  |
| 3       | OD       | Output Disable. When low, this pin disables normal operation, forcing DRVH and DRVL low.                                                                                                                               |
| 4       | VCC      | Input Supply. This pin should be bypassed to PGND with a ~1 µF ceramic capacitor.                                                                                                                                      |
| 5       | DRVL     | Synchronous Rectifier Drive. Output drive for the lower (synchronous rectifier) MOSFET.                                                                                                                                |
| 6       | PGND     | Power Ground. Should be closely connected to the source of the lower MOSFET.                                                                                                                                           |
| 7       | SW       | This pin is connected to the buck switching node, close to the upper MOSFET's source. It is the floating return                                                                                                        |
|         |          | for the upper MOSFET drive signal.                                                                                                                                                                                     |
| 8       | DRVH     | Buck Drive. Output drive for the upper (buck) MOSFET.                                                                                                                                                                  |
|         |          | for the upper MOSFET drive signal.  Buck Drive. Output drive for the upper (buck) MOSFET.                                                                                                                              |

# TIMING CHARACTERISTICS



Figure 4. Timing Diagram -- Timing Is Referenced to the 90% and 10% Points, Unless Otherwise Noted

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. DRVH Rise and DRVL Fall Times





Figure 7. DRVH and DRVL Rise Times vs. Junction Temperature





Figure 9. DRVH and DRVL Rise Times vs. Load Capacitance



Figure 10. DRVH and DRVL Fall Times vs. Load Capacitance



Figure 11. Supply Current vs. Frequency



Figure 13. DRVL Output Voltage vs. Supply Voltage



Figure 12. Supply Current vs. Junction Temperature

# THEORY OF OPERATION

The ADP3418 is a dual MOSFET driver optimized for driving two N-channel MOSFETs in a synchronous buck converter topology. A single PWM input signal is all that is required to properly drive the high-side and the low-side MOSFETs. Each driver is capable of driving a 3 nF load at speeds up to 500 kHz.

A more detailed description of the ADP3418 and its features follows. Refer to Figure 1.

#### **LOW-SIDE DRIVER**

The low-side driver is designed to drive a ground-referenced N-channel MOSFET. The bias to the low-side driver is internally connected to the  $V_{\rm CC}$  supply and PGND.

When the driver is enabled, the driver's output is 180° out of phase with the PWM input. When the ADP3418 is disabled, the low-side gate is held low.

#### **HIGH-SIDE DRIVER**

The high-side driver is designed to drive a floating N-channel MOSFET. The bias voltage for the high-side driver is developed by an external bootstrap supply circuit, which is connected between the BST and SW pins.

The bootstrap circuit comprises a diode, D1, and bootstrap capacitor,  $C_{\text{BST1}}$ .  $C_{\text{BST2}}$  and  $R_{\text{BST}}$  are included to reduce the highside gate drive voltage and limit the switch node slew rate (referred to as a Boot-Snap<sup>™</sup> circuit, see the Application Information section for more details). When the ADP3418 starts up, the SW pin is at ground; therefore, the bootstrap capacitor charges up to  $V_{\text{CC}}$  through D1. When the PWM input goes high, the high-side driver begins to turn on the high-side MOSFET, Q1, by pulling charge out of  $C_{\text{BST1}}$  and  $C_{\text{BST2}}$ . As Q1 turns on, the SW pin rises up to  $V_{\text{IN}}$ , forcing the BST pin to  $V_{\text{IN}}$  +  $V_{\text{C (BST)}}$ , which is enough gate-to-source voltage to hold Q1 on. To complete the cycle, Q1 is switched off by pulling the gate down to the voltage at the SW pin. When the low-side MOSFET, Q2, turns on, the SW pin pulls to ground. This allows the bootstrap capacitor to charge up to  $V_{\text{CC}}$  again.

The high-side driver's output is in phase with the PWM input. When the driver is disabled, the high-side gate is held low.

#### **OVERLAP PROTECTION CIRCUIT**

The overlap protection circuit prevents both of the main power switches, Q1 and Q2, from being on at the same time. This is done to prevent shoot-through currents from flowing through both power switches and the associated losses that can occur during their on/off transitions. The overlap protection circuit accomplishes this by adaptively controlling the delay from the Q1 turn off to the Q2 turn on, and by internally setting the delay from the Q2 turn off to the Q1 turn on.

To prevent the overlap of the gate drives during the Q1 turn off and the Q2 turn on, the overlap circuit monitors the voltage at the SW pin. When the PWM input signal goes low, Q1 begins to turn off (after propagation delay). Before Q2 can turn on, the overlap protection circuit ensures that SW has first gone high and then waits for the voltage at the SW pin to fall from V<sub>IN</sub> to 1 V. Once the voltage on the SW pin falls to 1 V, Q2 begins to turn on. If the SW pin had not gone high first, the Q2 turn on is delayed by a fixed 120 ns. By waiting for the voltage on the SW pin to reach 1 V or for the fixed delay time, the overlap protection circuit ensures that Q1 is off before Q2 turns on, regardless of variations in temperature, supply voltage, input pulse width, gate charge, and drive current. If SW does not go below 1 V after 240 ns, DRVL turns on. This can occur if the current flowing in the output inductor is negative and is flowing through the high-side MOSFET body diode.

To prevent the overlap of the

To prevent the overlap of the gate drives during the Q2 turn off and the Q1 turn on, the overlap circuit provides an internal delay that is set to 40 ns. When the PWM input signal goes high, Q2 begins to turn off (after a propagation delay), but before Q1 can turn on, the overlap protection circuit waits for the voltage at DRVL to drop to approximately one sixth of  $V_{\rm CC}$ . Once the voltage at DRVL has reached this point, the overlap protection circuit waits for the 40 ns internal delay time. Once the delay period has expired, Q1 turns on.

#### APPLICATION INFORMATION

#### **SUPPLY CAPACITOR SELECTION**

For the supply input ( $V_{CC}$ ) of the ADP3418, a local bypass capacitor is recommended to reduce the noise and to supply some of the peak currents drawn, such as a 4.7 µF, low ESR capacitor. Multilayer ceramic chip (MLCC) capacitors provide the best combination of low ESR and small size. Keep the ceramic capacitor as close as possible to the ADP3418.

#### **BOOTSTRAP CIRCUIT**

The bootstrap circuit uses a charge storage capacitor (CBST) and a diode, as shown in Figure 1. These components can be selected after the high-side MOSFET is chosen. The bootstrap capacitor must have a voltage rating that is able to handle twice the maximum supply voltage. A minimum 50 V rating is recommended. The capacitor values are determined by:

$$C_{BSTI} + C_{BST2} = 10 \times \frac{Q_{GATE}}{V_{GATE}} \tag{1}$$

$$\frac{C_{BSTI}}{C_{BSTI} + C_{BST2}} = \frac{V_{GATE}}{V_{CC} - V_D} \tag{2}$$

where:

 $Q_{GATE}$  is the total gate charge of the high-side MOSFET at  $V_{GATE}$ 

 $V_{GATE}$  is the desired gate drive voltage (usually in the 5 V to 10 V range, 7 V being typical).

 $V_D$  is the voltage drop across D1.

Rearranging Equation 1 and Equation 2 to solve for C\_BST1 yields  $C_{BST1} = 10 \times \frac{Q_{GATE}}{V_{CC} - V_{P}}$ 

$$C_{BST1} = 10 \times \frac{Q_{GATE}}{V_{CC} - V_D}$$

CBST2 can then be found by rearranging Equation 1 as

$$C_{BST2} = 10 \times \frac{Q_{GATE}}{V_{GATE}} - C_{BST1}$$

For example, an NTD60N02 has a total gate charge of approximately 12 nC at  $V_{GATE} = 7$  V. Using  $V_{CC} = 12$  V and  $V_D$  = 1 V, one finds  $C_{\text{BST1}}$  = 12 nF and  $C_{\text{BST2}}$  = 6.8 nF. Good quality ceramic capacitors should be used.

R<sub>BST</sub> is used for slew rate limiting to minimize the ringing at the switch node. It also provides peak current limiting through D1. An R<sub>BST</sub> value of 1.5  $\Omega$  to 2.2  $\Omega$  is a good choice. The resistor needs to be able to handle at least 250 mW due to the peak currents that flow through it.

A small signal diode can be used for the bootstrap diode due to the ample gate drive voltage supplied by  $V_{\text{CC}}$ . The bootstrap diode must have a minimum 15 V rating to withstand the

maximum supply voltage. The average forward current is estimated by

$$I_{F(AVG)} = Q_{GATE} \times f_{MAX} \tag{3}$$

where  $f_{MAX}$  is the maximum switching frequency of the controller. The peak surge current rating is calculated by

$$I_{F(PEAK)} = \frac{V_{CC} - V_D}{R_{RST}} \tag{4}$$

#### **MOSFET SELECTION**

When interfacing the ADP3418 to external MOSFETs, there are a few considerations that the designer should be aware of. These help make a more robust design that minimizes stresses on both the driver and MOSFETs. These stresses include exceeding the short-time duration voltage ratings on the driver pins as well as the external MOSFET.

It is also highly recommended to use the Boot-Snap circuit to improve the interaction of the driver with the characteristics of the MOSFETs. If a simple bootstrap arrangement is used, make sure to include a proper snubber network on the SW node.

## HIGH-SIDE (CONTROL) MOSFETS

The high-side MOSFET is usually high speed to minimize switching losses (see any ADI Flex-Mode<sup>™</sup> controller data sheet for more details on MOSFET losses). This usually implies a low gate resistance and a low input capacitance/charge device. Yet, there is also a significant source lead inductance that can exist. This depends mainly on the MOSFET package; it is best to contact the MOSFET vendor for this information.

The ADP3418 DRVH output impedance and the input resistance of the MOSFETs determine the rate of charge delivery to the gate's internal capacitance, which determines the speed at which the MOSFETs turn on and off. However, due to potentially large currents flowing in the MOSFETs at the on and off times (this current is usually larger at turn off due to ramping up of the output current in the output inductor), the source lead inductance generates a significant voltage across it when the high-side MOSFETs switch off. This creates a significant drain-source voltage spike across the internal die of the MOSFETs and can lead to a catastrophic avalanche. The mechanisms involved in this avalanche condition can be referenced in literature from the MOSFET suppliers.

<sup>&</sup>lt;sup>1</sup> Flex-Mode is protected by U.S. Patent 6,683,441.

The MOSFET vendor should provide a maximum voltage slew rate at the drain current rating such that this can be designed around. Once this specification is had, the next step is to determine the maximum current expected to be seen in the MOSFET. This can be done by

$$I_{MAX} = I_{DC}(per\ phase) + \left(V_{CC} - V_{OUT}\right) \times \frac{D_{MAX}}{f_{MAX} \times L_{OUT}}$$
 (5)

where:

 $D_{MAX}$  is determined for the VR controller being used with the driver. Note that this current is divided roughly equally between MOSFETs if more than one is used (assume a worst-case mismatch of 30% for design margin).

 $L_{OUT}$  is the output inductor value.

When producing the design, there is no exact method for calculating the dV/dt due to the parasitic effects in the external MOSFETs as well as the PCB. However, it can be measured to determine if it is safe. If it appears the dV/dt is too fast, an optional gate resistor can be added between DRVH and the high-side MOSFETs. This resistor slows down the dV/dt, but it also increases the switching losses in the high-side MOSFETs. The ADP3418 has been optimally designed with internal drive impedance that works with most MOSFETs to switch them efficiently while minimizing dV/dt. However, some high speed MOSFETs can require this external gate resistor, depending on the currents being switched in the MOSFET.

#### **LOW-SIDE (SYNCHRONOUS) MOSFETS**

The low-side MOSFETs are usually selected to have a low on resistance to minimize conduction losses. This usually implies a large input gate capacitance and gate charge. The first concern is to make sure the power delivery from the ADP3418's DRVL does not exceed the thermal rating of the driver (see any ADI Flex-Mode controller data sheet for details).

The next concern for the low-side MOSFETs is based on preventing them from inadvertently being switched on when the high-side MOSFET turns on. This occurs due to the draingate (Miller, also specified as  $C_{\rm rss}$ ) capacitance of the MOSFET. When the drain of the low-side MOSFET is switched to  $V_{\rm CC}$  by the high-side turning on (at a rate dV/dt), the internal gate of the low-side MOSFET is pulled up by an amount roughly equal to  $V_{\rm CC}\times (C_{\rm rss}/C_{\rm iss}).$  It is important to make sure this does not put the MOSFET into conduction.

Another consideration is the nonoverlap circuitry of the ADP3418, which attempts to minimize the nonoverlap period. During the state of the high-side turning off to low-side turning on, the SW pin is monitored (as well as the conditions of SW prior to switching) to adequately prevent overlap.

However, during the low-side turn off to high-side turn on, the SW pin does not contain information for determining the proper switching time; therefore, the state of the DRVL pin is monitored to go below one sixth of  $V_{\rm CC}$  and then a delay is added. However, due to the Miller capacitance and internal delays of the low-side MOSFET gate, one must ensure that the Miller to input capacitance ratio is low enough, and that the low-side MOSFET internal delays are not large enough, to allow accidental turn on of the low-side when the high-side turns on.

A spreadsheet is available from ADI to assist designers with the proper selection of low-side MOSFETs.

#### PC BOARD LAYOUT CONSIDERATIONS

Use the following general guidelines when designing printed circuit boards:

- Trace out the high current paths and use short, wide (>20 mil) traces to make these connections.
- Connect the PGND pin of the ADP3418 as close as possible to the source of the lower MOSFET.
- The Vcc bypass capacitor should be located as close as possible to the VCC and PGND pins.
- Use vias to other layers when possible to maximize thermal conduction away from the IC.

The circuit in Figure 15 shows how four drivers can be combined with the ADP3188 to form a total power conversion solution for generating  $V_{\rm CC\,(CORE)}$  for an Intel CPU that is VR 10.x-compliant.

Figure 14 shows an example of the typical land patterns based on the guidelines given previously. For more detailed layout guidelines for a complete CPU voltage regulator subsystem, refer to the ADP3188 data sheet.



Figure 14. External Component Placement Example for the ADP3418 Driver



Figure 15. VR 10.x-Compliant Intel CPU Supply Circuit

### **OUTLINE DIMENSIONS**



**COMPLIANT TO JEDEC STANDARDS MS-012-AA** 

CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

> Figure 16. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Bouy
> (R-8)
> Dimensions shown in millimeters and (inches)

#### ORDERING GUIDE

| Model                        | Temperature | Range   | Package Description | Package Option |
|------------------------------|-------------|---------|---------------------|----------------|
| ADP3418KRZ <sup>1</sup>      | 0°C to 85°C | COLCELL | 8-Lead SOIC_N       | R-8            |
| ADP3418KRZ-REEL <sup>1</sup> | 0°C to 85°C | 4. 24   | 8-Lead SOIC_N       | R-8            |

 $^{1}$  Z = Pb-free part.

ON Semiconductor and ware registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone:** 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative