

# **BT151X series**

## **Thyristors**

Rev. 04 — 9 June 2004

**Product data sheet** 



## 1.1 General description

Passivated thyristors in a SOT186A full pack plastic package.

#### 1.2 Features

- High thermal cycling performance
- High bidirectional blocking voltage capability
- Isolated mounting base.

## 1.3 Applications

Motor control

Industrial and domestic lighting, heating and static switching.

#### 1.4 Quick reference data

- $V_{DRM}$ ,  $V_{RRM} \le 800 \text{ V (BT151X-800)}$
- $V_{DRM}$ ,  $V_{RRM} \le 650 \text{ V (BT151X-650)}$
- $V_{DRM}$ ,  $V_{RRM} \le 500 \text{ V (BT151X-500)}$
- I<sub>T(RMS)</sub>  $\leq$  12 A
- $I_{T(AV)} \le 7.5 \text{ A}$
- $I_{TSM} \le 120 \text{ A}.$

## 2. Pinning information

Table 1: Discrete pinning

|     | Diodroto piining        |                                                    |        |
|-----|-------------------------|----------------------------------------------------|--------|
| Pin | Description             | Simplified outline                                 | Symbol |
| 1   | cathode (k)             |                                                    | N.I.   |
| 2   | anode (a)               | mb                                                 | +      |
| 3   | gate (g)                |                                                    | sym037 |
| mb  | mounting base; isolated |                                                    |        |
|     |                         | $ \begin{vmatrix} 1 \\ 1 \\ 2 \\ 3 \end{vmatrix} $ |        |
|     |                         | SOT186A (TO-220)                                   |        |





## 3. Ordering information

**Table 2: Ordering information** 

| Type number | Package    |                                                                           |  |  |
|-------------|------------|---------------------------------------------------------------------------|--|--|
|             | Name       | Name Description                                                          |  |  |
| BT151X-500  | · <b>-</b> | plastic single-ended package; isolated heatsink mounted; 1 mounting hole; |  |  |
| BT151X-650  |            | 3 lead TO-220 'full pack'                                                 |  |  |
| BT151X-800  |            |                                                                           |  |  |

## 4. Limiting values

Table 3: Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol              | Parameter                                                    | Conditions                                                                  | N            | /lin | Max  | Unit             |
|---------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------|--------------|------|------|------------------|
| $V_{DRM},V_{RRM}$   | repetitive peak off-state voltage                            |                                                                             |              |      |      |                  |
|                     | BT151X-500                                                   |                                                                             | <u>[1]</u> _ |      | 500  | V                |
|                     | BT151X-650                                                   |                                                                             | [1]          |      | 650  | V                |
|                     | BT151X-800                                                   |                                                                             | -            |      | 800  | V                |
| $I_{T(AV)}$         | average on-state current                                     | half sinewave;<br>T <sub>hs</sub> ≤ 69 °C; <u>Figure 1</u>                  | -            |      | 7.5  | Α                |
| I <sub>T(RMS)</sub> | RMS on-state current                                         | all conduction angles; Figure 4 and Figure 5                                | -            |      | 12   | Α                |
| I <sub>TSM</sub>    | non-repetitive peak on-state current                         | half sinewave;<br>$T_j = 25$ °C prior to<br>surge; Figure 2 and<br>Figure 3 |              |      |      |                  |
|                     |                                                              | t = 10 ms                                                                   | -            |      | 120  | Α                |
|                     |                                                              | t = 8.3 ms                                                                  | -            |      | 132  | Α                |
| l <sup>2</sup> t    | I <sup>2</sup> t for fusing                                  | t = 10 ms                                                                   | -            |      | 72   | A <sup>2</sup> s |
| dl <sub>T</sub> /dt | repetitive rate of rise of on-state current after triggering | $I_{TM}$ = 20 A; $I_{G}$ = 50 mA;<br>$dI_{G}/dt$ 50 mA/ $\mu$ s             | -            |      | 50   | A/μs             |
| I <sub>GM</sub>     | peak gate current                                            |                                                                             | -            |      | 2    | Α                |
| $V_{RGM}$           | peak reverse gate voltage                                    |                                                                             | -            |      | 5    | V                |
| P <sub>GM</sub>     | peak gate power                                              |                                                                             | -            |      | 5    | W                |
| P <sub>G(AV)</sub>  | average gate power                                           | over any 20 ms period                                                       | -            |      | 0.5  | W                |
| T <sub>stg</sub>    | storage temperature                                          |                                                                             | _            | -40  | +150 | °C               |
| T <sub>j</sub>      | junction temperature                                         |                                                                             | -            |      | 125  | °C               |

<sup>[1]</sup> Although not recommended, off-state voltages up to 800 V may be applied without damage, but the thyristor may switch to the on-state. The rate of rise of current should not exceed 15 A/ $\mu$ s.



 $a = form factor = I_{T(RMS)}/I_{T(AV)}$ .

Fig 1. Total power dissipation as a function of average on-state current; maximum values.



f = 50 Hz.

Fig 2. Non-repetitive peak on-state current as a function of the number of sinusoidal current cycles; maximum values.



Fig 3. Non-repetitive peak on-state current as a function of pulse width; maximum values.



Fig 4. RMS on-state current as a function of surge duration; maximum values.



Fig 5. RMS on-state current as a function of heatsink temperature; maximum values.



## 5. Thermal characteristics

Table 4: Thermal characteristics

| Symbol                | Parameter                                   | Conditions                | Тур | Max | Unit |
|-----------------------|---------------------------------------------|---------------------------|-----|-----|------|
| R <sub>th(j-hs)</sub> | thermal resistance from                     | Figure 6                  |     |     |      |
|                       | junction to heatsink                        | with heatsink compound    | -   | 4.5 | K/W  |
|                       |                                             | without heatsink compound | -   | 6.5 | K/W  |
| R <sub>th(j-a)</sub>  | thermal resistance from junction to ambient | in free air               | 55  | -   | K/W  |



(2) With heatsink compound.

Fig 6. Transient thermal impedance as a function of pulse width.

## 6. Isolation characteristics

Table 5: Isolation limiting values and characteristics

T<sub>hs</sub> = 25 °C unless otherwise specified

| Symbol            | Parameter                                                           | Conditions                                                                  | Тур | Max  | Unit |
|-------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------------|-----|------|------|
| V <sub>isol</sub> | RMS isolation voltage from all three terminals to external heatsink | f = 50 to 60 Hz; sinusoidal<br>waveform; R.H. ≤ 65%; clean and<br>dust free | -   | 2500 | V    |
| C <sub>isol</sub> | capacitance from pin 2 to external heatsink                         | f = 1 MHz                                                                   | 10  | -    | pF   |



## 7. Characteristics

Table 6: Characteristics

| . 45.0 0.            | on an actor rotted      |
|----------------------|-------------------------|
| $T_j = 25 ^{\circ}C$ | unless otherwise stated |

| Symbol                          | Parameter                                  | Conditions                                                                                                                                                              | Min  | Тур  | Max  | Unit |
|---------------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| Static cha                      | racteristics                               |                                                                                                                                                                         |      |      |      |      |
| I <sub>GT</sub>                 | gate trigger current                       | V <sub>D</sub> = 12 V; I <sub>T</sub> = 0.1 A; <u>Figure 8</u>                                                                                                          | -    | 2    | 15   | mA   |
| IL                              | latching current                           | V <sub>D</sub> = 12 V; I <sub>GT</sub> = 0.1 A; <u>Figure 10</u>                                                                                                        | -    | 10   | 40   | mA   |
| I <sub>H</sub>                  | holding current                            | V <sub>D</sub> = 12 V; I <sub>GT</sub> = 0.1 A; <u>Figure 11</u>                                                                                                        | -    | 7    | 20   | mA   |
| $V_{T}$                         | on-state voltage                           | I <sub>T</sub> = 23 A; <u>Figure 9</u>                                                                                                                                  | -    | 1.4  | 1.75 | V    |
| $V_{GT}$                        | gate trigger voltage                       | V <sub>D</sub> = 12 V; I <sub>T</sub> = 0.1 A; <u>Figure 7</u>                                                                                                          | -    | 0.6  | 1.5  | V    |
|                                 |                                            | $V_D = V_{DRM(max)}$ ; $I_T = 0.1 \text{ A}$ ; $T_j = 125 ^{\circ}\text{C}$                                                                                             | 0.25 | 0.4  | -    | V    |
| I <sub>D</sub> , I <sub>R</sub> | off-state leakage current                  | $V_D = V_{DRM(max)}$ ; $V_R = V_{RRM(max)}$ ;<br>$T_j = 125  ^{\circ}C$                                                                                                 | -    | 0.1  | 0.5  | mA   |
| Dynamic o                       | characteristics                            |                                                                                                                                                                         |      |      |      |      |
| dV <sub>D</sub> /dt             | critical rate of rise of off-state voltage | $V_{DM} = 67\% V_{DRM(max)}; T_j = 125 °C;$<br>exponential waveform; Figure 12                                                                                          |      |      |      |      |
|                                 |                                            | gate open circuit                                                                                                                                                       | 50   | 130  | -    | V/μs |
|                                 |                                            | $R_{GK} = 100 \Omega$                                                                                                                                                   | 200  | 1000 | -    | V/μs |
| t <sub>gt</sub>                 | gate controlled<br>turn-on time            | $I_{TM} = 40 \text{ A}; V_D = V_{DRM(max)};$<br>$I_G = 0.1 \text{ A}; dI_G/dt = 5 \text{ A/}\mu\text{s}$                                                                | -    | 2    | -    | μs   |
| t <sub>q</sub>                  | circuit commuted<br>turn-on time           | $V_D = 67\% \ V_{DRM(max)}; \ T_j = 125 \ ^{\circ}C; \ I_{TM} = 20 \ A; \ V_R = 25 \ V; \ dI_{TM}/dt = 30 \ A/\mu s; \ dV_D/dt = 50 \ V/\mu s; \ R_{GK} = 100 \ \Omega$ | -    | 70   | -    | μѕ   |



Fig 7. Normalized gate trigger voltage as a function of junction temperature.



Fig 8. Normalized gate trigger current as a function of junction temperature.

**Thyristors** 



 $V_O = 1.06 \text{ V}.$   $R_S = 0.0304 \ \Omega.$ 

- (1)  $T_i = 125 \,^{\circ}\text{C}$ ; typical values.
- (2)  $T_j = 125$  °C; maximum values.
- (3)  $T_i = 25 \,^{\circ}C$ ; maximum values.

Fig 9. On-state current characteristics.



Fig 10. Normalized latching current as a function of junction temperature.



Fig 11. Normalized holding current as a function of junction temperature.



- (1)  $R_{GK} = 100 \Omega$ .
- (2) Gate open circuit.

Fig 12. Critical rate of rise of off-state voltage as a function of junction temperature; minimum values.

## 8. Package information

Epoxy meets requirements of UL94 V-0 at ½ inch.



Plastic single-ended package; isolated heatsink mounted;

1 mounting hole; 3 lead TO-220 'full pack'

**SOT186A** 



- 1. Terminal dimensions within this zone are uncontrolled. Terminals in this zone are not tinned.
- 2. Both recesses are  $\varnothing$  2.5  $\times$  0.8 max. depth

0.9

1.0 0.4

| OUTLINE |     | REFER          | ENCES | EUROPEAN   | ISSUE DATE                      |
|---------|-----|----------------|-------|------------|---------------------------------|
| VERSION | IEC | JEDEC          | JEITA | PROJECTION | ISSUE DATE                      |
| SOT186A |     | 3-lead TO-220F |       |            | <del>02-03-12</del><br>02-04-09 |

0.4

13.5

Fig 13. Package outline.

9397 750 13162

2.5

Thyristors



# 10. Revision history

## Table 7: Revision history

| Document ID     | Release date | Data sheet status                                       | Change notice | Order number       | Supersedes          |
|-----------------|--------------|---------------------------------------------------------|---------------|--------------------|---------------------|
| BT151X_SERIES_4 | 20040609     | Product specification                                   | -             | 9397 750 13162     | BT151X_SERIES_3     |
| Modifications:  |              | t of this specification has<br>on and information stand | •             | omply with Philips | Semiconductors' new |
| BT151X_SERIES_3 | 20030901     | Product specification                                   | -             | -                  | BT151X_SERIES_2     |
| BT151X_SERIES_2 | 19990601     | Product specification                                   | -             | -                  | BT151X_SERIES_1     |
| BT151X_SERIES_1 | 19970901     | Product specification                                   | -             | -                  | -                   |

**Thyristors** 



| Level | Data sheet status [1] | Product status [2] [3] | Definition                                                                                                                                                                                                                                                                                     |
|-------|-----------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I     | Objective data        | Development            | This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                    |
| II    | Preliminary data      | Qualification          | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.             |
| III   | Product data          | Production             | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). |

- [1] Please consult the most recently issued data sheet before initiating or completing a design.
- [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.
- [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status.

## 12. Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## 13. Disclaimers

**Life support** — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status 'Production'), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## 14. Contact information

For additional information, please visit: http://www.semiconductors.philips.com
For sales office addresses, send an email to: sales.addresses@www.semiconductors.philips.com

## **Philips Semiconductors**

# **BT151X series**

**Thyristors** 

## 15. Contents

| 1   | Product profile             |
|-----|-----------------------------|
| 1.1 | General description         |
| 1.2 | Features                    |
| 1.3 | Applications 1              |
| 1.4 | Quick reference data 1      |
| 2   | Pinning information 1       |
| 3   | Ordering information 2      |
| 4   | Limiting values 2           |
| 5   | Thermal characteristics 5   |
| 6   | Isolation characteristics 5 |
| 7   | Characteristics 6           |
| 8   | Package information 7       |
| 9   | Package outline 8           |
| 10  | Revision history 9          |
| 11  | Data sheet status           |
| 12  | Definitions                 |
| 13  | Disclaimers 10              |
| 14  | Contact information 10      |

### © Koninklijke Philips Electronics N.V. 2004

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

