## **Ring Counter Timing Chart**



## **Johnson Ring Counter Timing Chart**



## Lab8\_tb.v

```
`timescale 1ns / 1ps
module Lab8_tb();
    reg CLK, RST;
   wire [3:0] Q, QBAR;
    Ring_Counter_4bit RC( .CLK( CLK ), .RST( RST ), .Q( Q ), .QBAR( QBAR ) );
    initial begin
       CLK = 1'b0;
       forever begin
           #50;
           CLK = ~CLK; You, 19 hours ago • Idk something for Lab 8
    initial begin
       RST = 1'b1;
       $monitor( "CLK: %b\nRST: %b\nQ: %d\nQBAR: %d", CLK, RST, Q, QBAR );
       #100;
       RST = 1'b0;
           #50;
           $monitor( "CLK: %b\nRST: %b\nQ: %d\nQBAR: %d", CLK, RST, Q, QBAR );
 ndmodule
```

```
module Lab8_jrc_tb();
   reg CLK, RST;
   wire [3:0] Q, QBAR;
   Johnson_Ring_Counter_4bit RC( .CLK( CLK ), .RST( RST ), .Q( Q ), .QBAR( QBAR ) );
   initial begin
       CLK = 1'b0;
           #50;
   initial begin
       RST = 1'b1;
       $monitor( "CLK: %b\nRST: %b\nQ: %d\nQBAR: %d", CLK, RST, Q, QBAR );
       #100;
       RST = 1'b0;
           #50;
           $monitor( "CLK: %b\nRST: %b\nQ: %d\nQBAR: %d", CLK, RST, Q, QBAR );
endmodule
```

## Lab8.v

```
`timescale 1ns / 1ps
module Ring_Counter_4bit( CLK, RST, Q, QBAR );
    input CLK, RST;
    output reg [3:0] Q, QBAR;
    integer i;
    always @( posedge CLK or negedge RST ) begin
            Q <= 4'b1000;
            Q[3] \leftarrow Q[0];
            for ( i = 0; i < 3; i = i + 1 ) begin
                Q[i] <= Q[ i + 1 ];
            end
        QBAR <= ~Q;
endmodule
```

```
You, 15 minutes ago | 1 author (You)
module Johnson_Ring_Counter_4bit( CLK, RST, Q, QBAR );
input CLK, RST;
output reg [3:0] Q, QBAR;
integer i;
always @( posedge CLK or negedge RST ) begin

if ( RST ) begin

Q <= 4'b1000;
end

else begin

Q[3] <= QBAR[0];
for ( i = 0; i < 3; i = i + 1 ) begin

Q[i] <= Q[ i + 1 ];
end

You, 13 minutes ago * Uncommitted changes
end

QBAR <= ~Q;
end
endmodule</pre>
```