# 1. Description

## 1.1. Project

| Project Name    | g4-usonic-wind1   |
|-----------------|-------------------|
| Board Name      | NUCLEO-G474RE     |
| Generated with: | STM32CubeMX 5.4.0 |
| Date            | 11/26/2019        |

#### 1.2. MCU

| MCU Series     | STM32G4       |
|----------------|---------------|
| MCU Line       | STM32G4x4     |
| MCU name       | STM32G474RETx |
| MCU Package    | LQFP64        |
| MCU Pin number | 64            |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number<br>LQFP64 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label                            |
|----------------------|---------------------------------------|----------|--------------------------|----------------------------------|
| 1                    | VBAT                                  | Power    |                          |                                  |
| 2                    | PC13                                  | I/O      | GPIO_EXTI13              | B1 [blue push button]            |
| 3                    | PC14-OSC32_IN                         | I/O      | RCC_OSC32_IN             |                                  |
| 4                    | PC15-OSC32_OUT                        | I/O      | RCC_OSC32_OUT            |                                  |
| 5                    | PF0-OSC_IN                            | I/O      | RCC_OSC_IN               |                                  |
| 6                    | PF1-OSC_OUT                           | I/O      | RCC_OSC_OUT              |                                  |
| 14                   | PA2                                   | I/O      | LPUART1_TX               | LPUART1_TX<br>[STLINKV3E_VCP_RX] |
| 15                   | VSS                                   | Power    |                          |                                  |
| 16                   | VDD                                   | Power    |                          |                                  |
| 17                   | PA3                                   | I/O      | LPUART1_RX               | LPUART1_RX<br>[STLINKV3E_VCP_TX] |
| 18                   | PA4                                   | I/O      | DAC1_OUT1, ADC2_IN17     |                                  |
| 19                   | PA5 *                                 | I/O      | GPIO_Output              | LD2 [green led]                  |
| 21                   | PA7                                   | I/O      | OPAMP2_VINP              |                                  |
| 27                   | VSSA                                  | Power    |                          |                                  |
| 29                   | VDDA                                  | Power    |                          |                                  |
| 31                   | VSS                                   | Power    |                          |                                  |
| 32                   | VDD                                   | Power    |                          |                                  |
| 40                   | PC8                                   | I/O      | TIM8_CH3                 |                                  |
| 41                   | PC9                                   | I/O      | TIM8_CH4                 |                                  |
| 47                   | VSS                                   | Power    |                          |                                  |
| 48                   | VDD                                   | Power    |                          |                                  |
| 49                   | PA13                                  | I/O      | SYS_JTMS-SWDIO           | T_SWDIO                          |
| 50                   | PA14                                  | I/O      | SYS_JTCK-SWCLK           | T_SWCLK                          |
| 56                   | PB3                                   | I/O      | SYS_JTDO-SWO             | T_SWO                            |
| 63                   | VSS                                   | Power    |                          |                                  |
| 64                   | VDD                                   | Power    |                          |                                  |

<sup>\*</sup> The pin is affected with an I/O function

## 4. Clock Tree Configuration



Page 4

# 5. Software Project

## 5.1. Project Settings

| Name                              | Value                       |  |
|-----------------------------------|-----------------------------|--|
| Project Name                      | g4-usonic-wind1             |  |
| Project Folder                    | D:\projects\g4-usonic-wind1 |  |
| Toolchain / IDE                   | STM32CubeIDE                |  |
| Firmware Package Name and Version | STM32Cube FW_G4 V1.1.0      |  |

## 5.2. Code Generation Settings

| Name                                                          | Value                                 |
|---------------------------------------------------------------|---------------------------------------|
| STM32Cube MCU packages and embedded software                  | Copy only the necessary library files |
| Generate peripheral initialization as a pair of '.c/.h' files | Yes                                   |
| Backup previously generated files when re-generating          | No                                    |
| Delete previously generated files when not re-generated       | Yes                                   |
| Set all free pins as analog (to optimize the power            | No                                    |
| consumption)                                                  |                                       |

# 6. Power Consumption Calculator report

#### 6.1. Microcontroller Selection

| Series    | STM32G4       |
|-----------|---------------|
| Line      | STM32G4x4     |
| мси       | STM32G474RETx |
| Datasheet | DS12288_Rev0  |

#### 6.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.0 |

# 7. IPs and Middleware Configuration 7.1. ADC2

mode: IN17 Single-ended 7.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler Asynchronous clock mode divided by 1

Resolution ADC 12-bit resolution

Data Alignment Right alignment

Gain Compensation 0

Scan Conversion Mode Disabled

End Of Conversion Selection End of sequence of conversion \*

Low Power Auto Wait

Continuous Conversion Mode

Discontinuous Conversion Mode

Disabled

DMA Continuous Requests

Enabled \*

Overrun behaviour Overrun data preserved

ADC\_Regular\_ConversionMode:

Enable Regular Conversions Enable
Enable Regular Oversampling Disable
Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None
Rank 1

Channel Channel 17

Sampling Time 24.5 Cycles \*

Offset Number No offset

ADC\_Injected\_ConversionMode:

Enable Injected Conversions Disable

**Analog Watchdog 1:** 

Enable Analog WatchDog1 Mode false

**Analog Watchdog 2:** 

Enable Analog WatchDog2 Mode false

**Analog Watchdog 3:** 

Enable Analog WatchDog3 Mode false

#### 7.2. CORDIC

mode: Activated

#### 7.3. DAC1

**OUT1 mode: Connected to external pin only** 

#### 7.3.1. Parameter Settings:

#### **DAC Out1 Settings:**

Output Buffer Disable \*

DAC High Frequency Mode Automatic

DMA Double Data Disable
Signed Format Disable

Trigger Out event \*

Trigger2 None

Wave generation mode Triangle wave generation \*

Maximum Triangle Amplitude 63 \*

User Trimming Factory trimming
Sample And Hold Sampleandhold Disable

#### 7.4. GPIO

#### 7.5. LPUART1

**Mode: Asynchronous** 

#### 7.5.1. Parameter Settings:

#### **Basic Parameters:**

Baud Rate 115200 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Single Sample Disable
Prescaler clock /1

Fifo Mode FIFO mode disable

Txfifo Threshold 1 eighth full configuration Rxfifo Threshold 1 eighth full configuration

**Advanced Features:** 

TX Pin Active Level Inversion

RX Pin Active Level Inversion

Disable

Data Inversion

Disable

TX and RX pins Swapping

Disable

Overrun

Enable

DMA on RX Error

MSB First

Disable

#### 7.6. OPAMP2

**Mode: PGA Internally Connected** 

7.6.1. Parameter Settings:

#### **Basic Parameters:**

Power Mode Normal
PGA Gain 2 or -1
User Trimming Disable

#### 7.7. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator Low Speed Clock (LSE): Crystal/Ceramic Resonator

7.7.1. Parameter Settings:

#### **System Parameters:**

VDD voltage (V) 3.3
Instruction Cache Enabled
Prefetch Buffer Disabled
Data Cache Enabled

Flash Latency(WS) 7WS (7 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 64
HSE Startup Timout Value (ms) 100
LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Regulator Voltage Scale 1 boost

#### **Peripherals Clock Configuration:**

Generate the peripherals clock configuration TRUE

#### 7.8. SYS

**Debug: Trace Asynchronous Sw** 

**VREFBUF Mode: External voltage reference** 

**Timebase Source: SysTick** 

mode: save power of non-active UCPD - deactive Dead Battery pull-up

#### 7.9. TIM8

Channel3: PWM Generation CH3
Channel4: PWM Generation CH4

#### 7.9.1. Parameter Settings:

#### **Counter Settings:**

Prescaler (PSC - 16 bits value)

Counter Mode

Up

Dithering

Counter Period (AutoReload Register - 16 bits value)

Internal Clock Division (CKD)

Repetition Counter (RCR - 16 bits value)

auto-reload preload

39 \*

Up

Disable

Trigger Output (TRGO) Parameters:

Master/Slave Mode (MSM bit)

Trigger Event Selection TRGO

Output Compare (OC4REF) \*

Trigger Event Selection TRGO2

Reset (UG bit from TIMx\_EGR)

#### **Break And Dead Time management - BRK Configuration:**

BRK State Disable
BRK Polarity High
BRK Filter (4 bits value) 0

**BRK Sources Configuration** 

Digital Input
COMP1
Disable
COMP2
Disable
COMP3
Disable
COMP4
Disable
COMP5
Disable
COMP6
Disable

- COMP7 Disable

#### **Break And Dead Time management - BRK2 Configuration:**

BRK2 State Disable
BRK2 Polarity High
BRK2 Filter (4 bits value) 0

**BRK2 Sources Configuration** 

Disable - Digital Input - COMP1 Disable Disable - COMP2 Disable - COMP3 - COMP4 Disable Disable - COMP5 - COMP6 Disable - COMP7 Disable

#### **Break And Dead Time management - Output Configuration:**

Automatic Output State Disable
Off State Selection for Run Mode (OSSR) Disable
Off State Selection for Idle Mode (OSSI) Disable
Lock Configuration Off

**Clear Input:** 

Clear Input Source Disable

#### Pulse On Compare (Common for Channel 3 and 4):

Pulse Width Prescaler 0
Pulse Width 0

#### **PWM Generation Channel 3:**

Mode PWM mode 1

Pulse (16 bits value)

Output compare preload

Fast Mode

CH Polarity

CH Idle State

A9 \*

Enable

Disable

High

Reset

#### **PWM Generation Channel 4:**

Mode PWM mode 2 \*

Pulse (16 bits value)

Output compare preload

Fast Mode

CH Polarity

CH Idle State

A9 \*

Disable

High

Reset

| * User modified value |  |
|-----------------------|--|
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |
|                       |  |

# 8. System Configuration

## 8.1. GPIO configuration

| IP      | Pin                    | Signal             | GPIO mode                                                  | GPIO pull/up pull<br>down   | Max<br>Speed   | User Label                       |
|---------|------------------------|--------------------|------------------------------------------------------------|-----------------------------|----------------|----------------------------------|
| ADC2    | PA4                    | ADC2_IN17          | Analog mode                                                | No pull-up and no pull-down | n/a            |                                  |
| DAC1    | PA4                    | DAC1_OUT1          | Analog mode                                                | No pull-up and no pull-down | n/a            |                                  |
| LPUART1 | PA2                    | LPUART1_TX         | Alternate Function Push Pull                               | No pull-up and no pull-down | Low            | LPUART1_TX<br>[STLINKV3E_VCP_RX] |
|         | PA3                    | LPUART1_RX         | Alternate Function Push Pull                               | No pull-up and no pull-down | Low            | LPUART1_RX<br>[STLINKV3E_VCP_TX] |
| OPAMP2  | PA7                    | OPAMP2_VINP        | Analog mode                                                | No pull-up and no pull-down | n/a            |                                  |
| RCC     | PC14-<br>OSC32_IN      | RCC_OSC32_IN       | n/a                                                        | n/a                         | n/a            |                                  |
|         | PC15-<br>OSC32_OU<br>T | RCC_OSC32_O<br>UT  | n/a                                                        | n/a                         | n/a            |                                  |
|         | PF0-OSC_IN             | RCC_OSC_IN         | n/a                                                        | n/a                         | n/a            |                                  |
|         | PF1-<br>OSC_OUT        | RCC_OSC_OUT        | n/a                                                        | n/a                         | n/a            |                                  |
| SYS     | PA13                   | SYS_JTMS-<br>SWDIO | n/a                                                        | n/a                         | n/a            | T_SWDIO                          |
|         | PA14                   | SYS_JTCK-<br>SWCLK | n/a                                                        | n/a                         | n/a            | T_SWCLK                          |
|         | PB3                    | SYS_JTDO-<br>SWO   | n/a                                                        | n/a                         | n/a            | T_SWO                            |
| TIM8    | PC8                    | TIM8_CH3           | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High      |                                  |
|         | PC9                    | TIM8_CH4           | Alternate Function Push Pull                               | No pull-up and no pull-down | Very High<br>* |                                  |
| GPIO    | PC13                   | GPIO_EXTI13        | External Interrupt Mode with Rising edge trigger detection | No pull-up and no pull-down | n/a            | B1 [blue push button]            |
|         | PA5                    | GPIO_Output        | Output Push Pull                                           | No pull-up and no pull-down | Low            | LD2 [green led]                  |

## 8.2. DMA configuration

| DMA request | Stream        | Direction            | Priority |
|-------------|---------------|----------------------|----------|
| ADC2        | DMA1_Channel1 | Peripheral To Memory | Low      |

### ADC2: DMA1\_Channel1 DMA request Settings:

Mode: Normal
Peripheral Increment: Disable
Memory Increment: Enable \*
Peripheral Data Width: Half Word
Memory Data Width: Half Word

## 8.3. NVIC configuration

| Interrupt Table                                                         | Enable | Preenmption Priority | SubPriority |
|-------------------------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                                  | true 0 |                      | 0           |
| Hard fault interrupt                                                    | true   | 0                    | 0           |
| Memory management fault                                                 | true   | 0                    | 0           |
| Prefetch fault, memory access fault                                     | true   | 0                    | 0           |
| Undefined instruction or illegal state                                  | true   | 0                    | 0           |
| System service call via SWI instruction                                 | true   | 0                    | 0           |
| Debug monitor                                                           | true   | 0                    | 0           |
| Pendable request for system service                                     | true   | 0                    | 0           |
| System tick timer                                                       | true   | 0                    | 0           |
| DMA1 channel1 global interrupt                                          | true   | 0                    | 0           |
| EXTI line[15:10] interrupts                                             | true 0 |                      | 0           |
| PVD/PVM1/PVM2/PVM3/PVM4 interrupts<br>through EXTI lines 16/38/39/40/41 | unused |                      |             |
| Flash global interrupt                                                  | unused |                      |             |
| RCC global interrupt                                                    | unused |                      |             |
| ADC1 and ADC2 global interrupt                                          | unused |                      |             |
| TIM8 break interrupt                                                    |        | unused               |             |
| TIM8 update interrupt                                                   |        | unused               |             |
| TIM8 trigger and commutation interrupts                                 | unused |                      |             |
| TIM8 capture compare interrupt                                          | unused |                      |             |
| TIM6 global interrupt, DAC1 and DAC3 channel underrun error interrupts  | unused |                      |             |
| FPU global interrupt                                                    | unused |                      |             |
| LPUART1 global interrupt                                                | unused |                      |             |
| CORDIC interrupt                                                        | unused |                      |             |

<sup>\*</sup> User modified value

# 9. Software Pack Report