

# PSoC® Creator™ Project Datasheet for SCSI2SD

Creation Time: 12/27/2016 20:40:46

User: d\r

**Project: SCSI2SD** 

**Tool: PSoC Creator 3.3 SP2** 

Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709 Phone (USA): 800.858.1810 Phone (Intl): 408.943.2600 http://www.cypress.com



#### Copyright

Copyright © 2016 Cypress Semiconductor Corporation. All rights reserved. Any design information or characteristics specifically provided by our customer or other third party inputs contained in this document are not intended to be claimed under Cypress's copyright.

#### **Trademarks**

PSoC and CapSense are registered trademarks of Cypress Semiconductor Corporation. PSoC Creator is a trademark of Cypress Semiconductor Corporation. All other trademarks or registered trademarks referenced herein are the property of their respective owners.

#### **Philips I2C Patent Rights**

Purchase of I2C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I2C Patent Rights to use these components in an I2C system, provided that the system conforms to the I2C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name, NXP Semiconductors.

#### **Disclaimer**

CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. While reasonable precautions have been taken, Cypress assumes no responsibility for any errors that may appear in this document. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of a Cypress product in a life support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

#### **Flash Code Protection**

Cypress products meet the specifications contained in their particular Cypress PSoC Datasheets. Cypress believes that its family of PSoC products is one of the most secure families of its kind on the market today, regardless of how they are used. There may be methods, unknown to Cypress, that can breach the code protection features. Any of these methods, to our knowledge, would be dishonest and possibly illegal. Neither Cypress nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as 'unbreakable.'

Cypress is willing to work with the customer who is concerned about the integrity of their code. Code protection is constantly evolving. We at Cypress are committed to continuously improving the code protection features of our products.



# **Table of Contents**

| 1 Overview                               |          |
|------------------------------------------|----------|
| 2 Pins                                   |          |
| 2.1 Hardware Pins                        | 4        |
| 2.2 Hardware Ports                       | 7        |
| 2.3 Software Pins                        | 9        |
| 3 System Settings                        | 11       |
| 3.1 System Configuration                 | 11       |
| 3.2 System Debug Settings                | 11       |
| 3.3 System Operating Conditions          | 11       |
| 4 Clocks                                 |          |
| 4.1 System Clocks                        |          |
| 4.2 Local and Design Wide Clocks         |          |
| 5 Interrupts and DMAs                    |          |
| 5.1 Interrupts                           |          |
| 5.2 DMAs                                 |          |
| 6 Flash Memory                           |          |
| 7 Bootloader and Bootloadable            |          |
| 7.1 Bootloadable Application             |          |
| 7.2 Bootloader Application               |          |
| 8 Design Contents                        |          |
| 8.1 Schematic Sheet: SCSI Connections    | 18       |
| 8.2 Schematic Sheet: SD Card Connections |          |
| 8.3 Schematic Sheet: MISC Stuff          |          |
| 9 Components                             |          |
| 9.1 Component type: Bootloadable [v1.50] | 21<br>21 |
| 9.1.1 Instance Bootloadable_1            |          |
| 9.2 Component type: CyControlReg [v1.80] | 2 I      |
| 9.2.1 Instance SCSI_CTL_PHASE            | 21       |
| 9.2.2 Instance SCSI_CTE_FTIASE           |          |
| 9.2.3 Instance SCSI_GillCH_Cti           |          |
| 9.2.4 Instance SCSI_Out_Bits             |          |
|                                          |          |
| 9.3 Component type: CyStatusReg [v1.90]  |          |
|                                          |          |
| 9.3.2 Instance SCSI_Parity_Error         |          |
| 9.4 Component type: EEPROM [v3.0]        |          |
| 9.4.1 Instance CFG_EEPROM                |          |
| 9.5 Component type: GlitchFilter [v2.0]  |          |
| 9.5.1 Instance GlitchFilter_1            |          |
| 9.6 Component type: OddParityGen [v0.0]  | 25       |
| 9.6.1 Instance OddParityGen_1            |          |
| 9.7 Component type: scsiTarget [v0.0]    |          |
| 9.7.1 Instance scsiTarget                |          |
| 9.8 Component type: SPI_Master [v2.50]   |          |
| 9.8.1 Instance SDCard                    |          |
| 9.9 Component type: Timer [v2.70]        |          |
| 9.9.1 Instance Debug_Timer               |          |
| 9.10 Component type: USBFS [v3.0]        |          |
| 9.10.1 Instance USBFS                    |          |
| 10 Other Resources                       | 31       |



#### 1 Overview

The Cypress PSoC 5 is a family of 32-bit devices with the following characteristics:

- High-performance 32-bit ARM Cortex-M3 core with a nested vectored interrupt controller (NVIC) and a high-performance DMA controller
- Digital system that includes configurable Universal Digital Blocks (UDBs) and specific function peripherals, such as USB, I2C and SPI
- Analog subsystem that includes 20-bit Delta Sigma converters (ADC), SAR ADCs, 8-bit DACs that can be configured for 12-bit operation, comparators, op amps and configurable switched capacitor (SC) and continuous time (CT) blocks to create PGAs, TIAs, mixers, and more
- Several types of memory elements, including SRAM, flash, and EEPROM
- Programming and debug system through JTAG, serial wire debug (SWD), and single wire viewer (SWV)
- Flexible routing to all pins

Figure 1 shows the major components of a typical <u>CY8C52LP</u> family member PSoC 5 device. For details on all the systems listed above, please refer to the <u>PSoC 5 Technical Reference Manual</u>.



Figure 1. CY8C52LP Device Family Block Diagram



Table 1 lists the key characteristics of this device.

Table 1. Device Characteristics

| Name                 | Value                      |
|----------------------|----------------------------|
| Part Number          | CY8C5267AXI-LP051          |
| Package Name         | 100-TQFP                   |
| Architecture         | PSoC 5                     |
| Family               | CY8C52LP                   |
| CPU speed (MHz)      | 67                         |
| Flash size (kBytes)  | 128                        |
| SRAM size (kBytes)   | 32                         |
| EEPROM size (Bytes)  | 2048                       |
| Vdd range (V)        | 1.71 to 5.5                |
| Automotive qualified | No (Industrial Grade Only) |
| Temp range (Celcius) | -40 to 85                  |
| JTAG ID              | 0x2E133069                 |

NOTE: The CPU speed noted above is the maximum available speed. The CPU is clocked by Bus Clock, listed in the <u>System Clocks</u> section below.

Table 2 lists the device resources that this design uses:

Table 2. Device Resources

| Resource Type             | Used | Free | Max | % Used   |
|---------------------------|------|------|-----|----------|
| Digital Clocks            | 3    | 5    | 8   | 37.50 %  |
| Analog Clocks             | 0    | 4    | 4   | 0.00 %   |
| CapSense Buffers          | 0    | 2    | 2   | 0.00 %   |
| Interrupts                | 16   | 16   | 32  | 50.00 %  |
| Ю                         | 50   | 22   | 72  | 69.44 %  |
| Segment LCD               | 0    | 1    | 1   | 0.00 %   |
| I2C                       | 0    | 1    | 1   | 0.00 %   |
| USB                       | 1    | 0    | 1   | 100.00 % |
| DMA Channels              | 4    | 20   | 24  | 16.67 %  |
| Timer                     | 1    | 3    | 4   | 25.00 %  |
| UDB                       |      |      |     |          |
| Macrocells                | 83   | 109  | 192 | 43.23 %  |
| Unique P-terms            | 237  | 147  | 384 | 61.72 %  |
| Total P-terms             | 245  |      |     |          |
| Datapath Cells            | 2    | 22   | 24  | 8.33 %   |
| Status Cells              | 10   | 14   | 24  | 41.67 %  |
| Status Registers          | 3    |      |     |          |
| Statusl Registers         | 2    |      |     |          |
| Sync Cells (x14)          | 4    |      |     |          |
| Routed Count7 Load/Enable | 1    |      |     |          |
| Control Cells             | 5    | 19   | 24  | 20.83 %  |
| Control Registers         | 4    |      |     |          |
| Count7 Cells              | 1    |      |     |          |
| Comparator                | 0    | 2    | 2   | 0.00 %   |
| LPF                       | 0    | 2    | 2   | 0.00 %   |
| SAR ADC                   | 0    | 1    | 1   | 0.00 %   |
| DAC                       |      |      |     |          |
| VIDAC                     | 0    | 1    | 1   | 0.00 %   |



#### 2 Pins

Figure 2 shows the pin layout of this device.

Figure 2. Device Pin Layout





#### 2.1 Hardware Pins

Table 3 contains information about the pins on this device in device pin order. (No connection ["n/c"] pins have been omitted.)

Table 3. Device Pins

| Pin | Port   | Name            | Type      | <b>Drive Mode</b> | Reset State    |
|-----|--------|-----------------|-----------|-------------------|----------------|
| 1   | P2[5]  | SCSI_In_DBx[6]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 2   | P2[6]  | SCSI_Out_DBx[5] | Dgtl Out  | Strong drive      | HiZ Analog Unb |
| 3   | P2[7]  | SCSI_Out_DBx[4] | Dgtl Out  | Strong drive      | HiZ Analog Unb |
| 4   | P12[4] | SCSI_In_DBx[5]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 5   | P12[5] | SCSI_In_DBx[4]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 6   | P6[4]  | SCSI_Out_DBx[3] | Dgtl Out  | Strong drive      | HiZ Analog Unb |
| 7   | P6[5]  | SCSI_Out_DBx[2] | Dgtl Out  | Strong drive      | HiZ Analog Unb |
| 8   | P6[6]  | SCSI_In_DBx[3]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 9   | P6[7]  | SCSI_In_DBx[2]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 10  | VSSB   | VSSB            | Dedicated |                   |                |
| 11  | IND    | IND             | Dedicated |                   |                |
| 12  | VB     | VB              | Dedicated |                   |                |
| 13  | VBAT   | VBAT            | Dedicated |                   |                |
| 14  | VSSD   | VSSD            | Power     |                   |                |
| 15  | XRES_N | XRES_N          | Dedicated |                   |                |
| 16  | P5[0]  | SCSI_Out_DBx[1] | Dgtl Out  | Strong drive      | HiZ Analog Unb |
| 17  | P5[1]  | SCSI_Out_DBx[0] | Dgtl Out  | Strong drive      | HiZ Analog Unb |
| 18  | P5[2]  | SCSI_In_DBx[1]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 19  | P5[3]  | SCSI_In_DBx[0]  | Dgtl In   | HiZ digital       | HiZ Analog Unb |
| 20  | P1[0]  | Debug:SWD_IO    | Reserved  |                   |                |
| 21  | P1[1]  | Debug:SWD_CK    | Reserved  |                   |                |
| 22  | P1[2]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 23  | P1[3]  | Debug:SWV       | Reserved  |                   |                |
| 24  | P1[4]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 25  | P1[5]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 26  | VDDIO1 | VDDIO1          | Power     |                   |                |
| 27  | P1[6]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 28  | P1[7]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 29  | P12[6] | SIO [unused]    |           |                   | HiZ Analog Unb |
| 30  | P12[7] | SIO [unused]    |           |                   | HiZ Analog Unb |
| 31  | P5[4]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 32  | P5[5]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 33  | P5[6]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 34  | P5[7]  | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 35  | P15[6] | USB:D+          | Reserved  |                   |                |
| 36  | P15[7] | USB:D-          | Reserved  |                   |                |
| 37  | VDDD   | VDDD            | Power     |                   |                |
| 38  | VSSD   | VSSD            | Power     |                   |                |
| 39  | VCCD   | VCCD            | Power     |                   |                |
| 42  | P15[0] | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 43  | P15[1] | GPIO [unused]   |           |                   | HiZ Analog Unb |
| 44  | P3[0]  | GPIO [unused]   |           |                   | Pulled Up      |
| 45  | P3[1]  | SD_MISO         | Dgtl In   | HiZ digital       | Pulled Up      |
| 46  | P3[2]  | SD_SCK          | Dgtl Out  | Strong drive      | Pulled Up      |
|     |        |                 |           |                   |                |



| Pin | Port   | Name          | Туре               | Drive Mode   | Reset State    |
|-----|--------|---------------|--------------------|--------------|----------------|
| 48  | P3[4]  | SD_CS         | Software<br>In/Out | Strong drive | Pulled Up      |
| 49  | P3[5]  | SD_CD         | Software<br>Input  | HiZ digital  | Pulled Up      |
| 50  | VDDIO3 | VDDIO3        | Power              |              |                |
| 51  | P3[6]  | GPIO [unused] |                    |              | Pulled Up      |
| 52  | P3[7]  | GPIO [unused] |                    |              | Pulled Up      |
| 53  | P12[0] | SIO [unused]  |                    |              | HiZ Analog Unb |
| 54  | P12[1] | SIO [unused]  |                    |              | HiZ Analog Unb |
| 55  | P15[2] | GPIO [unused] |                    |              | HiZ Analog Unb |
| 56  | P15[3] | GPIO [unused] |                    |              | HiZ Analog Unb |
| 63  | VCCA   | VCCA          | Power              |              |                |
| 64  | VSSA   | VSSA          | Power              |              |                |
| 65  | VDDA   | VDDA          | Power              |              |                |
| 66  | VSSD   | VSSD          | Power              |              |                |
| 67  | P12[2] | SIO [unused]  |                    |              | HiZ Analog Unb |
| 68  | P12[3] | SIO [unused]  |                    |              | HiZ Analog Unb |
| 69  | P4[0]  | GPIO [unused] |                    |              | HiZ Analog Unb |
| 70  | P4[1]  | GPIO [unused] | 0 - (1             | 11:7 -1::4-1 | HiZ Analog Unb |
| 71  | P0[0]  | EXTLED        | Software<br>In/Out | HiZ digital  | HiZ Analog Unb |
| 72  | P0[1]  | LED1          | Software<br>Output | OD, DL       | HiZ Analog Unb |
| 73  | P0[2]  | SCSI_Out[9]   | Dgtl Out           | Strong drive | HiZ Analog Unb |
| 74  | P0[3]  | SCSI_Out[8]   | Dgtl Out           | Strong drive | HiZ Analog Unb |
| 75  | VDDIO0 | VDDIO0        | Power              |              |                |
| 76  | P0[4]  | SCSI_In[4]    | Software<br>Input  | HiZ digital  | HiZ Analog Unb |
| 77  | P0[5]  | SCSI_In[3]    | Software Input     | HiZ digital  | HiZ Analog Unb |
| 78  | P0[6]  | SCSI_Out[7]   | Dgtl Out           | Strong drive | HiZ Analog Unb |
| 79  | P0[7]  | SCSI_Out[6]   | Software<br>Output | Strong drive | HiZ Analog Unb |
| 80  | P4[2]  | SCSI_In[2]    | Software<br>Input  | HiZ digital  | HiZ Analog Unb |
| 81  | P4[3]  | SCSI_Noise[2] | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| 82  | P4[4]  | SCSI_Out[5]   | Dgtl Out           | Strong drive | HiZ Analog Unb |
| 83  | P4[5]  | SCSI_Out[4]   | Software<br>Output | Strong drive | HiZ Analog Unb |
| 84  | P4[6]  | SCSI_In[1]    | Software Input     | HiZ digital  | HiZ Analog Unb |
| 85  | P4[7]  | SCSI_Noise[3] | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| 86  | VCCD   | VCCD          | Power              |              |                |
| 87  | VSSD   | VSSD          | Power              |              |                |
| 88  | VDDD   | VDDD          | Power              |              |                |
| 89  | P6[0]  | SCSI_Out[3]   | Software<br>Output | Strong drive | HiZ Analog Unb |
| 90  | P6[1]  | SCSI_Out[2]   | Software<br>Output | Strong drive | HiZ Analog Unb |
| 91  | P6[2]  | SCSI_Noise[4] | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| 92  | P6[3]  | SCSI_Noise[1] | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| 93  | P15[4] | SCSI_Out[1]   | Software<br>Output | Strong drive | HiZ Analog Unb |
| 94  | P15[5] | SCSI_Out[0]   | Dgtl Out           | Strong drive | HiZ Analog Unb |
| 95  | P2[0]  | SCSI_Noise[0] | Dgtl In            | HiZ digital  | HiZ Analog Unb |



| Pin | Port   | Name            | Type     | <b>Drive Mode</b> | Reset State    |
|-----|--------|-----------------|----------|-------------------|----------------|
| 96  | P2[1]  | SCSI_In[0]      | Dgtl In  | HiZ digital       | HiZ Analog Unb |
| 97  | P2[2]  | SCSI_Out_DBx[7] | Dgtl Out | Strong drive      | HiZ Analog Unb |
| 98  | P2[3]  | SCSI_Out_DBx[6] | Dgtl Out | Strong drive      | HiZ Analog Unb |
| 99  | P2[4]  | SCSI_In_DBx[7]  | Dgtl In  | HiZ digital       | HiZ Analog Unb |
| 100 | VDDIO2 | VDDIO2          | Power    |                   |                |

Abbreviations used in Table 3 have the following meanings:

- Dgtl In = Digital Input
- HiZ digital = High impedance digital
- HiZ Analog Unb = Hi-Z Analog Unbuffered
- Dgtl Out = Digital Output
- OD, DL = Open drain, drives low



### 2.2 Hardware Ports

Table 4 contains information about the pins on this device in device port order. (No connection ["n/c"], power and dedicated pins have been omitted.)

Table 4. Device Ports

| Port   | Pin | Name                       | Type                 | <b>Drive Mode</b>           | Reset State         |
|--------|-----|----------------------------|----------------------|-----------------------------|---------------------|
| P0[0]  | 71  | EXTLED                     | Software             | HiZ digital                 | HiZ Analog Unb      |
|        |     |                            | In/Out               |                             |                     |
| P0[1]  | 72  | LED1                       | Software             | OD, DL                      | HiZ Analog Unb      |
| DOLOI  | 73  | CCCI (0.4[0]               | Output               | Ctroppe drive               |                     |
| P0[2]  | 74  | SCSI_Out[9]<br>SCSI_Out[8] | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| P0[3]  | _   |                            | Dgtl Out<br>Software | Strong drive<br>HiZ digital | HiZ Analog Unb      |
| P0[4]  | 76  | SCSI_In[4]                 | Input                | nız digilai                 | HiZ Analog Unb      |
| P0[5]  | 77  | SCSI_In[3]                 | Software             | HiZ digital                 | HiZ Analog Unb      |
|        |     |                            | Input                |                             | _                   |
| P0[6]  | 78  | SCSI_Out[7]                | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| P0[7]  | 79  | SCSI_Out[6]                | Software             | Strong drive                | HiZ Analog Unb      |
|        |     |                            | Output               |                             |                     |
| P1[0]  | 20  | Debug:SWD_IO               | Reserved             |                             |                     |
| P1[1]  | 21  | Debug:SWD_CK               | Reserved             |                             |                     |
| P1[2]  | 22  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P1[3]  | 23  | Debug:SWV                  | Reserved             |                             |                     |
| P1[4]  | 24  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P1[5]  | 25  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P1[6]  | 27  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P1[7]  | 28  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P12[0] | 53  | SIO [unused]               |                      |                             | HiZ Analog Unb      |
| P12[1] | 54  | SIO [unused]               |                      |                             | HiZ Analog Unb      |
| P12[2] | 67  | SIO [unused]               |                      |                             | HiZ Analog Unb      |
| P12[3] | 68  | SIO [unused]               |                      |                             | HiZ Analog Unb      |
| P12[4] | 4   | SCSI_In_DBx[5]             | Dgtl In              | HiZ digital                 | HiZ Analog Unb      |
| P12[5] | 5   | SCSI_In_DBx[4]             | Dgtl In              | HiZ digital                 | HiZ Analog Unb      |
| P12[6] | 29  | SIO [unused]               |                      |                             | HiZ Analog Unb      |
| P12[7] | 30  | SIO [unused]               |                      |                             | HiZ Analog Unb      |
| P15[0] | 42  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P15[1] | 43  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P15[2] | 55  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P15[3] | 56  | GPIO [unused]              |                      |                             | HiZ Analog Unb      |
| P15[4] | 93  | SCSI_Out[1]                | Software<br>Output   | Strong drive                | HiZ Analog Unb      |
| P15[5] | 94  | SCSI_Out[0]                | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| P15[6] | 35  | USB:D+                     | Reserved             | ou on g units               |                     |
| P15[7] | 36  | USB:D-                     | Reserved             |                             |                     |
| P2[0]  | 95  | SCSI Noise[0]              | Dgtl In              | HiZ digital                 | HiZ Analog Unb      |
| P2[1]  | 96  | SCSI In[0]                 | Dgtl In              | HiZ digital                 | HiZ Analog Unb      |
| P2[2]  | 97  | SCSI_Out_DBx[7]            | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| P2[3]  | 98  | SCSI_Out_DBx[6]            | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| P2[4]  | 99  | SCSI_In_DBx[7]             | Dgtl In              | HiZ digital                 | HiZ Analog Unb      |
| P2[5]  | 1   | SCSI_In_DBx[6]             | Dgtl In              | HiZ digital                 | HiZ Analog Unb      |
| P2[6]  | 2   | SCSI_Out_DBx[5]            | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| P2[7]  | 3   | SCSI_Out_DBx[4]            | Dgtl Out             | Strong drive                | HiZ Analog Unb      |
| [/]    |     | 000!_0ut_bbx[+]            | Dgii Out             | Juding unive                | . IIZ / TIGIOG OTID |



| Port  | Pin | Name            | Type               | Drive Mode   | Reset State    |
|-------|-----|-----------------|--------------------|--------------|----------------|
| P3[0] | 44  | GPIO [unused]   |                    |              | Pulled Up      |
| P3[1] | 45  | SD_MISO         | Dgtl In            | HiZ digital  | Pulled Up      |
| P3[2] | 46  | SD_SCK          | Dgtl Out           | Strong drive | Pulled Up      |
| P3[3] | 47  | SD_MOSI         | Dgtl Out           | Strong drive | Pulled Up      |
| P3[4] | 48  | SD_CS           | Software<br>In/Out | Strong drive | Pulled Up      |
| P3[5] | 49  | SD_CD           | Software<br>Input  | HiZ digital  | Pulled Up      |
| P3[6] | 51  | GPIO [unused]   |                    |              | Pulled Up      |
| P3[7] | 52  | GPIO [unused]   |                    |              | Pulled Up      |
| P4[0] | 69  | GPIO [unused]   |                    |              | HiZ Analog Unb |
| P4[1] | 70  | GPIO [unused]   |                    |              | HiZ Analog Unb |
| P4[2] | 80  | SCSI_In[2]      | Software<br>Input  | HiZ digital  | HiZ Analog Unb |
| P4[3] | 81  | SCSI_Noise[2]   | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P4[4] | 82  | SCSI_Out[5]     | Dgtl Out           | Strong drive | HiZ Analog Unb |
| P4[5] | 83  | SCSI_Out[4]     | Software<br>Output | Strong drive | HiZ Analog Unb |
| P4[6] | 84  | SCSI_In[1]      | Software<br>Input  | HiZ digital  | HiZ Analog Unb |
| P4[7] | 85  | SCSI_Noise[3]   | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P5[0] | 16  | SCSI_Out_DBx[1] | Dgtl Out           | Strong drive | HiZ Analog Unb |
| P5[1] | 17  | SCSI_Out_DBx[0] | Dgtl Out           | Strong drive | HiZ Analog Unb |
| P5[2] | 18  | SCSI_In_DBx[1]  | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P5[3] | 19  | SCSI_In_DBx[0]  | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P5[4] | 31  | GPIO [unused]   |                    |              | HiZ Analog Unb |
| P5[5] | 32  | GPIO [unused]   |                    |              | HiZ Analog Unb |
| P5[6] | 33  | GPIO [unused]   |                    |              | HiZ Analog Unb |
| P5[7] | 34  | GPIO [unused]   |                    |              | HiZ Analog Unb |
| P6[0] | 89  | SCSI_Out[3]     | Software<br>Output | Strong drive | HiZ Analog Unb |
| P6[1] | 90  | SCSI_Out[2]     | Software<br>Output | Strong drive | HiZ Analog Unb |
| P6[2] | 91  | SCSI_Noise[4]   | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P6[3] | 92  | SCSI_Noise[1]   | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P6[4] | 6   | SCSI_Out_DBx[3] | Dgtl Out           | Strong drive | HiZ Analog Unb |
| P6[5] | 7   | SCSI_Out_DBx[2] | Dgtl Out           | Strong drive | HiZ Analog Unb |
| P6[6] | 8   | SCSI_In_DBx[3]  | Dgtl In            | HiZ digital  | HiZ Analog Unb |
| P6[7] | 9   | SCSI_In_DBx[2]  | Dgtl In            | HiZ digital  | HiZ Analog Unb |

Abbreviations used in Table 4 have the following meanings:

- HiZ digital = High impedance digital
- HiZ Analog Unb = Hi-Z Analog Unbuffered
- OD, DL = Open drain, drives low
- Dgtl Out = Digital Output
- Dgtl In = Digital Input



#### 2.3 Software Pins

Table 5 contains information about the software pins on this device in alphabetical order. (Only software-accessible pins are shown.)

Table 5. Software Pins

| Name           | Port   | Туре               | Reset State    |
|----------------|--------|--------------------|----------------|
| Debug:SWD_CK   | P1[1]  | Reserved           | 110001 Glato   |
| Debug:SWD_IO   | P1[0]  | Reserved           |                |
| Debug:SWV      | P1[3]  | Reserved           |                |
| EXTLED         | P0[0]  | Software<br>In/Out | HiZ Analog Unb |
| GPIO [unused]  | P5[4]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P15[1] |                    | HiZ Analog Unb |
| GPIO [unused]  | P1[7]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P3[0]  |                    | Pulled Up      |
| GPIO [unused]  | P5[5]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P15[3] |                    | HiZ Analog Unb |
| GPIO [unused]  | P15[2] |                    | HiZ Analog Unb |
| GPIO [unused]  | P5[6]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P5[7]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P1[6]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P4[1]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P3[6]  |                    | Pulled Up      |
| GPIO [unused]  | P15[0] |                    | HiZ Analog Unb |
| GPIO [unused]  | P4[0]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P1[5]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P1[2]  |                    | HiZ Analog Unb |
| GPIO [unused]  | P3[7]  |                    | Pulled Up      |
| GPIO [unused]  | P1[4]  |                    | HiZ Analog Unb |
| LED1           | P0[1]  | Software<br>Output | HiZ Analog Unb |
| SCSI_In[0]     | P2[1]  | Dgtl In            | HiZ Analog Unb |
| SCSI_In[1]     | P4[6]  | Software<br>Input  | HiZ Analog Unb |
| SCSI_In[2]     | P4[2]  | Software<br>Input  | HiZ Analog Unb |
| SCSI_In[3]     | P0[5]  | Software<br>Input  | HiZ Analog Unb |
| SCSI_In[4]     | P0[4]  | Software<br>Input  | HiZ Analog Unb |
| SCSI_In_DBx[0] | P5[3]  | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[1] | P5[2]  | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[2] | P6[7]  | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[3] | P6[6]  | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[4] | P12[5] | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[5] | P12[4] | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[6] | P2[5]  | Dgtl In            | HiZ Analog Unb |
| SCSI_In_DBx[7] | P2[4]  | Dgtl In            | HiZ Analog Unb |
| SCSI_Noise[0]  | P2[0]  | Dgtl In            | HiZ Analog Unb |
| SCSI_Noise[1]  | P6[3]  | Dgtl In            | HiZ Analog Unb |
| SCSI_Noise[2]  | P4[3]  | Dgtl In            | HiZ Analog Unb |
| SCSI_Noise[3]  | P4[7]  | Dgtl In            | HiZ Analog Unb |



| Name            | Port   | Type              | Reset State      |
|-----------------|--------|-------------------|------------------|
| SCSI_Noise[4]   | P6[2]  | Dgtl In           | HiZ Analog Unb   |
| SCSI_Out[0]     | P15[5] | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out[1]     | P15[4] | Software          | HiZ Analog Unb   |
|                 |        | Output            |                  |
| SCSI_Out[2]     | P6[1]  | Software          | HiZ Analog Unb   |
|                 |        | Output            |                  |
| SCSI_Out[3]     | P6[0]  | Software          | HiZ Analog Unb   |
|                 |        | Output            |                  |
| SCSI_Out[4]     | P4[5]  | Software          | HiZ Analog Unb   |
|                 | 54141  | Output            |                  |
| SCSI_Out[5]     | P4[4]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out[6]     | P0[7]  | Software          | HiZ Analog Unb   |
| 0001 0.4171     | Dotol  | Output            | LI:7 Amalan Llah |
| SCSI_Out[7]     | P0[6]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out[8]     | P0[3]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out[9]     | P0[2]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[0] | P5[1]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[1] | P5[0]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[2] | P6[5]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[3] | P6[4]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[4] | P2[7]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[5] | P2[6]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[6] | P2[3]  | Dgtl Out          | HiZ Analog Unb   |
| SCSI_Out_DBx[7] | P2[2]  | Dgtl Out          | HiZ Analog Unb   |
| SD_CD           | P3[5]  | Software<br>Input | Pulled Up        |
| SD_CS           | P3[4]  | Software          | Pulled Up        |
| _               |        | In/Out            | ·                |
| SD_MISO         | P3[1]  | Dgtl In           | Pulled Up        |
| SD_MOSI         | P3[3]  | Dgtl Out          | Pulled Up        |
| SD_SCK          | P3[2]  | Dgtl Out          | Pulled Up        |
| SIO [unused]    | P12[2] |                   | HiZ Analog Unb   |
| SIO [unused]    | P12[6] |                   | HiZ Analog Unb   |
| SIO [unused]    | P12[7] |                   | HiZ Analog Unb   |
| SIO [unused]    | P12[3] |                   | HiZ Analog Unb   |
| SIO [unused]    | P12[0] |                   | HiZ Analog Unb   |
| SIO [unused]    | P12[1] |                   | HiZ Analog Unb   |
| USB:D-          | P15[7] | Reserved          |                  |
| USB:D+          | P15[6] | Reserved          |                  |

Abbreviations used in Table 5 have the following meanings:

- HiZ Analog Unb = Hi-Z Analog Unbuffered
- Dgtl In = Digital Input
- Dgtl Out = Digital Output

For more information on reading, writing and configuring pins, please refer to:

- Pins chapter in the <u>System Reference Guide</u>
  - CyPins API routines
- Programming Application Interface section in the cy\_pins component datasheet



# **3 System Settings**

# 3.1 System Configuration

Table 6. System Configuration Settings

| Name                                        | Value          |
|---------------------------------------------|----------------|
| Device Configuration Mode                   | Compressed     |
| Enable Error Correcting Code (ECC)          | False          |
| Store Configuration Data in ECC Memory      | False          |
| Instruction Cache Enabled                   | True           |
| Enable Fast IMO During Startup              | True           |
| Unused Bonded IO                            | Allow but warn |
| Heap Size (bytes)                           | 0x0400         |
| Stack Size (bytes)                          | 0x1000         |
| Include CMSIS Core Peripheral Library Files | True           |

# 3.2 System Debug Settings

Table 7. System Debug Settings

| Name                     | Value           |
|--------------------------|-----------------|
| Debug Select             | SWD+SWV (serial |
|                          | wire debug and  |
|                          | viewer)         |
| Enable Device Protection | False           |
| Embedded Trace (ETM)     | False           |
| Use Optional XRES        | False           |

# 3.3 System Operating Conditions

Table 8. System Operating Conditions

| Name              | Value   |
|-------------------|---------|
| Variable VDDA     | False   |
| VDDA (V)          | 5       |
| VDDD (V)          | 5       |
| VDDIO0 (V)        | 5       |
| VDDIO1 (V)        | 5       |
| VDDIO2 (V)        | 5       |
| VDDIO3 (V)        | 3.3     |
| Temperature Range | 0C -    |
|                   | 85/125C |



#### 4 Clocks

The clock system includes these clock resources:

- Four internal clock sources increase system integration:
  - o 3 to 74.7 MHz Internal Main Oscillator (IMO) ±1% at 3 MHz
  - o 1 kHz, 33 kHz, and 100 kHz Internal Low Speed Oscillator (ILO) outputs
  - 12 to 80 MHz clock doubler output, sourced from IMO, MHz External Crystal Oscillator (MHzECO), and Digital System Interconnect (DSI)
  - 24 to 80 MHz fractional Phase-Locked Loop (PLL) sourced from IMO, MHzECO, and DSI
- Clock generated using a DSI signal from an external I/O pin or other logic
- Two external clock sources provide high precision clocks:
  - o 4 to 25 MHz External Crystal Oscillator (MHzECO)
  - o 32.768 kHz External Crystal Oscillator (kHzECO) for Real Time Clock (RTC)
- Dedicated 16-bit divider for bus clock
- Eight individually sourced 16-bit clock dividers for the digital system peripherals
- · Four individually sourced 16-bit clock dividers with skew for the analog system peripherals
- IMO has a USB mode that synchronizes to USB host traffic, requiring no external crystal for USB. (USB equipped parts only)



Figure 3. System Clock Configuration



#### 4.1 System Clocks

Table 9 lists the system clocks used in this design.

Table 9. System Clocks

| Name           | Domain  | Source     | Desired | Nominal | Accuracy | Start | Enabled |
|----------------|---------|------------|---------|---------|----------|-------|---------|
|                |         |            | Freq    | Freq    | (%)      | at    |         |
|                |         |            |         |         |          | Reset |         |
| BUS_CLK        | DIGITAL | MASTER_CLK | ? MHz   | 50 MHz  | ±0.25    | True  | True    |
| MASTER_CLK     | DIGITAL | PLL_OUT    | ? MHz   | 50 MHz  | ±0.25    | True  | True    |
| PLL_OUT        | DIGITAL | IMO        | 50 MHz  | 50 MHz  | ±0.25    | True  | True    |
| USB_CLK        | DIGITAL | IMO        | 48 MHz  | 48 MHz  | ±0.25    | False | True    |
| IMO            | DIGITAL |            | 24 MHz  | 24 MHz  | ±0.25    | True  | True    |
| ILO            | DIGITAL |            | ? MHz   | 100 kHz | -55,+100 | True  | True    |
| XTAL 32kHz     | DIGITAL |            | 32.768  | ? MHz   | ±0       | False | False   |
|                |         |            | kHz     |         |          |       |         |
| Digital Signal | DIGITAL |            | ? MHz   | ? MHz   | ±0       | False | False   |
| XTAL           | DIGITAL |            | 25 MHz  | ? MHz   | ±0       | False | False   |

### 4.2 Local and Design Wide Clocks

Local clocks drive individual analog and digital blocks. Design wide clocks are a user-defined optimization, where two or more analog or digital blocks that share a common clock profile (frequency, etc) can be driven from the same clock divider output source.

Figure 4. Local and Design Wide Clock Configuration



Table 10 lists the local clocks used in this design.

Table 10. Local Clocks

| Name        | Domain  | Source     | Desired<br>Freq | Nominal<br>Freq | Accuracy (%) | Start<br>at | Enabled |
|-------------|---------|------------|-----------------|-----------------|--------------|-------------|---------|
|             |         |            | •               | •               | , ,          | Reset       |         |
| Clock_4     | DIGITAL | BUS_CLK    | ? MHz           | 50 MHz          | ±0.25        | True        | True    |
| Clock_3     | DIGITAL | BUS_CLK    | ? MHz           | 50 MHz          | ±0.25        | True        | True    |
| SD_Data_Clk | DIGITAL | MASTER_CLK | 50 MHz          | 50 MHz          | ±0.25        | True        | True    |
| SCSI_CLK    | DIGITAL | MASTER_CLK | 25 MHz          | 25 MHz          | ±0.25        | True        | True    |
| timer_clock | DIGITAL | IMO        | 1 MHz           | 1 MHz           | ±0.25        | True        | True    |

For more information on clocking resources, please refer to:

- Clocking System chapter in the PSoC 5 Technical Reference Manual
- Clocking chapter in the **System Reference Guide** 
  - CyPLL API routines
  - o CylMO API routines



- CylLO API routinesCyMaster API routinesCyXTAL API routines



### 5 Interrupts and DMAs

#### 5.1 Interrupts

This design contains the following interrupt components: (0 is the highest priority)

Table 11. Interrupts

| Name                  | Priority | Vector |
|-----------------------|----------|--------|
| USBFS_arb_int         | 6        | 22     |
| Debug_Timer_Interrupt | 7        | 1      |
| SCSI_RST_ISR          | 7        | 2      |
| SCSI_RX_DMA_COMPLETE  | 7        | 0      |
| SCSI_SEL_ISR          | 7        | 3      |
| SCSI_TX_DMA_COMPLETE  | 7        | 4      |
| SD_RX_DMA_COMPLETE    | 7        | 5      |
| SD_TX_DMA_COMPLETE    | 7        | 6      |
| USBFS_bus_reset       | 7        | 23     |
| USBFS_dp_int          | 7        | 12     |
| USBFS_ep_0            | 7        | 24     |
| USBFS_ep_1            | 7        | 7      |
| USBFS_ep_2            | 7        | 8      |
| USBFS_ep_3            | 7        | 9      |
| USBFS_ep_4            | 7        | 10     |
| USBFS_sof_int         | 7        | 21     |

For more information on interrupts, please refer to:

- Interrupt Controller chapter in the PSoC 5 Technical Reference Manual
- Interrupts chapter in the System Reference Guide
  - Cylnt API routines and related registers
- Datasheet for cv isr component

#### **5.2 DMAs**

This design contains the following DMA components: (0 is the highest priority)

Table 12. DMAs

| Name        | Priority | Channel<br>Number |
|-------------|----------|-------------------|
| SD_RX_DMA   | 0        | 2                 |
| SD_TX_DMA   | 1        | 3                 |
| SCSI_RX_DMA | 2        | 0                 |
| SCSI_TX_DMA | 2        | 1                 |

For more information on DMAs, please refer to:

- PHUB and DMAC chapter in the PSoC 5 Technical Reference Manual
- DMA chapter in the System Reference Guide
  - o DMA API routines and related registers
- Datasheet for cy\_dma component



# **6 Flash Memory**

PSoC 5 devices offer a host of Flash protection options and device security features that you can leverage to meet the security and protection requirements of an application. These requirements range from protecting configuration settings or Flash data to locking the entire device from external access.

Table 13 lists the Flash protection settings for your design.

Table 13. Flash Protection Settings

| Start<br>Address | End<br>Address | Protection Level |
|------------------|----------------|------------------|
| 0x0              | 0x1FFFF        | U - Unprotected  |

Flash memory is organized as rows with each row of flash having 256 bytes. Each flash row can be assigned one of four protection levels:

- U Unprotected
- F Factory Upgrade
- R Field Upgrade
- W Full Protection

For more information on Flash memory and protection, please refer to:

- Flash Protection chapter in the PSoC 5 Technical Reference Manual
- Flash and EEPROM chapter in the System Reference Guide
  - o CyWrite API routines
  - CyFlash API routines



#### 7 Bootloader and Bootloadable

Figure 5 details the Flash memory map for the bootloader and/or bootloadable application(s) included in this design.

Figure 5. Bootloader Memory Map



### 7.1 Bootloadable Application

Table 14. Bootloadable Settings

| Name                               | Value   |
|------------------------------------|---------|
| Application Version                | 0x0450  |
| Application ID                     | 0xD15C  |
| Application Custom ID              | 0x1     |
| Application Image 1 Start Address  | 0x0     |
| Application Image 1 End Address    | 0x1FEFF |
| Manual Application Image Placement | False   |

### 7.2 Bootloader Application

Table 15. Bootloader Settings

| Name                                 | Value         |
|--------------------------------------|---------------|
| Checksum Type                        | BasicChecksum |
| Supports Multiple Application Images | False         |
| Application Version                  | 0x0450        |
| Bootloader Start Address             | 0x0           |
| Bootloader End Address               | 0x0           |

For more information on the bootloader and startup please refer to:

- Startup and Linking chapter in the System Reference Guide
- Datasheet for Bootloader and Bootloadable component



### **8 Design Contents**

This design's schematic content consists of the following 3 schematic sheets:

#### 8.1 Schematic Sheet: SCSI Connections

Figure 6. Schematic Sheet: SCSI Connections



This schematic sheet contains the following component instances:

- Instance <u>GlitchFilter\_1</u> (type: GlitchFilter\_v2\_0)
- Instance <a href="OddParityGen\_1">OddParityGen\_1</a> (type: OddParityGen)
- Instance <a href="SCSI\_CTL\_PHASE">SCSI\_CTL\_PHASE</a> (type: CyControlReg\_v1\_80)
- Instance <a href="SCSI\_Filtered">SCSI\_Filtered</a> (type: CyStatusReg\_v1\_90)
- Instance <u>SCSI\_Glitch\_Ctl\_(type:</u> CyControlReg\_v1\_80)
- Instance SCSI Out Bits (type: CyControlReg v1 80)
- Instance <a href="SCSI\_Out\_Ctl">SCSI\_Out\_Ctl</a> (type: CyControlReg\_v1\_80)
- Instance <u>SCSI\_Parity\_Error</u> (type: CyStatusReg\_v1\_90)
- Instance <u>scsiTarget</u> (type: scsiTarget)



#### 8.2 Schematic Sheet: SD Card Connections

Figure 7. Schematic Sheet: SD Card Connections



This schematic sheet contains the following component instances:

• Instance <a href="SDCard">SDCard</a> (type: SPI\_Master\_v2\_50)



#### 8.3 Schematic Sheet: MISC Stuff

Figure 8. Schematic Sheet: MISC Stuff



This schematic sheet contains the following component instances:

- Instance <u>Bootloadable\_1</u> (type: Bootloadable\_v1\_50)
- Instance <a href="CFG\_EEPROM">CFG\_EEPROM</a>\_v3\_0)
- Instance <u>Debug\_Timer</u> (type: Timer\_v2\_70)
- Instance <u>USBFS</u>(type: USBFS\_v3\_0)



### 9 Components

### 9.1 Component type: Bootloadable [v1.50]

#### 9.1.1 Instance Bootloadable\_1

Description: Provides bootloadable application functionality.

Instance type: Bootloadable [v1.50]

Datasheet: online component datasheet for Bootloadable

Table 16. Component Parameters for Bootloadable\_1

| Parameter Name      | Value                                               | Description                                                                                                                                                                                                                                        |
|---------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| appCustomID         | 1                                                   | Provides a 4 byte custom ID number to represent anything in the Bootloadable application.                                                                                                                                                          |
| appID               | 53596                                               | Provides a 2 byte number to represent the ID of the bootloadable application.                                                                                                                                                                      |
| appVersion          | 1104                                                | Provides a 2 byte number to represent the version of the bootloadable application.                                                                                                                                                                 |
| autoPlacement       | true                                                | Provides a method for PSoC Creator to place a Bootloadable application image at a specified location. If true, the image will be placed automatically. If false, the image will be placed at an address specified by the Placement Address option. |
| checksumExcludeSize | 0                                                   | Provides a size in bytes of checksum exclude section                                                                                                                                                                                               |
| elfFilePath         | \\.\Data Sheets\apple\SCSI2SD\USB Bootloader-V4.elf | Provides a reference to the Bootloader application (.elf) that is associated with this Bootloadable application.                                                                                                                                   |
| hexFilePath         | \\.Data Sheets\apple\SCSI2SD\USB Bootloader-V4.hex  | Provides a reference to the Bootloader application (.hex) that is associated with this Bootloadable application.                                                                                                                                   |
| placementAddress    | 0                                                   | Allows specifying an address where the bootloadable application will be placed in the memory. Available only if the Automatic Application Image Placement option is true.                                                                          |

### 9.2 Component type: CyControlReg [v1.80]

#### 9.2.1 Instance SCSI\_CTL\_PHASE

Description: The Control Register allows the firmware to set values for to use for digital

signals.

Instance type: CyControlReg [v1.80]

Datasheet: online component datasheet for CyControlReg

Table 17. Component Parameters for SCSI\_CTL\_PHASE



| Parameter Name | Value      | Description                      |
|----------------|------------|----------------------------------|
| Bit0Mode       | DirectMode | Defines bit 0 mode               |
| Bit1Mode       | DirectMode | Defines bit 1 mode               |
| Bit2Mode       | DirectMode | Defines bit 2 mode               |
| Bit3Mode       | DirectMode | Defines bit 3 mode               |
| Bit4Mode       | DirectMode | Defines bit 4 mode               |
| Bit5Mode       | DirectMode | Defines bit 5 mode               |
| Bit6Mode       | DirectMode | Defines bit 6 mode               |
| Bit7Mode       | DirectMode | Defines bit 7 mode               |
| BitValue       | 0          | Defines bit value                |
| BusDisplay     | false      | Displays the output terminals as |
|                |            | bus                              |
| ExternalReset  | false      | Shows the reset terminal         |
| NumOutputs     | 3          | Defines the number of outputs    |
|                |            | needed (1-8)                     |

#### 9.2.2 Instance SCSI\_Glitch\_Ctl

Description: The Control Register allows the firmware to set values for to use for digital

signals.

Instance type: CyControlReg [v1.80]

Datasheet: online component datasheet for CyControlReg

Table 18. Component Parameters for SCSI\_Glitch\_Ctl

| Parameter Name | Value      | Description                      |
|----------------|------------|----------------------------------|
| Bit0Mode       | DirectMode | Defines bit 0 mode               |
| Bit1Mode       | DirectMode | Defines bit 1 mode               |
| Bit2Mode       | DirectMode | Defines bit 2 mode               |
| Bit3Mode       | DirectMode | Defines bit 3 mode               |
| Bit4Mode       | DirectMode | Defines bit 4 mode               |
| Bit5Mode       | DirectMode | Defines bit 5 mode               |
| Bit6Mode       | DirectMode | Defines bit 6 mode               |
| Bit7Mode       | DirectMode | Defines bit 7 mode               |
| BitValue       | 0          | Defines bit value                |
| BusDisplay     | false      | Displays the output terminals as |
|                |            | bus                              |
| ExternalReset  | false      | Shows the reset terminal         |
| NumOutputs     | 1          | Defines the number of outputs    |
|                |            | needed (1-8)                     |

#### 9.2.3 Instance SCSI\_Out\_Bits

Description: The Control Register allows the firmware to set values for to use for digital

signals.

Instance type: CyControlReg [v1.80]

Datasheet: online component datasheet for CyControlReg

Table 19. Component Parameters for SCSI\_Out\_Bits

| Parameter Name | Value      | Description        |
|----------------|------------|--------------------|
| Bit0Mode       | DirectMode | Defines bit 0 mode |
| Bit1Mode       | DirectMode | Defines bit 1 mode |
| Bit2Mode       | DirectMode | Defines bit 2 mode |
| Bit3Mode       | DirectMode | Defines bit 3 mode |
| Bit4Mode       | DirectMode | Defines bit 4 mode |



| Parameter Name | Value      | Description                      |
|----------------|------------|----------------------------------|
| Bit5Mode       | DirectMode | Defines bit 5 mode               |
| Bit6Mode       | DirectMode | Defines bit 6 mode               |
| Bit7Mode       | DirectMode | Defines bit 7 mode               |
| BitValue       | 0          | Defines bit value                |
| BusDisplay     | true       | Displays the output terminals as |
|                |            | bus                              |
| ExternalReset  | false      | Shows the reset terminal         |
| NumOutputs     | 8          | Defines the number of outputs    |
|                |            | needed (1-8)                     |

#### 9.2.4 Instance SCSI\_Out\_Ctl

Description: The Control Register allows the firmware to set values for to use for digital

signals.

Instance type: CyControlReg [v1.80]

Datasheet: online component datasheet for CyControlReg

Table 20. Component Parameters for SCSI\_Out\_Ctl

| Parameter Name | Value      | Description                          |
|----------------|------------|--------------------------------------|
| Bit0Mode       | DirectMode | Defines bit 0 mode                   |
| Bit1Mode       | DirectMode | Defines bit 1 mode                   |
| Bit2Mode       | DirectMode | Defines bit 2 mode                   |
| Bit3Mode       | DirectMode | Defines bit 3 mode                   |
| Bit4Mode       | DirectMode | Defines bit 4 mode                   |
| Bit5Mode       | DirectMode | Defines bit 5 mode                   |
| Bit6Mode       | DirectMode | Defines bit 6 mode                   |
| Bit7Mode       | DirectMode | Defines bit 7 mode                   |
| BitValue       | 0          | Defines bit value                    |
| BusDisplay     | false      | Displays the output terminals as bus |
|                |            |                                      |
| ExternalReset  | false      | Shows the reset terminal             |
| NumOutputs     | 1          | Defines the number of outputs        |
| -              |            | needed (1-8)                         |

### 9.3 Component type: CyStatusReg [v1.90]

#### 9.3.1 Instance SCSI\_Filtered

Description: The Status Register allows the firmware to read values from digital signals.

Instance type: CyStatusReg [v1.90]

Datasheet: online component datasheet for CyStatusReg

Table 21. Component Parameters for SCSI\_Filtered

| Parameter<br>Name | Value       | Description                                  |
|-------------------|-------------|----------------------------------------------|
| Bit0Mode          | Transparent | Bit Mode for Bit 0 of the Status<br>Register |
| Bit1Mode          | Transparent | Bit Mode for Bit 1 of the Status<br>Register |
| Bit2Mode          | Transparent | Bit Mode for Bit 2 of the Status<br>Register |
| Bit3Mode          | Transparent | Bit Mode for Bit 3 of the Status<br>Register |



| Parameter<br>Name | Value       | Description                                  |
|-------------------|-------------|----------------------------------------------|
| Bit4Mode          | Transparent | Bit Mode for Bit 4 of the Status Register    |
| Bit5Mode          | Transparent | Bit Mode for Bit 5 of the Status<br>Register |
| Bit6Mode          | Transparent | Bit Mode for Bit 6 of the Status<br>Register |
| Bit7Mode          | Transparent | Bit Mode for Bit 7 of the Status<br>Register |
| BusDisplay        | true        | Displays the input terminals as bus          |
| Interrupt         | false       | Shows the interrupt terminal                 |
| MaskValue         | 0           | Defines the value of the interrupt mask      |
| NumInputs         | 5           | Defines the number of status inputs (1-8)    |

#### 9.3.2 Instance SCSI\_Parity\_Error

Description: The Status Register allows the firmware to read values from digital signals.

Instance type: CyStatusReg [v1.90]

Datasheet: online component datasheet for CyStatusReg

Table 22. Component Parameters for SCSI\_Parity\_Error

| Parameter<br>Name | Value                  | Description                                  |
|-------------------|------------------------|----------------------------------------------|
| Bit0Mode          | Sticky (Clear on Read) | Bit Mode for Bit 0 of the Status<br>Register |
| Bit1Mode          | Transparent            | Bit Mode for Bit 1 of the Status<br>Register |
| Bit2Mode          | Transparent            | Bit Mode for Bit 2 of the Status<br>Register |
| Bit3Mode          | Transparent            | Bit Mode for Bit 3 of the Status<br>Register |
| Bit4Mode          | Transparent            | Bit Mode for Bit 4 of the Status<br>Register |
| Bit5Mode          | Transparent            | Bit Mode for Bit 5 of the Status<br>Register |
| Bit6Mode          | Transparent            | Bit Mode for Bit 6 of the Status<br>Register |
| Bit7Mode          | Transparent            | Bit Mode for Bit 7 of the Status<br>Register |
| BusDisplay        | false                  | Displays the input terminals as bus          |
| Interrupt         | false                  | Shows the interrupt terminal                 |
| MaskValue         | 0                      | Defines the value of the interrupt mask      |
| NumInputs         | 1                      | Defines the number of status inputs (1-8)    |

9.4 Component type: EEPROM [v3.0]

#### 9.4.1 Instance CFG\_EEPROM

Description: Provides an API to Erase and Write EEPROM.



Instance type: EEPROM [v3.0]

Datasheet: online component datasheet for EEPROM

9.5 Component type: GlitchFilter [v2.0]

9.5.1 Instance GlitchFilter\_1

Description: Removes unwanted pulses from a digital signal

Instance type: GlitchFilter [v2.0]

Datasheet: online component datasheet for GlitchFilter

Table 23. Component Parameters for GlitchFilter 1

| Parameter<br>Name | Value | Description                                                                                           |  |  |
|-------------------|-------|-------------------------------------------------------------------------------------------------------|--|--|
| BypassFilter      | None  | Specifies the logic level to be directly propagated to the output.                                    |  |  |
| GlitchLength      | 3     | Defines the number of samples for which input has to be stable before being propagated to the output. |  |  |
| SignalWidth       | 5     | Determines the bus width of d and q terminals.                                                        |  |  |

#### 9.6 Component type: OddParityGen [v0.0]

#### 9.6.1 Instance OddParityGen 1

Description: (custom component)
Instance type: OddParityGen [v0.0]

Datasheet: (not available)

#### 9.7 Component type: scsiTarget [v0.0]

#### 9.7.1 Instance scsiTarget

Description: (custom component) Instance type: scsiTarget [v0.0] Datasheet: (not available)

9.8 Component type: SPI\_Master [v2.50]

#### 9.8.1 Instance SDCard

**Description: Serial Peripheral Interface Master** 

Instance type: SPI\_Master [v2.50]

Datasheet: online component datasheet for SPI Master

Table 24. Component Parameters for SDCard

| Parameter Name | Value    | Description                                                                            |
|----------------|----------|----------------------------------------------------------------------------------------|
| BidirectMode   | false    | Bidirectional mode setting                                                             |
| ClockInternal  | false    | Allow use of the internal clock<br>and desired bit rate or an<br>external clock source |
| DesiredBitRate | 12000000 | Desired Bit Rate in bps                                                                |



| Parameter Name          | Value                 | Description                                                                      |
|-------------------------|-----------------------|----------------------------------------------------------------------------------|
| HighSpeedMode           | true                  | Enables using of the High<br>Speed Mode                                          |
| InterruptOnByteComplete | false                 | Set Initial Interrupt Source to<br>Enable Interrupt on Byte<br>Transfer Complete |
| InterruptOnRXFull       | false                 | Set Initial Interrupt Source to<br>Enable Interrupt on RX FIFO<br>Full           |
| InterruptOnRXNotEmpty   | true                  | Set Initial Interrupt Source to<br>Enable Interrupt on RX FIFO<br>Not Empty      |
| InterruptOnRXOverrun    | false                 | Set Initial Interrupt Source to<br>Enable Interrupt on RX FIFO<br>Overrun        |
| InterruptOnSPIDone      | false                 | Set Initial Interrupt Source to<br>Enable Interrupt on SPI Done                  |
| InterruptOnSPIIdle      | false                 | Set Initial Interrupt Source to<br>Enable Interrupt on SPI Idle                  |
| InterruptOnTXEmpty      | true                  | Set Initial Interrupt Source to<br>Enable Interrupt on TX FIFO<br>Empty          |
| InterruptOnTXNotFull    | false                 | Set Initial Interrupt Source to<br>Enable Interrupt on TX FIFO<br>Not Full       |
| Mode                    | CPHA = 0,<br>CPOL = 0 | SPI mode defines the Clock<br>Phase and Clock Polarity<br>desired                |
| NumberOfDataBits        | 8                     | Set the Number of Data bits 3-<br>16                                             |
| RxBufferSize            | 4                     | Defines the amount of RAM Set asside for the RX Buffer                           |
| ShiftDir                | MSB First             | Set the Shift Out Direction                                                      |
| TxBufferSize            | 4                     | Defines the amount of RAM Set asside for the TX Buffer                           |
| UseRxInternalInterrupt  | false                 | Defines whether Rx internal interrupt is used or not                             |
| UseTxInternalInterrupt  | false                 | Defines whether Tx internal interrupt is used or not                             |

# 9.9 Component type: Timer [v2.70]

### 9.9.1 Instance Debug\_Timer

Description: 8, 16, 24 or 32-bit Timer Instance type: Timer [v2.70] Datasheet: online component datasheet for Timer

Table 25. Component Parameters for Debug\_Timer

| Parameter Name         | Value | Description                                                                               |
|------------------------|-------|-------------------------------------------------------------------------------------------|
| CaptureAlternatingFall | false | Enables data capture on either edge but not until a valid falling edge is detected first. |
| CaptureAlternatingRise | false | Enables data capture on either edge but not until a valid rising edge is detected first.  |



| Parameter Name        | Value         | Description                                                                                                                                                                       |
|-----------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CaptureCount          | 2             | The CaptureCount parameter works as a divider on the hardware input "capture". A CaptureCount value of 2 would result in an actual capture taking place every other time          |
| CaptureCounterEnabled | false         | the input "capture" is changed.  Enables the capture counter to count capture events (up to 127) before a capture is triggered.                                                   |
| CaptureMode           | None          | This parameter defines the capture input signal requirements to trigger a valid capture event                                                                                     |
| EnableMode            | Software Only | This parameter specifies the methods in enabling the component. Hardware mode makes the enable input pin visible. Software mode may reduce the resource usage if not enabled.     |
| FixedFunction         | true          | Configures the component to use fixed function HW block instead of the UDB implementation.                                                                                        |
| InterruptOnCapture    | false         | Parameter to check whether interrupt on a capture event is enabled or disabled.                                                                                                   |
| InterruptOnFIFOFull   | false         | Parameter to check whether interrupt on a FIFO Full event is enabled disabled.                                                                                                    |
| InterruptOnTC         | false         | Parameter to check whether interrupt on a TC is enabled or disabled.                                                                                                              |
| NumberOfCaptures      | 1             | Number of captures allowed until the counter is cleared or disabled.                                                                                                              |
| Period                | 31999         | Defines the timer period (This is also the reload value when terminal count is reached)                                                                                           |
| Resolution            | 16            | Defines the resolution of the hardware. This parameter affects how many bits are used in the Period counter and defines the maximum resolution of the internal component signals. |
| RunMode               | Continuous    | Defines the hardware to run continuously, run until a terminal count is reached or run until an interrupt event is triggered.                                                     |
| TriggerMode           | None          | Defines the required trigger input signal to cause a valid trigger enable of the timer                                                                                            |

# 9.10 Component type: USBFS [v3.0]



#### 9.10.1 Instance USBFS

**Description: USB 2.0 Full Speed Device Framework** 

Instance type: USBFS [v3.0]

Datasheet: online component datasheet for USBFS

Table 26. Component Parameters for USBFS

| Parameter Name           | Value     | Description                                                  |
|--------------------------|-----------|--------------------------------------------------------------|
| EnableBatteryChargDetect | false     | This parameter allows to detect                              |
|                          |           | a charging supported USB host                                |
|                          |           | port using the API function USBFS_DetectPortType().          |
| EnableCDCApi             | true      | Enables additional high level                                |
| LilabieCDCApi            | liue      | API's that allow the CDC device                              |
|                          |           | to be used similar to a UART                                 |
|                          |           | device.                                                      |
| EnableMidiApi            | true      | Enables additional high level                                |
| ·                        |           | MIDI API's.                                                  |
| endpointMA               | MA_Static | Endpoint memory allocation                                   |
| endpointMM               | EP_Manual | Endpoint memory management                                   |
| epDMAautoOptimization    | false     | This parameter enables                                       |
|                          |           | resource optimization for DMA                                |
|                          |           | with Automatic Memory                                        |
|                          |           | Management mode. Set this                                    |
|                          |           | parameter value to true only                                 |
|                          |           | when a single IN endpoint is present in the device. Enabling |
|                          |           | this parameter in a multi IN                                 |
|                          |           | endpoint device configuration                                |
|                          |           | causes undesired effects.                                    |
| extern_cls               | false     | This parameter allows for user                               |
| _                        |           | or other component to                                        |
|                          |           | implement his own handler for                                |
|                          |           | Class requests. USBFS                                        |
|                          |           | DispatchClassRqst() function                                 |
|                          |           | should be implemented if this parameter enabled.             |
| extern_vbus              | false     | This parameter enables external                              |
| extern_vbus              |           | VBUSDET input.                                               |
| extern_vnd               | false     | This parameter allows for user                               |
|                          |           | or other component to                                        |
|                          |           | implement his own handler for                                |
|                          |           | Vendor specific requests. USBFS_HandleVendorRqst()           |
|                          |           | function should be implemented                               |
|                          |           | if this parameter enabled.                                   |
| extJackCount             | 0         | Max number of External MIDI IN                               |
|                          |           | Jack or OUT Jack descriptors                                 |
| Gen16bitEpAccessApi      | false     | This parameter defines whether                               |
|                          |           | to generate APIs for the 16-bits                             |
|                          |           | endpoint access.                                             |
| HandleMscRequests        | true      | This parameter is used to                                    |
|                          |           | enable handling MSC requests                                 |
| is a Constant Ambitan    | 1.11:1-   | and generate MSC APIs.                                       |
| isrGroupArbiter          | High      | This parameter defines the                                   |
|                          |           | interrupt group of the Arbiter Interrupt.                    |
|                          |           | ппенирг.                                                     |



| Parameter Name     | Value  | Description                                                                                                                                     |
|--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| isrGroupBusReset   | Low    | This parameter defines the interrupt group of the Bus Reset Interrupt.                                                                          |
| isrGroupEp0        | Medium | This parameter defines the interrupt group of the Control Endpoint Interrupt (EP0).                                                             |
| isrGroupEp1        | Medium | This parameter defines the interrupt group of the Data Endpoint 1 Interrupt.                                                                    |
| isrGroupEp2        | Medium | This parameter defines the interrupt group of the Data Endpoint 2 Interrupt.                                                                    |
| isrGroupEp3        | Medium | This parameter defines the interrupt group of the Data Endpoint 3 Interrupt.                                                                    |
| isrGroupEp4        | Medium | This parameter defines the interrupt group of the Data Endpoint 4 Interrupt.                                                                    |
| isrGroupEp5        | Medium | This parameter defines the interrupt group of the Data Endpoint 5 Interrupt.                                                                    |
| isrGroupEp6        | Medium | This parameter defines the interrupt group of the Data Endpoint 6 Interrupt.                                                                    |
| isrGroupEp7        | Medium | This parameter defines the interrupt group of the Data Endpoint 7 Interrupt.                                                                    |
| isrGroupEp8        | Medium | This parameter defines the interrupt group of the Data Endpoint 8 Interrupt.                                                                    |
| isrGroupLpm        | High   | This parameter defines the interrupt group of the LPM Interrupt.                                                                                |
| isrGroupSof        | Low    | This parameter defines the interrupt group of the Start of Frame Interrupt.                                                                     |
| max_interfaces_num | 2      | Defines maximum interfaces number                                                                                                               |
| Mode               | false  | Specifies whether the implementation will create API for interfacing to UART component(s) for a corresponding set of external MIDI connections. |
| mon_vbus           | false  | The mon_vbus parameter adds a single VBUS monitor pin to the design. This pin must be connected to VBUS and must be assigned in the pin editor. |
| MscDescriptors     |        | Mass Storage Class Descriptors                                                                                                                  |
| MscLogicalUnitsNum | 1      | This parameter allows to specify the number of logical units that should be supported by the Mass Storage device.                               |
| out_sof            | false  | The out_sof parameter enables Start-of-Frame output.                                                                                            |
| Pid                | F232   | Product ID                                                                                                                                      |



| Parameter Name  | Value | Description                                                                                                             |
|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------|
| powerpad_vbus   | false | This parameter enables VBUS power pad                                                                                   |
| ProdactName     |       | This string is displayed by the Operating System when it is installing the mass storage device as the Product Name.     |
| ProdactRevision |       | This string is displayed by the Operating System when it is installing the mass storage device as the Product Revision. |
| rm_lpm_int      | true  | Removes LPM ISR                                                                                                         |
| VendorName      |       | This string is displayed by the Operating System when it is installing the mass storage device as the Vendor Name.      |
| Vid             | 04B4  | Vendor ID                                                                                                               |



#### 10 Other Resources

The following documents contain important information on Cypress software APIs that might be relevant to this design:

- Standard Types and Defines chapter in the <u>System Reference Guide</u>
  - Software base types
  - Hardware register types
  - Compiler defines
  - Cypress API return codes
  - Interrupt types and macros
- Registers
  - o The full PSoC 5 register map is covered in the PSoC 5 Registers Technical Reference
  - o Register Access chapter in the System Reference Guide

    - § CY\_GET API routines § CY\_SET API routines
- System Functions chapter in the **System Reference Guide** 
  - General API routines
  - o CyDelay API routines
  - o CyVd Voltage Detect API routines
- Power Management
  - o Power Supply and Monitoring chapter in the PSoC 5 Technical Reference Manual
  - o Low Power Modes chapter in the PSoC 5 Technical Reference Manual
  - o Power Management chapter in the System Reference Guide
    - § CvPm API routines
- Watchdog Timer chapter in the System Reference Guide
  - CyWdt API routines
- Cache Management
  - o Cache Controller chapter in the PSoC 5 Technical Reference Manual
  - o Cache chapter in the **System Reference Guide** 
    - § CyFlushCache() API routine