

### OVP Guide to Using Processor Models

# Model specific information for MIPS\_P6600

Imperas Software Limited Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, U.K. docs@imperas.com



| Author   | Imperas Software Limited                        |
|----------|-------------------------------------------------|
| Version  | 20211118.0                                      |
| Filename | OVP_Model_Specific_Information_mips64_P6600.pdf |
| Created  | 31 December 2021                                |
| Status   | OVP Standard Release                            |

### Copyright Notice

Copyright (c) 2021 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

### Right to Copy Documentation

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the readers responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

IMPERAS SOFTWARE LIMITED, AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Model Release Status

This model is released as part of OVP releases and is included in OVPworld packages. Please visit OVPworld.org.

# Contents

| 1  | Overview                   | 1          |
|----|----------------------------|------------|
|    | 1.1 Description            | 1          |
|    | 1.2 Licensing              | 1          |
|    | 1.3 Limitations            | 2          |
|    | 1.4 Verification           | 2          |
|    | 1.5 Features               | 2          |
| 2  | Configuration              | 9          |
|    | 2.1 Location               | 3          |
|    | 2.2 GDB Path               | 3          |
|    | 2.3 Semi-Host Library      | 3          |
|    | 2.4 Processor Endian-ness  | 3          |
|    | 2.5 QuantumLeap Support    | 3          |
|    | 2.6 Processor ELF code     | 3          |
| 3  | All Variants in this model | 4          |
| 4  | Bus Master Ports           | 5          |
| 5  | Bus Slave Ports            | 6          |
| 6  | Net Ports                  | 7          |
| 7  | FIFO Ports                 | 12         |
| 8  | Formal Parameters          | 13         |
| O  | 8.1 Parameter values       | 23         |
|    | 8.2 Parameter values       | 43         |
|    |                            |            |
| 9  | Execution Modes            | <b>5</b> 4 |
| 10 | Exceptions                 | 55         |
| 11 | Hierarchy of the model     | 57         |
|    | 11.1 Level 1: CMP          | 57         |
|    | 11.2 Level 2: CPU          | 57         |
| 12 | Model Commands             | 59         |
|    | 12.1 Level 1: CMP          | 59         |

### Imperas OVP Fast Processor Model Documentation for MIPS\_P6600

|        | 12.1.1 isync                  | 59        |
|--------|-------------------------------|-----------|
|        | 12.1.2 itrace                 | 59        |
| 12.2   | Level 2: CPU                  | 60        |
|        | 12.2.1 isync                  | 60        |
|        | 12.2.2 itrace                 | 60        |
|        | 12.2.3 mipsCOP0               | 60        |
|        | 12.2.4 mipsCacheDisable       | 60        |
|        | 12.2.4.1 Argument description | 60        |
|        | 12.2.5 mipsCacheEnable        | 60        |
|        |                               | 61        |
|        | 12.2.7 mipsCacheReport        | 61        |
|        |                               | 61        |
|        |                               | 61        |
|        |                               | 61        |
|        | 12.2.9 mipsCacheTrace         | 61        |
|        | 12.2.10 mipsDebugFlags        | 61        |
|        |                               | 62        |
|        | 12.2.12 mipsReadTLBEntry      | 62        |
|        |                               | 62        |
|        |                               | 62        |
|        |                               | 62        |
|        |                               | 62        |
|        |                               | 62        |
|        |                               | 62        |
|        | 12.2.16 mipsTLBGetPhys        | 62        |
|        |                               | 63        |
|        | 12.2.18 mips TraceRoot        | 63        |
|        | 12.2.19 mips WriteRegister    | 63        |
|        |                               | 63        |
|        |                               |           |
| 13 Reg |                               | <b>34</b> |
|        | Level 1: CMP                  |           |
|        | Level 2: CPU                  |           |
|        | 13.2.1 Core                   | 34        |
|        |                               | 65        |
|        |                               | 66        |
|        |                               | 66        |
|        | 13.2.5 COP0                   | 68        |
|        |                               | 71        |
|        |                               | 71        |
|        |                               | 72        |
|        |                               | 73        |
|        | 13.2.10 CMP_GIC               | 73        |
|        | 13.2.11 Integration_support   | 86        |

### Overview

This document provides the details of an OVP Fast Processor Model variant.

OVP Fast Processor Models are written in C and provide a C API for use in C based platforms. The models also provide a native interface for use in SystemC TLM2 platforms.

The models are written using the OVP VMI API that provides a Virtual Machine Interface that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. Most models are provided as a binary shared object and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model.

The models are run through an extensive QA and regression testing process and most model families are validated using technology provided by the processor IP owners. There is a companion document (OVP Guide to Using Processor Models) which explains the general concepts of OVP Fast Processor Models and their use. It is downloadable from the OVPworld website documentation pages.

### 1.1 Description

MIPS64 Configurable Processor Model

If you need other variants, these models can be obtained from www.OVPworld.org/ip-vendor-mips.

### 1.2 Licensing

Usage of binary model under license governing simulator usage. Source of model available under Imperas Software License Agreement.

#### 1.3 Limitations

If this model is not part of your installation, then it is available for download from www.OVPworld.org/ip-vendor-mips.

Cache model does not implement coherency

### 1.4 Verification

Models have been validated correct as part of the MIPS Verified program and run through the MIPS AVP test programs

#### 1.5 Features

Only MIPS64 Instruction set implemented

MMU Type: Standard TLB

FPU implemented

L1 I and D cache model in either full or tag-only mode implemented (disabled by default)

Segmentation control implemented

Enhanced virtual address (EVA) supported

Vectored interrupts implemented

### Configuration

#### 2.1 Location

This model's VLNV is mips.ovpworld.org/processor/mips64/1.0.

The model source is usually at:

\$IMPERAS\_HOME/ImperasLib/source/mips.ovpworld.org/processor/mips64/1.0

The model binary is usually at:

\$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/ImperasLib/mips.ovpworld.org/processor/mips64/1.0

#### 2.2 GDB Path

The default GDB for this model is: \$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/gdb/mips-sde-elf-gdb.

### 2.3 Semi-Host Library

The default semi-host library file is mips.ovpworld.org/semihosting/mips64Newlib/1.0

#### 2.4 Processor Endian-ness

This model can be set to either endian-ness (normally by a pin, or the ELF code).

### 2.5 QuantumLeap Support

This processor is qualified to run in a QuantumLeap enabled simulator.

#### 2.6 Processor ELF code

The ELF code supported by this model is: 0x8.

## All Variants in this model

This model has these variants

| Variant  | Description                  |
|----------|------------------------------|
| P6600    | (described in this document) |
| I6400    |                              |
| MIPS64R6 |                              |
| I6500    |                              |

Table 3.1: All Variants in this model

# **Bus Master Ports**

This model has these bus master ports.

| Name min    |    | max | Connect?  | Description            |
|-------------|----|-----|-----------|------------------------|
| INSTRUCTION | 12 | 59  | mandatory |                        |
| DATA        | 12 | 59  | optional  |                        |
| USPRAM      | 32 | 32  | optional  | unified scratchpad RAM |

Table 4.1: Bus Master Ports

# **Bus Slave Ports**

This model has no bus slave ports.

## Net Ports

This model has these net ports.

| Name  | Type  | Connect? | Description              |
|-------|-------|----------|--------------------------|
| reset | input | optional | CMP reset                |
| dint  | input | optional | Debug external interrupt |
| int0  | input | optional | GIC external interrupt   |
| int1  | input | optional | GIC external interrupt   |
| int2  | input | optional | GIC external interrupt   |
| int3  | input | optional | GIC external interrupt   |
| int4  | input | optional | GIC external interrupt   |
| int5  | input | optional | GIC external interrupt   |
| int6  | input | optional | GIC external interrupt   |
| int7  | input | optional | GIC external interrupt   |
| int8  | input | optional | GIC external interrupt   |
| int9  | input | optional | GIC external interrupt   |
| int10 | input | optional | GIC external interrupt   |
| int11 | input | optional | GIC external interrupt   |
| int12 | input | optional | GIC external interrupt   |
| int13 | input | optional | GIC external interrupt   |
| int14 | input | optional | GIC external interrupt   |
| int15 | input | optional | GIC external interrupt   |
| int16 | input | optional | GIC external interrupt   |
| int17 | input | optional | GIC external interrupt   |
| int18 | input | optional | GIC external interrupt   |
| int19 | input | optional | GIC external interrupt   |
| int20 | input | optional | GIC external interrupt   |
| int21 | input | optional | GIC external interrupt   |
| int22 | input | optional | GIC external interrupt   |
| int23 | input | optional | GIC external interrupt   |
| int24 | input | optional | GIC external interrupt   |
| int25 | input | optional | GIC external interrupt   |
| int26 | input | optional | GIC external interrupt   |
| int27 | input | optional | GIC external interrupt   |
| int28 | input | optional | GIC external interrupt   |

| int29                  | input  | optional                                | GIC external interrupt                      |
|------------------------|--------|-----------------------------------------|---------------------------------------------|
|                        |        |                                         | _                                           |
| int30                  | input  | optional                                | GIC external interrupt                      |
| int31                  | input  | optional                                | GIC external interrupt                      |
| int32                  | input  | optional                                | GIC external interrupt                      |
| int33                  | input  | optional                                | GIC external interrupt                      |
| int34                  | input  | optional                                | GIC external interrupt                      |
| int35                  | input  | optional                                | GIC external interrupt                      |
| int36                  | input  | optional                                | GIC external interrupt                      |
| int37                  | input  | optional                                | GIC external interrupt                      |
| int38                  | input  | optional                                | GIC external interrupt                      |
| int39                  | input  | optional                                | GIC external interrupt                      |
| ej_disable_probe_debug | input  | optional                                | GIC ej_disable_probe_debug                  |
| ejtagbrk_override      | input  | optional                                | GIC ejtagbrk_override                       |
| ej_dint_in             | input  | optional                                | GIC ej_dint_in                              |
| GCR_CUSTOM_BASE        | output | optional                                | Provides the least significant 32-          |
|                        | _      | _                                       | bits of the value written to the            |
|                        |        |                                         | GCR_CUSTOM_BASE register. Sec-              |
|                        |        |                                         | ond half of GCR_CUSTOM_BASE_HI              |
|                        |        |                                         | and GCR_CUSTOM_BASE output.                 |
| GCR_CUSTOM_BASE_UPPER  | output | optional                                | Provides the most significant 32-           |
|                        | 1      | <u> </u>                                | bits of value written to the the            |
|                        |        |                                         | GCR_CUSTOM_BASE register. First             |
|                        |        |                                         | half of GCR_CUSTOM_BASE_HI and              |
|                        |        |                                         | GCR_CUSTOM_BASE output.                     |
| reset_CPU0             | input  | optional                                | Core reset                                  |
| hwint0_CPU0            | input  | optional                                | External interrupt                          |
| hwint1_CPU0            | input  | optional                                | External interrupt                          |
| hwint2_CPU0            | input  | optional                                | External interrupt                          |
| hwint3_CPU0            | input  | optional                                | External interrupt                          |
| hwint4_CPU0            | input  | optional                                | External interrupt                          |
| hwint5_CPU0            | input  | optional                                | External interrupt                          |
| nmi_CPU0               | input  | optional                                | Non-maskable external interrupt             |
| EICPresent_CPU0        | input  | optional                                | Input signal SI_EICPresent per VPE          |
| EIC_RIPL_CPU0          | input  | optional                                | External interrupt controller RIPL (alias   |
|                        | P ~ 0  |                                         | of hwint0 - 5 or 7)                         |
| EIC_EICSS_CPU0         | input  | optional                                | External interrupt controller EICSS         |
| EIC_VectorNum_CPU0     | input  | optional                                | External interrupt controller vector num-   |
|                        | F      | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | ber                                         |
| EIC_VectorOffset_CPU0  | input  | optional                                | External interrupt controller vector offset |
| EIC_GID_CPU0           | input  | optional                                | External interrupt controller guest ID      |
| intISS_CPU0            | output | optional                                | True when interrupt request is serviced     |
| causeTI_CPU0           | output | optional                                | True when timer interrupt expires           |
| causeIP0_CPU0          | output | optional                                | Raised for software interrupt request IP0   |
| causeIP1_CPU0          | output | optional                                | Raised for software interrupt request IP1   |
| si_sleep_CPU0          | output | optional                                | True when the VPE is in WAIT state          |
| 1                      | F '    | 1                                       |                                             |

| hwint0                      | input  | optional | External interrupt for compatibility        |
|-----------------------------|--------|----------|---------------------------------------------|
| vc_run_CPU0                 | input  | optional | Set to force stop of execution on processor |
|                             | •      | _        | VPE (simulation control only)               |
| Guest.EIC_RIPL_CPU0         | input  | optional | Guest External interrupt controller RIPL    |
| Guest.EIC_EICSS_CPU0        | input  | optional | Guest External interrupt controller EICSS   |
| Guest.EIC_VectorNum_CPU0    | input  | optional | Guest External interrupt controller vector  |
|                             | •      | _        | number                                      |
| Guest.EIC_VectorOffset_CPU0 | input  | optional | Guest External interrupt controller vector  |
|                             |        | _        | offset                                      |
| Guest.EIC_GID_CPU0          | input  | optional | Guest External interrupt controller guest   |
|                             |        |          | ID                                          |
| Guest.intISS_CPU0           | output | optional | True when Guest interrupt request is ser-   |
|                             |        |          | viced                                       |
| Guest.causeTI_CPU0          | output | optional | True when Guest timer interrupt expires     |
| Guest.causeIP0_CPU0         | output | optional | Raised for Guest software interrupt re-     |
|                             |        |          | quest IP0                                   |
| Guest.causeIP1_CPU0         | output | optional | Raised for Guest software interrupt re-     |
|                             |        |          | quest IP1                                   |
| reset_CPU1                  | input  | optional | Core reset                                  |
| hwint0_CPU1                 | input  | optional | External interrupt                          |
| hwint1_CPU1                 | input  | optional | External interrupt                          |
| hwint2_CPU1                 | input  | optional | External interrupt                          |
| hwint3_CPU1                 | input  | optional | External interrupt                          |
| hwint4_CPU1                 | input  | optional | External interrupt                          |
| hwint5_CPU1                 | input  | optional | External interrupt                          |
| nmi_CPU1                    | input  | optional | Non-maskable external interrupt             |
| EICPresent_CPU1             | input  | optional | Input signal SI_EICPresent per VPE          |
| EIC_RIPL_CPU1               | input  | optional | External interrupt controller RIPL (alias   |
|                             |        |          | of hwint0 - 5 or 7)                         |
| EIC_EICSS_CPU1              | input  | optional | External interrupt controller EICSS         |
| EIC_VectorNum_CPU1          | input  | optional | External interrupt controller vector num-   |
|                             |        |          | ber                                         |
| EIC_VectorOffset_CPU1       | input  | optional | External interrupt controller vector offset |
| EIC_GID_CPU1                | input  | optional | External interrupt controller guest ID      |
| intISS_CPU1                 | output | optional | True when interrupt request is serviced     |
| causeTI_CPU1                | output | optional | True when timer interrupt expires           |
| causeIP0_CPU1               | output | optional | Raised for software interrupt request IP0   |
| causeIP1_CPU1               | output | optional | Raised for software interrupt request IP1   |
| si_sleep_CPU1               | output | optional | True when the VPE is in WAIT state          |
| vc_run_CPU1                 | input  | optional | Set to force stop of execution on processor |
|                             |        |          | VPE (simulation control only)               |
| Guest.EIC_RIPL_CPU1         | input  | optional | Guest External interrupt controller RIPL    |
| Guest.EIC_EICSS_CPU1        | input  | optional | Guest External interrupt controller EICSS   |
| Guest.EIC_VectorNum_CPU1    | input  | optional | Guest External interrupt controller vector  |
|                             |        |          | number                                      |

| Guest.EIC_VectorOffset_CPU1 | input  | optional | Guest External interrupt controller vector offset             |
|-----------------------------|--------|----------|---------------------------------------------------------------|
| Guest.EIC_GID_CPU1          | input  | optional | Guest External interrupt controller guest                     |
| Guest.intISS_CPU1           | output | optional | True when Guest interrupt request is serviced                 |
| Guest.causeTI_CPU1          | output | optional | True when Guest timer interrupt expires                       |
| Guest.causeIP0_CPU1         | output | optional | Raised for Guest software interrupt request IP0               |
| Guest.causeIP1_CPU1         | output | optional | Raised for Guest software interrupt request IP1               |
| reset_CPU2                  | input  | optional | Core reset                                                    |
| hwint0_CPU2                 | input  | optional | External interrupt                                            |
| hwint1_CPU2                 | input  | optional | External interrupt                                            |
| hwint2_CPU2                 | input  | optional | External interrupt                                            |
| hwint3_CPU2                 | input  | optional | External interrupt                                            |
| hwint4_CPU2                 | input  | optional | External interrupt                                            |
| hwint5_CPU2                 | input  | optional | External interrupt                                            |
| nmi_CPU2                    | input  | optional | Non-maskable external interrupt                               |
| EICPresent_CPU2             | input  | optional | Input signal SI_EICPresent per VPE                            |
| EIC_RIPL_CPU2               | input  | optional | External interrupt controller RIPL (alias of hwint0 - 5 or 7) |
| EIC_EICSS_CPU2              | input  | optional | External interrupt controller EICSS                           |
| EIC_VectorNum_CPU2          | input  | optional | External interrupt controller vector number                   |
| EIC_VectorOffset_CPU2       | input  | optional | External interrupt controller vector offset                   |
| EIC_GID_CPU2                | input  | optional | External interrupt controller guest ID                        |
| intISS_CPU2                 | output | optional | True when interrupt request is serviced                       |
| causeTLCPU2                 | output | optional | True when timer interrupt expires                             |
| causeIP0_CPU2               | output | optional | Raised for software interrupt request IP0                     |
| causeIP1_CPU2               | output | optional | Raised for software interrupt request IP1                     |
| si_sleep_CPU2               | output | optional | True when the VPE is in WAIT state                            |
| vc_run_CPU2                 | input  | optional | Set to force stop of execution on processor                   |
|                             | P      | P        | VPE (simulation control only)                                 |
| Guest.EIC_RIPL_CPU2         | input  | optional | Guest External interrupt controller RIPL                      |
| Guest.EIC_EICSS_CPU2        | input  | optional | Guest External interrupt controller EICSS                     |
| Guest.EIC_VectorNum_CPU2    | input  | optional | Guest External interrupt controller vector number             |
| Guest.EIC_VectorOffset_CPU2 | input  | optional | Guest External interrupt controller vector offset             |
| Guest.EIC_GID_CPU2          | input  | optional | Guest External interrupt controller guest ID                  |
| Guest.intISS_CPU2           | output | optional | True when Guest interrupt request is serviced                 |
| Guest.causeTLCPU2           | output | optional | True when Guest timer interrupt expires                       |
|                             |        | _ •      | * *                                                           |

| Guest.causeIP0_CPU2         | output | optional | Raised for Guest software interrupt request IP0 |
|-----------------------------|--------|----------|-------------------------------------------------|
| Guest.causeIP1_CPU2         | output | optional | Raised for Guest software interrupt re-         |
|                             | _      | 1        | quest IP1                                       |
| reset_CPU3                  | input  | optional | Core reset                                      |
| hwint0_CPU3                 | input  | optional | External interrupt                              |
| hwint1_CPU3                 | input  | optional | External interrupt                              |
| hwint2_CPU3                 | input  | optional | External interrupt                              |
| hwint3_CPU3                 | input  | optional | External interrupt                              |
| hwint4_CPU3                 | input  | optional | External interrupt                              |
| hwint5_CPU3                 | input  | optional | External interrupt                              |
| nmi_CPU3                    | input  | optional | Non-maskable external interrupt                 |
| EICPresent_CPU3             | input  | optional | Input signal SI_EICPresent per VPE              |
| EIC_RIPL_CPU3               | input  | optional | External interrupt controller RIPL (alias       |
|                             | 1      | 1        | of hwint0 - 5 or 7)                             |
| EIC_EICSS_CPU3              | input  | optional | External interrupt controller EICSS             |
| EIC_VectorNum_CPU3          | input  | optional | External interrupt controller vector num-       |
|                             |        | _        | ber                                             |
| EIC_VectorOffset_CPU3       | input  | optional | External interrupt controller vector offset     |
| EIC_GID_CPU3                | input  | optional | External interrupt controller guest ID          |
| intISS_CPU3                 | output | optional | True when interrupt request is serviced         |
| causeTLCPU3                 | output | optional | True when timer interrupt expires               |
| causeIP0_CPU3               | output | optional | Raised for software interrupt request IP0       |
| causeIP1_CPU3               | output | optional | Raised for software interrupt request IP1       |
| si_sleep_CPU3               | output | optional | True when the VPE is in WAIT state              |
| vc_run_CPU3                 | input  | optional | Set to force stop of execution on processor     |
|                             |        |          | VPE (simulation control only)                   |
| Guest.EIC_RIPL_CPU3         | input  | optional | Guest External interrupt controller RIPL        |
| Guest.EIC_EICSS_CPU3        | input  | optional | Guest External interrupt controller EICSS       |
| Guest.EIC_VectorNum_CPU3    | input  | optional | Guest External interrupt controller vector      |
|                             |        |          | number                                          |
| Guest.EIC_VectorOffset_CPU3 | input  | optional | Guest External interrupt controller vector      |
|                             |        |          | offset                                          |
| Guest.EIC_GID_CPU3          | input  | optional | Guest External interrupt controller guest       |
|                             |        |          | ID                                              |
| Guest.intISS_CPU3           | output | optional | True when Guest interrupt request is ser-       |
|                             |        |          | viced                                           |
| Guest.causeTLCPU3           | output | optional | True when Guest timer interrupt expires         |
| Guest.causeIP0_CPU3         | output | optional | Raised for Guest software interrupt re-         |
|                             |        |          | quest IP0                                       |
| Guest.causeIP1_CPU3         | output | optional | Raised for Guest software interrupt re-         |
|                             |        |          | quest IP1                                       |

Table 6.1: Net Ports

## FIFO Ports

This model has no FIFO ports.

## Formal Parameters

| Name                            | Type        | Description                                                                                                                  |
|---------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|
| variant                         | Enumeration | Processor variant                                                                                                            |
| endian                          | Endian      | Model endian                                                                                                                 |
| cacheenable                     | Enumeration | Select cache model mode (default, tag or full)                                                                               |
| cachedebug                      | Uns32       | Cache debug flags                                                                                                            |
| cacheextbiuinfo                 | Pointer     | Pointer to platform-provided BIU cache info structure                                                                        |
| mipsHexFile                     | String      | Load a MIPS hex file (test-mode)                                                                                             |
| IMPERAS_MIPS_AVP_OPCODES        | Boolean     | Enable MIPS-specific magic Pass/Fail opcodes (specific for AVP test termination)                                             |
| ${\it cache Index By pass TLB}$ | Boolean     | When set, cache index ops do not generate TLB exceptions                                                                     |
| MIPS_TRACE                      | Boolean     | Enable MIPS-format trace output                                                                                              |
| gprNames                        | Boolean     | Disassemble the register names from the default<br>ABI instead of register numbers for MIPS-format<br>trace output           |
| supervisorMode                  | Boolean     | Override whether processor implements supervisor mode                                                                        |
| busErrors                       | Boolean     | Override bus error exception behavior. When true, accesses of memory not defined by platform will cause bus error exceptions |
| fixedMMU                        | Boolean     | Override the MMU type to fixed mapping when true (sets Config.MT=3, Config.KU/K23=2 and Config1.MMUSizeM1=0)                 |
| fixedDbgRegSize                 | Boolean     | Enable applications to debug on P5600 with GDB version 2015.06-05 and prior                                                  |
| removeDSP                       | Boolean     | Override the DSP-present configuration when true (sets Config3.DSPP/DSP2P=0)                                                 |
| removeCMP                       | Boolean     | Override the CMP-Present configuration when true (sets Config3.CMGCR and GCR_BASE to 0)                                      |
| removeFP                        | Boolean     | Override the FP-Present configuration when true (sets Config1.FP to 0)                                                       |
| removeFTLB                      | Boolean     | Override the FTLBEn configuration when true (disable FTLB)                                                                   |
| isISA                           | Boolean     | Enable to specify ISA model (reset address from ELF, all coprocessors enabled)                                               |
| hiddenTLBentries                | Boolean     | Deprecated - Instead set config1MMUSizeM1 to maximum value to improve performance                                            |
| perfCounters                    | Uns32       | Performance Counters                                                                                                         |
| MTFPU                           | Uns32       | Enable multi-threaded FPU (1:old mttc1 behavior, 2:new mttc1 behavior)                                                       |

| supportDenormals     | Boolean | Enable to specify that the FPU supports denormal              |
|----------------------|---------|---------------------------------------------------------------|
|                      |         | operands and results                                          |
| VPE0MaxTC            | Uns32   | Specifies the maximum TCs initially on VPE0. Ig-              |
|                      |         | nored if less than two VPEs configured.                       |
| VPE1MaxTC            | Uns32   | Specifies the maximum TCs initially on VPE1. Ig-              |
|                      |         | nored if less than three VPEs configured.                     |
| segBits              | Uns32   | Override the number of address bits implemented               |
|                      |         | for 64 bit segments (MIPS64 Only)                             |
| mpuRegions           | Uns32   | Number of regions for memory protection unit                  |
| mpuType              | Uns32   | Type of MPU implementation                                    |
| mpuEnable            | Boolean | Enable MPU2 segment control at reset                          |
| mpuSegment0          | Uns32   | Attributes for segment 0 in MPU2 SegmentCon-                  |
|                      |         | trol_0 register                                               |
| mpuSegment1          | Uns32   | Attributes for segment 1 in MPU2 SegmentCon-                  |
| ~                    |         | trol_0 register                                               |
| mpuSegment2          | Uns32   | Attributes for segment 2 in MPU2 SegmentCon-                  |
| G 10                 | 11 00   | trol_0 register                                               |
| mpuSegment3          | Uns32   | Attributes for segment 3 in MPU2 SegmentCon-                  |
| 9 14                 | 11 00   | trol_0 register                                               |
| mpuSegment4          | Uns32   | Attributes for segment 4 in MPU2 SegmentCon-                  |
| 0 15                 | Uns32   | trol_1 register                                               |
| mpuSegment5          | Uns32   | Attributes for segment 5 in MPU2 SegmentCon-                  |
| C 16                 | II 20   | trol_1 register                                               |
| mpuSegment6          | Uns32   | Attributes for segment 6 in MPU2 SegmentCon-                  |
| manus Camma ant 7    | Uns32   | trol_1 register                                               |
| mpuSegment7          | Uns32   | Attributes for segment 7 in MPU2 SegmentCon-                  |
| mpuSegment8          | Uns32   | trol_1 register  Attributes for segment 8 in MPU2 SegmentCon- |
| mpusegmento          | Ulis52  | trol_2 register                                               |
| mpuSegment9          | Uns32   | Attributes for segment 9 in MPU2 SegmentCon-                  |
| mpusegmenta          | 011852  | trol_2 register                                               |
| mpuSegment10         | Uns32   | Attributes for segment 10 in MPU2 SegmentCon-                 |
| mpagegmentio         | 011302  | trol_2 register                                               |
| mpuSegment11         | Uns32   | Attributes for segment 11 in MPU2 SegmentCon-                 |
| mpusegmentii         | 0.11502 | trol_2 register                                               |
| mpuSegment12         | Uns32   | Attributes for segment 12 in MPU2 SegmentCon-                 |
|                      |         | trol_3 register                                               |
| mpuSegment13         | Uns32   | Attributes for segment 13 in MPU2 SegmentCon-                 |
| 1 0                  |         | trol_3 register                                               |
| mpuSegment14         | Uns32   | Attributes for segment 14 in MPU2 SegmentCon-                 |
|                      |         | trol_3 register                                               |
| mpuSegment15         | Uns32   | Attributes for segment 15 in MPU2 SegmentCon-                 |
|                      |         | trol_3 register                                               |
| mvpconf0vpe          | Uns32   | Override MVPConf0.PVPE                                        |
| tcDisable            | Uns32   | Number of disabled TCs                                        |
| vpeDisable           | Uns32   | Number of disabled VPEs                                       |
| mvpconf0tc           | Uns32   | Override MVPConf0.PTC                                         |
| mvpconf0pcp          | Boolean | Override MVPConf0.PCP                                         |
| mvpconf0tcp          | Boolean | Override MVPConf0.TCP                                         |
| mvpconf1c1f          | Boolean | Override MVPConf.C1F                                          |
| mvpcontrolPolicyMode | Boolean | Override MVPControl.POLICY_MODE                               |
| hasFDC               | Uns32   | Specify the size of Fast Debug Channel register               |
|                      |         | block                                                         |
| licenseWarningDays   | Uns32   | Specify the number of days before a license expires           |
|                      |         | to start issuing a warning. 0 disables warnings.              |
| MIPS_UHI             | Boolean | Enable MIPS-Unified Hosting interface                         |

| mipsUhiArgs         | String      | Specifies UHI arguments string separated by spaces                             |  |
|---------------------|-------------|--------------------------------------------------------------------------------|--|
| mipsUhiJail         | String      | Specifies UHI jailroot                                                         |  |
| MIPS_DV_MODE        | Boolean     | Enable Design Verification mode                                                |  |
| MIPS_MAGIC_OPCODES  | Boolean     | Enable MIPS-specific magic Pass/Fail opcodes                                   |  |
| enableTrickbox      | Boolean     | Enable trickbox addresses (specific for AVP)                                   |  |
| fpuexcdisable       | Boolean     | Disable FPU exceptions                                                         |  |
| TRU_PRESENT         | Boolean     | Disable or Enable based on TRU presence to con                                 |  |
| TRO_FRESENT         | Doolean     | trol certain fields (e.x.perfCtl.PCTD                                          |  |
| ucLLwordsLocked     | Uns32       | Numbers of words (4 byte) an uncached LL is lock-                              |  |
| ucllwordslocked     | Ulis52      | ing. Maximum: 4K                                                               |  |
| FUSA                | Boolean     | Enable Functional Safety                                                       |  |
| CPC_FAULT_SUPPORTED |             |                                                                                |  |
| CPC_FAULT_SUPPORTED | Uns32       | Specify the value for Functional Safety Supported register                     |  |
| CPC_FAULT_ENABLE    | Uns32       | Specify the value for Functional Safety Enable reg-                            |  |
| CFC_FAULT_ENABLE    | Ulisaz      | ister                                                                          |  |
| cop2Bits            | Uns32       | Specifies width in bits of COP2 registers (32 or 64)                           |  |
| cop2FileName        | String      | - '                                                                            |  |
| cop2FileName        | String      | Specifies COP2 dynamically-loaded object (.so/.dll) defining COP2 instructions |  |
| udiConfig           | Int32       | Specifies UDI configuration attribute                                          |  |
| udiFileName         | String      | Specifies UDI dynamically-loaded object (.so/.dll)                             |  |
| ddir nervame        | String      | defining UDI instructions                                                      |  |
| vectoredinterrupt   | Boolean     | Enables vectored interrupts (sets Config3 VInt)                                |  |
| externalinterrupt   | Boolean     | Enables the use of an external interrupt controller                            |  |
| •                   |             | (sets Config3 VEIC)                                                            |  |
| rootFixedMMU        | Boolean     | Override the root MMU type to fixed map-                                       |  |
|                     |             | ping when true (sets Config.MT=3 and Con-                                      |  |
|                     |             | fig.KU/K23=2)                                                                  |  |
| rootMMUSizeM1       | Uns32       | Override the root MMUSizeM1 field in Config1 reg-                              |  |
|                     |             | ister (number of MMU entries-1)                                                |  |
| srsctlHSS           | Uns32       | Override the HSS field in SRSCtl register (number                              |  |
|                     |             | of shadow register sets)                                                       |  |
| firPS               | Uns32       | Override the PS field in FIR register                                          |  |
| firHas2008          | Uns32       | Override the Has2008 field in FIR register                                     |  |
| usePreciseFpu       | Uns32       | Use the precise Floating Point emulation                                       |  |
| simulateLite        | Enumeration | Run Simulation with optimization. There are                                    |  |
|                     |             | several optimizations which coule be combined                                  |  |
|                     |             | (NONE, FS, MA or FSMA)                                                         |  |
| pridCompanyOptions  | Uns32       | Override the Company Options field in PRId reg-                                |  |
|                     |             | ister                                                                          |  |
| pridRevision        | Uns32       | Override the Revision field in PRId register                                   |  |
| globalClusterNum    | Uns32       | Override the ClusterNum field in GlobalNumber                                  |  |
| S                   |             | register                                                                       |  |
| intctlIPTI          | Uns32       | Override the IPTI field in IntCtl register                                     |  |
| intctlIPFDC         | Uns32       | Override the IPFDC field in IntCtl register                                    |  |
| intctlIPPCI         | Uns32       | Override the IPPCI field in IntCtl register                                    |  |
| numWatch            | Uns32       | Specify number of WatchLo/WatchHi register pairs                               |  |
| xconfigSpecified    | Boolean     | True if the configuration comes from a valid xconfig                           |  |
| <u>.</u>            |             | file                                                                           |  |
| segcfg0PA           | Uns32       | Set CFG0.PA field of SegCtl0 register                                          |  |
| segcfg1PA           | Uns32       | Set CFG1.PA field of SegCtl0 register                                          |  |
| segcfg2PA           | Uns32       | Set CFG2.PA field of SegCtl1 register                                          |  |
| segcfg3PA           | Uns32       | Set CFG3.PA field of SegCtl1 register                                          |  |
| segcfg4PA           | Uns32       | Set CFG4.PA field of SegCtl2 register                                          |  |
| segcfg5PA           | Uns32       | Set CFG5.PA field of SegCtl2 register                                          |  |
| segcfg0AM           | Uns32       | Set CFG0.AM field of SegCtl0 register                                          |  |
| segcfg1AM           | Uns32       | Set CFG1.AM field of SegCtl0 register                                          |  |
| 008018111111        | 011502      | DOUGH OF THE HOLD OF DOSONO LESISTED                                           |  |

| COAR                                                | 11 00                 |                                                                                                                                                     |  |
|-----------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
| segcfg2AM                                           | Uns32                 | Set CFG2.AM field of SegCtl1 register                                                                                                               |  |
| segcfg3AM                                           | Uns32                 | Set CFG3.AM field of SegCtl1 register                                                                                                               |  |
| segcfg4AM                                           | Uns32                 | Set CFG4.AM field of SegCtl2 register                                                                                                               |  |
| segcfg5AM                                           | Uns32                 | Set CFG5.AM field of SegCtl2 register                                                                                                               |  |
| segcfg0EU                                           | Uns32                 | Set CFG0.EU field of SegCtl0 register                                                                                                               |  |
| segcfg1EU                                           | Uns32                 | Set CFG1.EU field of SegCtl0 register                                                                                                               |  |
| segcfg2EU                                           | Uns32                 | Set CFG2.EU field of SegCtl1 register                                                                                                               |  |
| segcfg3EU                                           | Uns32                 | Set CFG3.EU field of SegCtl1 register                                                                                                               |  |
| segcfg4EU                                           | Uns32                 | Set CFG4.EU field of SegCtl2 register                                                                                                               |  |
| segcfg5EU                                           | Uns32                 | Set CFG5.EU field of SegCtl2 register                                                                                                               |  |
| segcfg0C                                            | Uns32                 | Set CFG0.C field of SegCtl0 register                                                                                                                |  |
| segcfg1C                                            | Uns32                 | Set CFG1.C field of SegCtl0 register                                                                                                                |  |
| segcfg2C                                            | Uns32                 | Set CFG2.C field of SegCtl1 register                                                                                                                |  |
| segcfg3C                                            | Uns32                 | Set CFG3.C field of SegCtl1 register                                                                                                                |  |
| segcfg4C                                            | Uns32                 | Set CFG4.C field of SegCtl2 register                                                                                                                |  |
| segcfg5C                                            | Uns32                 | Set CFG5.C field of SegCtl2 register                                                                                                                |  |
| cdmmSize                                            | Uns32                 | Override the cdmmsize reset value                                                                                                                   |  |
| configAR                                            | Uns32                 | Enables R6 support                                                                                                                                  |  |
| configBM                                            | Uns32                 | Override the BM field in Config register (burst                                                                                                     |  |
| Colligativi                                         | Ulisoz                | mode)                                                                                                                                               |  |
| configDSP                                           | Boolean               | Override Config.DSP (data scratchpad RAM                                                                                                            |  |
| ColligD51                                           | Doolean               | present)                                                                                                                                            |  |
| configISP                                           | Boolean               | Override Config.ISP (instruction scratchpad RAM                                                                                                     |  |
| comgise                                             | Doolean               | _ ` ` `                                                                                                                                             |  |
| aanfaV0                                             | Uns32                 | present) Override power on value of Config.K0 (set Kseg0                                                                                            |  |
| configK0                                            | Ulis52                | 1                                                                                                                                                   |  |
| C IZII                                              | II 20                 | cacheability)                                                                                                                                       |  |
| configKU                                            | Uns32                 | Override power on value of Config.KU (set Useg                                                                                                      |  |
| £                                                   | Uns32                 | cacheability)                                                                                                                                       |  |
| configK23                                           | Uns32                 | Override power on value of Config.K23 (set Kseg23                                                                                                   |  |
| C MDII                                              | D 1                   | cacheability)                                                                                                                                       |  |
| $\operatorname{configMDU}$                          | Boolean               | Override Config.MDU (iterative multiply/divide                                                                                                      |  |
| C MM                                                | D 1                   | unit)                                                                                                                                               |  |
| configMM                                            | Boolean               | Override Config.MM (merging mode for write)                                                                                                         |  |
| configMT                                            | Uns32                 | Override Config.MT                                                                                                                                  |  |
| configSB                                            | Boolean               | Override Config.SB (simple bus transfers only)                                                                                                      |  |
| configBCP                                           | Boolean               | Override Config.BCP (Buffer Cache Present)                                                                                                          |  |
| MIPS16eASE                                          | Boolean               | Override Config1.CA (enables the MIPS16e ASE)                                                                                                       |  |
| config1DA                                           | Uns32                 | Override Config1.DA (Deache associativity)                                                                                                          |  |
| config1DL                                           | Uns32                 | Override Config1.DL (Deache line size)                                                                                                              |  |
| config1DS                                           | Uns32                 | Override Config1.DS (Deache sets per way)                                                                                                           |  |
| config1EP                                           | Boolean               | Override Config1.EP (EJTag present)                                                                                                                 |  |
| config1IA                                           | Uns32                 | Override Config1.IA (Icache associativity)                                                                                                          |  |
| config1IL                                           | Uns32                 | Override Config1.IL (Icache line size)                                                                                                              |  |
| config1IS                                           | Uns32                 | Override Config1.IS (Icache sets per way)                                                                                                           |  |
| config1MMUSizeM1                                    | Uns32                 | Override Config1.MMUSizeM1 (number of MMU                                                                                                           |  |
|                                                     |                       | entries-1)                                                                                                                                          |  |
| $config1MMUSizeM1\_VPE1$                            | Uns32                 | Override Config1.MMUSizeM1 for VPE1                                                                                                                 |  |
|                                                     | Uns32                 | Override Config1.MMUSizeM1 for VPE2                                                                                                                 |  |
| $config1MMUSizeM1\_VPE2$                            | Ulisoz                |                                                                                                                                                     |  |
|                                                     | Uns32                 | Override Config1.MMUSizeM1 for VPE3                                                                                                                 |  |
| config1MMUSizeM1_VPE3                               |                       | Override Config1.MMUSizeM1 for VPE3 Override Config1.WR (watchpoint registers                                                                       |  |
|                                                     | Uns32                 | Override Config1.WR (watchpoint registers                                                                                                           |  |
| config1MMUSizeM1_VPE3<br>config1WR                  | Uns32<br>Boolean      | Override Config1.WR (watchpoint registers present)                                                                                                  |  |
| config1MMUSizeM1_VPE3                               | Uns32                 | Override Config1.WR (watchpoint registers present)  Override Config1.PC (Performance Counters                                                       |  |
| config1MMUSizeM1_VPE3 config1WR config1PC           | Uns32 Boolean Boolean | Override Config1.WR (watchpoint registers present)  Override Config1.PC (Performance Counters present)                                              |  |
| config1MMUSizeM1_VPE3 config1WR config1PC config1C2 | Uns32 Boolean Boolean | Override Config1.WR (watchpoint registers present)  Override Config1.PC (Performance Counters present)  Override Config1.C2 (Coprocessor 2 present) |  |
| config1MMUSizeM1_VPE3 config1WR config1PC           | Uns32 Boolean Boolean | Override Config1.WR (watchpoint registers present)  Override Config1.PC (Performance Counters present)                                              |  |

| £9CI               | II20           | Oil-th-CI 6-11:- O6-0i-t                                                                         |  |
|--------------------|----------------|--------------------------------------------------------------------------------------------------|--|
| config2SL          | Uns32<br>Uns32 | Override the SL field in Config2 register                                                        |  |
| config2SA          | 0 0 -          | Override the SA field in Config2 register                                                        |  |
| config3BI          | Boolean        | Override Config3.BI Override Config3.BP                                                          |  |
| config3BP          | Boolean        |                                                                                                  |  |
| config3CDMM        | Boolean        | Override Config3.CDMM                                                                            |  |
| config3CTXTC       | Boolean        | Override Config3.CTXTC                                                                           |  |
| config3DSPP        | Boolean        | Override Config3.DSPP                                                                            |  |
| config3DSP2P       | Boolean        | Override Config3.DSP2P                                                                           |  |
| config3IPLW        | Uns32          | Override Config3.IPLW                                                                            |  |
| config3ISA         | Uns32          | Override Config3.ISA                                                                             |  |
| config3ISAOnExc    | Boolean        | Override Config3.ISAOnExc                                                                        |  |
| config3ITL         | Boolean        | Override Config3.ITL                                                                             |  |
| config3LPA         | Boolean        | Override Config3.LPA                                                                             |  |
| config3MCU         | Boolean        | Override Config3.MCU                                                                             |  |
| config3MMAR        | Uns32          | Override Config3.MMAR                                                                            |  |
| config3RXI         | Boolean        | Override Config3.RXI                                                                             |  |
| config3SC          | Boolean        | Override Config3.SC                                                                              |  |
| config3ULRI        | Boolean        | Override Config3.ULRI                                                                            |  |
| config3VZ          | Boolean        | Override Config3.VZ                                                                              |  |
| config3MSAP        | Boolean        | Override Config3.MSAP                                                                            |  |
| config3CMGCR       | Boolean        | Override the CMGCR field in Config3 register                                                     |  |
| config3SP          | Boolean        | Override the SP field in Config3 register                                                        |  |
| config3TL          | Uns32          | Override the TL field in Config3 register                                                        |  |
| config3PW          | Boolean        | Override the PW field in Config3 register                                                        |  |
| config4AE          | Boolean        | Override Config4.AE                                                                              |  |
| config4IE          | Uns32          | Override Config4.IE                                                                              |  |
| config4MMUConfig   | Uns32          | Override Config4.MMUConfig field (interpretation                                                 |  |
|                    |                | depends on MMUExtDef value)                                                                      |  |
| config4MMUExtDef   | Uns32          | Override Config4.MMUExtDef                                                                       |  |
| config4VTLBSizeExt | Uns32          | Override Config4.VTLBSizeExt                                                                     |  |
| config4KScrExist   | Uns32          | Override Config4.KScrExist                                                                       |  |
| config5EVA         | Boolean        | Override Config5.EVA                                                                             |  |
| config5LLB         | Boolean        | Override Config5.LLB (LLAddr supports LLbit)                                                     |  |
| config5MRP         | Boolean        | Override Config5.MRP (MaaR Present)                                                              |  |
| config5NFExists    | Boolean        | Override Config5.NFExists                                                                        |  |
| mips32Macro        | Boolean        | Enables the MIPS32 SAVE and RESTORE macro                                                        |  |
| _                  |                | instructions. Ignored if Config5.CA2 is not set)                                                 |  |
| config5MSAEn       | Boolean        | Override Config5.MSAEn                                                                           |  |
| config5MVH         | Boolean        | Override Config5.MVH (enable MTHC0 and                                                           |  |
|                    |                | MFHC0 instructions)                                                                              |  |
| config5DEC         | Boolean        | Override Config5.DEC (to test Dual Endian Capa-                                                  |  |
| _                  |                | bility)                                                                                          |  |
| config5GI          | Uns32          | Override Config5.GI (enable GINV)                                                                |  |
| config5CRCP        | Boolean        | Override Config5.CRCP (CRCP Present)                                                             |  |
| config5VP          | Boolean        | Override Config5.VP                                                                              |  |
| config6FTLBEn      | Boolean        | Override power on value of Config6.FTLBEn                                                        |  |
| config7AR          | Boolean        | Override Config7.AR (Alias removed Data cache)                                                   |  |
| config7DCIDX_MODE  | Uns32          | Override Config7.DCIDX_MODE                                                                      |  |
| config7HCI         | Boolean        | Override Config7.HCI (Hardware Cache Initializa-                                                 |  |
|                    | 25010411       | tion)                                                                                            |  |
| config7IAR         | Boolean        | Override Config7.IAR (Alias removed Instruction                                                  |  |
|                    | Boolean        | cache)                                                                                           |  |
| config7WII         | Boolean        | Override Config7.WII (wait IE/IXMT ignore)                                                       |  |
| config7ES          | Uns32          | Override Coming: WIT (wait 1E/1AMT ignore)  Override the ES field in Config7 register (External- |  |
| Johns Lib          | 011392         | ,                                                                                                |  |
| comg/E5            | Uns32          | Override the ES field in Config? register (External ize sync)                                    |  |

| config7WR             | Boolean | Override Config7[31] bit (Alternative implementation of Watch registers)       |
|-----------------------|---------|--------------------------------------------------------------------------------|
| config7FPR            | Boolean | Override Config7.FPR (one-half FPU clock ratio)                                |
| config7USP            | Uns32   | Override Config7.USP (USPRAM enable)                                           |
| config7BTLM           | Boolean | Override Config7.BTLM bit                                                      |
| config7BusSlp         | Boolean | Override Config7.BusSlp bit                                                    |
| config7IVAD           | Boolean | Override Config7.IVAD bit                                                      |
| config7RPS            | Boolean | Override Config7.RPS bit                                                       |
| config7IAR_CPU0_VPE0  | Boolean | Override Config7.IAR bit for CPU0/VPE0                                         |
| config7IAR_CPU0_VPE0  | Boolean | Override Config7.IAR bit for CPU0/VPE0  Override Config7.IAR bit for CPU0/VPE1 |
|                       |         | ,                                                                              |
| config7IAR_CPU0_VPE2  | Boolean | Override Config7.IAR bit for CPU0/VPE2                                         |
| config7IAR_CPU0_VPE3  | Boolean | Override Config7.IAR bit for CPU0/VPE3                                         |
| config7IAR_CPU1_VPE0  | Boolean | Override Config7.IAR bit for CPU1/VPE0                                         |
| config7IAR_CPU1_VPE1  | Boolean | Override Config7.IAR bit for CPU1/VPE1                                         |
| config7IAR_CPU1_VPE2  | Boolean | Override Config7.IAR bit for CPU1/VPE2                                         |
| config7IAR_CPU1_VPE3  | Boolean | Override Config7.IAR bit for CPU1/VPE3                                         |
| config7IAR_CPU2_VPE0  | Boolean | Override Config7.IAR bit for CPU2/VPE0                                         |
| config7IAR_CPU2_VPE1  | Boolean | Override Config7.IAR bit for CPU2/VPE1                                         |
| config7IAR_CPU2_VPE2  | Boolean | Override Config7.IAR bit for CPU2/VPE2                                         |
| config7IAR_CPU2_VPE3  | Boolean | Override Config7.IAR bit for CPU2/VPE3                                         |
| config7IAR_CPU3_VPE0  | Boolean | Override Config7.IAR bit for CPU3/VPE0                                         |
| config7IAR_CPU3_VPE1  | Boolean | Override Config7.IAR bit for CPU3/VPE1                                         |
| config7IAR_CPU3_VPE2  | Boolean | Override Config7.IAR bit for CPU3/VPE2                                         |
| config7IAR_CPU3_VPE3  | Boolean | Override Config7.IAR bit for CPU3/VPE3                                         |
| config7IAR_CPU4_VPE0  | Boolean | Override Config7.IAR bit for CPU4/VPE0                                         |
| config7IAR_CPU4_VPE1  | Boolean | Override Config7.IAR bit for CPU4/VPE1                                         |
| config7IAR_CPU4_VPE2  | Boolean | Override Config7.IAR bit for CPU4/VPE2                                         |
| config7IAR_CPU4_VPE3  | Boolean | Override Config7.IAR bit for CPU4/VPE3                                         |
| config7IAR_CPU5_VPE0  | Boolean | Override Config7.IAR bit for CPU5/VPE0                                         |
| config7IAR_CPU5_VPE1  | Boolean | Override Config7.IAR bit for CPU5/VPE1                                         |
| config7IAR_CPU5_VPE2  | Boolean | Override Config7.IAR bit for CPU5/VPE2                                         |
| config7IAR_CPU5_VPE3  | Boolean | Override Config7.IAR bit for CPU5/VPE3                                         |
| config7IAR_CPU6_VPE0  | Boolean | Override Config7.IAR bit for CPU6/VPE0                                         |
| config7IAR_CPU6_VPE1  | Boolean | Override Config7.IAR bit for CPU6/VPE1                                         |
| config7IAR_CPU6_VPE2  | Boolean | Override Config7.IAR bit for CPU6/VPE2                                         |
| config7IAR_CPU6_VPE3  | Boolean | Override Config7.IAR bit for CPU6/VPE3                                         |
| config7IAR_CPU7_VPE0  | Boolean | Override Config7.IAR bit for CPU7/VPE0                                         |
| config7IAR_CPU7_VPE1  | Boolean | Override Config7.IAR bit for CPU7/VPE1                                         |
|                       |         | Override Config7.IAR bit for CPU7/VPE1  Override Config7.IAR bit for CPU7/VPE2 |
| config7IAR_CPU7_VPE2  | Boolean |                                                                                |
| config7IAR_CPU7_VPE3  | Boolean | Override Config7.IAR bit for CPU7/VPE3                                         |
| config7IVAD_CPU0_VPE0 | Boolean | Override Config7.IVAD bit for CPU0/VPE0                                        |
| config7IVAD_CPU0_VPE1 | Boolean | Override Config7.IVAD bit for CPU0/VPE1                                        |
| config7IVAD_CPU0_VPE2 | Boolean | Override Config7.IVAD bit for CPU0/VPE2                                        |
| config7IVAD_CPU0_VPE3 | Boolean | Override Config7.IVAD bit for CPU0/VPE3                                        |
| config7IVAD_CPU1_VPE0 | Boolean | Override Config7.IVAD bit for CPU1/VPE0                                        |
| config7IVAD_CPU1_VPE1 | Boolean | Override Config7.IVAD bit for CPU1/VPE1                                        |
| config7IVAD_CPU1_VPE2 | Boolean | Override Config7.IVAD bit for CPU1/VPE2                                        |
| config7IVAD_CPU1_VPE3 | Boolean | Override Config7.IVAD bit for CPU1/VPE3                                        |
| config7IVAD_CPU2_VPE0 | Boolean | Override Config7.IVAD bit for CPU2/VPE0                                        |
| config7IVAD_CPU2_VPE1 | Boolean | Override Config7.IVAD bit for CPU2/VPE1                                        |
| config7IVAD_CPU2_VPE2 | Boolean | Override Config7.IVAD bit for CPU2/VPE2                                        |
| config7IVAD_CPU2_VPE3 | Boolean | Override Config7.IVAD bit for CPU2/VPE3                                        |
| config7IVAD_CPU3_VPE0 | Boolean | Override Config7.IVAD bit for CPU3/VPE0                                        |
| config7IVAD_CPU3_VPE1 | Boolean | Override Config7.IVAD bit for CPU3/VPE1                                        |
| config7IVAD_CPU3_VPE2 | Boolean | Override Config7.IVAD bit for CPU3/VPE2                                        |
| config7IVAD_CPU3_VPE3 | Boolean | Override Config7.IVAD bit for CPU3/VPE3                                        |

| a - TILL D. CIDILL LIDDO  |         |                                                  |
|---------------------------|---------|--------------------------------------------------|
| config7IVAD_CPU4_VPE0     | Boolean | Override Config7.IVAD bit for CPU4/VPE0          |
| config7IVAD_CPU4_VPE1     | Boolean | Override Config7.IVAD bit for CPU4/VPE1          |
| config7IVAD_CPU4_VPE2     | Boolean | Override Config7.IVAD bit for CPU4/VPE2          |
| config7IVAD_CPU4_VPE3     | Boolean | Override Config7.IVAD bit for CPU4/VPE3          |
| config7IVAD_CPU5_VPE0     | Boolean | Override Config7.IVAD bit for CPU5/VPE0          |
| config7IVAD_CPU5_VPE1     | Boolean | Override Config7.IVAD bit for CPU5/VPE1          |
| $config7IVAD\_CPU5\_VPE2$ | Boolean | Override Config7.IVAD bit for CPU5/VPE2          |
| $config7IVAD\_CPU5\_VPE3$ | Boolean | Override Config7.IVAD bit for CPU5/VPE3          |
| config7IVAD_CPU6_VPE0     | Boolean | Override Config7.IVAD bit for CPU6/VPE0          |
| config7IVAD_CPU6_VPE1     | Boolean | Override Config7.IVAD bit for CPU6/VPE1          |
| config7IVAD_CPU6_VPE2     | Boolean | Override Config7.IVAD bit for CPU6/VPE2          |
| config7IVAD_CPU6_VPE3     | Boolean | Override Config7.IVAD bit for CPU6/VPE3          |
| config7IVAD_CPU7_VPE0     | Boolean | Override Config7.IVAD bit for CPU7/VPE0          |
| config7IVAD_CPU7_VPE1     | Boolean | Override Config7.IVAD bit for CPU7/VPE1          |
| config7IVAD_CPU7_VPE2     | Boolean | Override Config7.IVAD bit for CPU7/VPE2          |
| config7IVAD_CPU7_VPE3     | Boolean | Override Config7.IVAD bit for CPU7/VPE3          |
| config7RPS_CPU0_VPE0      | Boolean | Override Config7.RPS bit for CPU0/VPE0           |
| config7RPS_CPU0_VPE1      | Boolean | Override Config7.RPS bit for CPU0/VPE1           |
| config7RPS_CPU0_VPE2      | Boolean | Override Config7.RPS bit for CPU0/VPE2           |
| config7RPS_CPU0_VPE3      | Boolean | Override Config7.RPS bit for CPU0/VPE3           |
| config7RPS_CPU1_VPE0      | Boolean | Override Config7.RPS bit for CPU1/VPE0           |
| config7RPS_CPU1_VPE1      | Boolean | Override Config7.RPS bit for CPU1/VPE1           |
| config7RPS_CPU1_VPE2      | Boolean | Override Config7.RPS bit for CPU1/VPE2           |
| config7RPS_CPU1_VPE3      | Boolean | Override Config7.RPS bit for CPU1/VPE3           |
| config7RPS_CPU2_VPE0      | Boolean | Override Config7.RPS bit for CPU2/VPE0           |
| config7RPS_CPU2_VPE1      | Boolean | Override Config7.RPS bit for CPU2/VPE1           |
| config7RPS_CPU2_VPE2      | Boolean | Override Config7.RPS bit for CPU2/VPE2           |
| config7RPS_CPU2_VPE3      | Boolean | Override Config7.RPS bit for CPU2/VPE3           |
| config7RPS_CPU3_VPE0      | Boolean | Override Config7.RPS bit for CPU3/VPE0           |
| config7RPS_CPU3_VPE1      | Boolean | Override Config7.RPS bit for CPU3/VPE1           |
| config7RPS_CPU3_VPE1      | Boolean |                                                  |
|                           | Boolean | Override Config7.RPS bit for CPU3/VPE2           |
| config7RPS_CPU3_VPE3      |         | Override Config7.RPS bit for CPU3/VPE3           |
| config7RPS_CPU4_VPE0      | Boolean | Override Config7.RPS bit for CPU4/VPE0           |
| config7RPS_CPU4_VPE1      | Boolean | Override Config7.RPS bit for CPU4/VPE1           |
| config7RPS_CPU4_VPE2      | Boolean | Override Config7.RPS bit for CPU4/VPE2           |
| config7RPS_CPU4_VPE3      | Boolean | Override Config7.RPS bit for CPU4/VPE3           |
| config7RPS_CPU5_VPE0      | Boolean | Override Config7.RPS bit for CPU5/VPE0           |
| config7RPS_CPU5_VPE1      | Boolean | Override Config7.RPS bit for CPU5/VPE1           |
| config7RPS_CPU5_VPE2      | Boolean | Override Config7.RPS bit for CPU5/VPE2           |
| config7RPS_CPU5_VPE3      | Boolean | Override Config7.RPS bit for CPU5/VPE3           |
| config7RPS_CPU6_VPE0      | Boolean | Override Config7.RPS bit for CPU6/VPE0           |
| config7RPS_CPU6_VPE1      | Boolean | Override Config7.RPS bit for CPU6/VPE1           |
| config7RPS_CPU6_VPE2      | Boolean | Override Config7.RPS bit for CPU6/VPE2           |
| config7RPS_CPU6_VPE3      | Boolean | Override Config7.RPS bit for CPU6/VPE3           |
| config7RPS_CPU7_VPE0      | Boolean | Override Config7.RPS bit for CPU7/VPE0           |
| config7RPS_CPU7_VPE1      | Boolean | Override Config7.RPS bit for CPU7/VPE1           |
| config7RPS_CPU7_VPE2      | Boolean | Override Config7.RPS bit for CPU7/VPE2           |
| config7RPS_CPU7_VPE3      | Boolean | Override Config7.RPS bit for CPU7/VPE3           |
| statusFR                  | Boolean | Override power on value in Status.FR (Floating   |
|                           |         | point register mode)                             |
| fcsrABS2008               | Boolean | Override FCSR.ABS2008 (ABS/NEG compliant         |
|                           |         | with IEEE 754-2008)                              |
| fcsrNAN2008               | Boolean | Override FCSR.NAN2008 (QNaN/SNaN encodings       |
|                           |         | match IEEE 754-2008 recommendation)              |
| numMaarRegs               | Uns32   | Override number of MAAR registers (must be even) |
| srsconf0SRS1              | Uns32   | Override the SRS1 field in SRSConf0 register     |

| srsconf0SRS2                 | Uns32   | Override the SRS2 field in SRSConf0 register                                                             |  |
|------------------------------|---------|----------------------------------------------------------------------------------------------------------|--|
| srsconf0SRS3                 | Uns32   | Override the SRS3 field in SRSConf0 register                                                             |  |
| wiredLimit                   | Uns32   | Override Limit field of the Wired register                                                               |  |
| wiredLimitBits               | Uns32   | Override width of Limit field of the Wired register                                                      |  |
| wiredWiredBits               | Uns32   | Override width of Elinit held of the Wired register  Override width of Wired field of the Wired register |  |
| cdmmBaseCI                   | Boolean | Override CDMMBase.CI                                                                                     |  |
| parityEnable                 | Uns32   | Specify error detection support: 0 - none; 1 - parity;                                                   |  |
|                              |         | 2 - ECC                                                                                                  |  |
| useMpTb                      | Boolean | Override Use of multi-processor test bench                                                               |  |
| ExceptionBase                | Uns32   | Specify the BEV Exception Base address. (use GCR_Cx_RESET_BASE on CMP processors)                        |  |
| UseExceptionBase             | Boolean | Set to one to use ExceptionBase[29:12] as the corresponding BEV address bits                             |  |
| l1BufferCache                | Boolean | L1 Buffer Cache                                                                                          |  |
| GCU_EX                       | Boolean | CMP system only: GCR custom block present                                                                |  |
| GIC_EX                       | Boolean | CMP system only: GIC unit present                                                                        |  |
| CPC_EX                       | Boolean | CMP system only: CPC unit present                                                                        |  |
| TIMER_ROUTABLE               | Boolean | CMP system only: cpu timer interrupt routable                                                            |  |
|                              |         | within cluster                                                                                           |  |
| SWINT_ROUTABLE               | Boolean | CMP system only: software interrupt routable                                                             |  |
|                              |         | within cluster                                                                                           |  |
| PERFCNT_ROUTABLE             | Boolean | CMP system only: performance counter interrupt                                                           |  |
|                              |         | routable within cluster                                                                                  |  |
| FDC_ROUTABLE                 | Boolean | CMP system only: fast debug channel interrupt                                                            |  |
|                              |         | routable within cluster                                                                                  |  |
| GCR_PCORES                   | Uns32   | CMP system only: override                                                                                |  |
| 0.0101                       | 0 0     | GCR_CONFIG.PCORES (number of cores-1)                                                                    |  |
| GCR_ADDR_REGIONS             | Uns32   | CMP system only: override                                                                                |  |
|                              |         | GCR_CONFIG.ADDR_REGIONS (number of                                                                       |  |
|                              |         | MMIO address regions)                                                                                    |  |
| GCR_NUMAUX                   | Uns32   | CMP system only: override                                                                                |  |
|                              |         | GCR_CONFIG.NUMAUX (number of auxil-                                                                      |  |
|                              |         | iary memory ports)                                                                                       |  |
| GCR_BASE                     | Uns64   | CMP system only: override                                                                                |  |
|                              |         | GCR_BASE.GCR_BASE (default GCR regis-                                                                    |  |
|                              |         | ter address)                                                                                             |  |
| GCR_MINOR_REV                | Uns32   | CMP system only: override                                                                                |  |
|                              |         | GCR_REV.MINOR_REV                                                                                        |  |
| GCR_MAJOR_REV                | Uns32   | CMP system only: override                                                                                |  |
|                              |         | GCR_REV.MAJOR_REV                                                                                        |  |
| GCR_CACHE_MINOR_REV          | Uns32   | CMP system only: override                                                                                |  |
|                              |         | GCR_CACHE_REV.MINOR_REV                                                                                  |  |
| GCR_CACHE_MAJOR_REV          | Uns32   | CMP system only: override                                                                                |  |
| GCR_L2_ASSOC                 | II20    | GCR_CACHE_REV.MAJOR_REV                                                                                  |  |
| GUR_L2_A55UU                 | Uns32   | CMP system only: override GCR_L2_CONFIG.ASSOC                                                            |  |
| GCR_L2_SET_SIZE              | Uns32   |                                                                                                          |  |
| GCR_LZ_SET_SIZE              | Ulis52  | CMP system only: override GCR_L2_CONFIG.SET_SIZE                                                         |  |
| GCR_SYS_CONFIG2_MAX_VP_WIDTH | Uns32   |                                                                                                          |  |
| GUR-SIS-UUNFIGZ-WAA-VP-WIDIH | Uns32   | CMP system only: override GCR_SYS_CONFIG2.MAX_VP_WIDTH                                                   |  |
| CCD IOCHI MINOP DEV          | II20    |                                                                                                          |  |
| GCR_IOCU1_MINOR_REV          | Uns32   | CMP system only: override                                                                                |  |
| GCR_IOCU1_MAJOR_REV          | II20    | GCR_IOCU1_REV.MINOR_REV                                                                                  |  |
| GURLIUUTLMAJUK_KEV           | Uns32   | CMP system only: override                                                                                |  |
| CCD DEV DACE                 | 1100    | GCR_IOCU1_REV.MAJOR_REV                                                                                  |  |
| GCR_BEV_BASE                 | Uns32   | CMP system only: override GCR_BEV_BASE                                                                   |  |

| GCR_KX_BASE_MODE         | Boolean | CMP system only: override BEV_BASE_MODE & RESET_BASE_MODE         |
|--------------------------|---------|-------------------------------------------------------------------|
| GCR_MMIO_REQ_LIMIT       | Uns32   | CMP system only: override GCR_MMIO_REQ_LIMIT.MMIO_REQ_LIMIT value |
| GCR_MMIO0_BOTTOM         | Uns64   | CMP system only: override GCR_MMIO0_BOTTOM register value         |
| GCR_MMIO0_TOP_ADDR       | Uns32   | CMP system only: override GCR_MMIO0_TOP.TOP_ADDR value            |
| GCR_MMIO1_BOTTOM         | Uns64   | CMP system only: override GCR_MMIO1_BOTTOM register value         |
| GCR_MMIO1_TOP_ADDR       | Uns32   | CMP system only: override GCR_MMIO1_TOP.TOP_ADDR value            |
| GCR_MMIO2_BOTTOM         | Uns64   | CMP system only: override GCR_MMIO2_BOTTOM register value         |
| GCR_MMIO2_TOP_ADDR       | Uns32   | CMP system only: override GCR_MMIO2_TOP.TOP_ADDR value            |
| GCR_MMIO3_BOTTOM         | Uns64   | CMP system only: override GCR_MMIO3_BOTTOM register value         |
| GCR_MMIO3_TOP_ADDR       | Uns32   | CMP system only: override GCR_MMIO3_TOP.TOP_ADDR value            |
| GIC_NUMINTERRUPTS        | Uns32   | CMP system only: override GIC_SH_CONFIG.NUMINTERRUPTS             |
| GIC_COUNTBITS            | Uns32   | CMP system only: override GIC_SH_CONFIG.COUNTBITS                 |
| GIC_MINOR_REV            | Uns32   | CMP system only: override GIC_SH_REVISION.MINOR_REV               |
| GIC_MAJOR_REV            | Uns32   | CMP system only: override GIC_SH_REVISION.MAJOR_REV               |
| GIC_NUM_TEAMS            | Uns32   | CMP system only: override GIC_SH_DBG_CONFIG.NUM_TEAMS             |
| GIC_TRIG_RESET           | Uns32   | CMP system only: Zero value of GIC_SH_TRIG_[31_0, 63_32]          |
| GIC_PVPES                | Uns32   | CMP system only: override GIC_SH_CONFIG.PVPE                      |
| CPC_MICROSTEP            | Uns32   | CMP system only: override CPC_SEQDEL.MICROSTEP                    |
| CPC_RAILDELAY            | Uns32   | CMP system only: override CPC_RAIL.RAILDELAY                      |
| CPC_RESETLEN             | Uns32   | CMP system only: override CPC_RESETLEN.RESETLEN                   |
| CPC_MINOR_REV            | Uns32   | CMP system only: override CPC_REVISION.MINOR_REV                  |
| CPC_MAJOR_REV            | Uns32   | CMP system only: override CPC_REVISION.MAJOR_REV                  |
| GIC_SH_GID_CONFIG31_0    | Uns32   | CMP system only: override GIC_SH_GID_CONFIG[31_0]                 |
| GIC_SH_GID_CONFIG63_32   | Uns32   | CMP system only: override GIC_SH_GID_CONFIG[63_32]                |
| GIC_SH_GID_CONFIG95_64   | Uns32   | CMP system only: override GIC_SH_GID_CONFIG[95_64]                |
| GIC_SH_GID_CONFIG127_96  | Uns32   | CMP system only: override<br>GIC_SH_GID_CONFIG[127_96]            |
| GIC_SH_GID_CONFIG159_128 | Uns32   | CMP system only: override GIC_SH_GID_CONFIG[159_128]              |
| GIC_SH_GID_CONFIG191_160 | Uns32   | CMP system only: override GIC_SH_GID_CONFIG[191_160]              |

|                           | 112022 | CMP greater only                                     |
|---------------------------|--------|------------------------------------------------------|
| GIC_SH_GID_CONFIG223_192  | Uns32  | CMP system only: override GIC_SH_GID_CONFIG[223_192] |
| GIC_SH_GID_CONFIG255_224  | Uns32  | CMP system only: override                            |
| G10_511_G1D_CONF1G255_224 | Clis52 | GIC_SH_GID_CONFIG[255_224]                           |
| GCR_C0_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
|                           | 011502 | core 0                                               |
| GCR_C1_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
|                           |        | core 1                                               |
| GCR_C2_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
|                           |        | core 2                                               |
| GCR_C3_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
|                           |        | core 3                                               |
| GCR_C4_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
|                           |        | core 4                                               |
| GCR_C5_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
|                           |        | core 5                                               |
| GCR_C6_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
| GGD GE DEGET DAGE         |        | core 6                                               |
| GCR_C7_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
| GCR_C8_RESET_BASE         | 11 00  | core 7                                               |
| GCR_C8_RESET_BASE         | Uns32  | CMP system only: GCR_CL_RESET_BASE for               |
| GCR_C9_RESET_BASE         | Uns32  | core 8  CMP system only: GCR_CL_RESET_BASE for       |
| GCR_C9_RESET_BASE         | Uns32  | core 9                                               |
| GCR_C0_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
| GCR-CO-RESET-EAT-DASE     | Ulisaz | for core 0                                           |
| GCR_C1_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                           | 011592 | for core 1                                           |
| GCR_C2_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                           |        | for core 2                                           |
| GCR_C3_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                           |        | for core 3                                           |
| GCR_C4_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                           |        | for core 4                                           |
| GCR_C5_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                           |        | for core 5                                           |
| GCR_C6_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                           |        | for core 6                                           |
| GCR_C7_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
| CCD CO DECEMENT DACE      | 11 00  | for core 7                                           |
| GCR_C8_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE for core 8    |
| GCR_C9_RESET_EXT_BASE     | Uns32  | CMP system only: GCR_CL_RESET_EXT_BASE               |
| GCR_C9_RESET_EXT_DASE     | Ulisaz | for core 9                                           |
| CPC_C0_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 0                |
| CPC_C1_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 1                |
| CPC_C2_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 2                |
| CPC_C3_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 3                |
| CPC_C4_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 4                |
| CPC_C5_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 5                |
| CPC_C6_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 6                |
| CPC_C7_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 7                |
| CPC_C8_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 8                |
| CPC_C9_VP_EN              | Uns32  | CMP system only: CPC_VP_EN for core 9                |
| EIC_OPTION                | Uns32  | Override the external interrupt controller           |
|                           |        | EIC_OPTION                                           |

| ster jister gister ster ster ster ster ster ster ster |
|-------------------------------------------------------|
| gister<br>ster<br>ister<br>ister<br>ster<br>ster      |
| ster<br>ister<br>ister<br>ster<br>ster                |
| ister<br>ister<br>ster<br>ster                        |
| ster<br>ster                                          |
| ster<br>ster                                          |
| ster                                                  |
|                                                       |
| gister                                                |
|                                                       |
| egister                                               |
| us register                                           |
| us register                                           |
| register                                              |
| Ctl register                                          |
| tl register                                           |
| M region                                              |
| O                                                     |
| M region                                              |
| 's tag (used                                          |
| reset)                                                |
| region prior                                          |
| 0 1                                                   |
| M region                                              |
| O                                                     |
| AM region                                             |
| egion's tag                                           |
| orior to re-                                          |
|                                                       |
|                                                       |
| M region                                              |
| -0 -                                                  |
| AM region                                             |
| egion's tag                                           |
| orior to re-                                          |
|                                                       |
| AM region                                             |
|                                                       |
| n signaling:                                          |
| eckCCA or                                             |
| ~ <b>*</b>                                            |
| ECC; in                                               |
| , 111                                                 |
|                                                       |

Table 8.1: Parameters that can be set in: CMP

### 8.1 Parameter values

These are the current parameter values.

| Name        | Value   |
|-------------|---------|
| (Others)    |         |
| variant     | P6600   |
| endian      | none    |
| cacheenable | default |

| h-J-L                        | 0   |
|------------------------------|-----|
| cachedebug                   | 0   |
| cacheextbiuinfo              | 0x0 |
| mipsHexFile                  |     |
| IMPERAS_MIPS_AVP_OPCODES     | F   |
| cacheIndexBypassTLB          | F   |
| MIPS_TRACE                   | F   |
| gprNames                     | F   |
| supervisorMode               | F   |
| busErrors                    | Т   |
| fixedMMU                     | F   |
| fixedDbgRegSize              | F   |
| removeDSP                    | F   |
| removeCMP                    | F   |
| removeFP                     | F   |
| removeFTLB                   | F   |
| isISA                        | F   |
| hiddenTLBentries             | F   |
| perfCounters                 | 0   |
| MTFPU                        | 0   |
| supportDenormals             | F   |
| VPE0MaxTC                    | 0   |
| VPE1MaxTC                    | 0   |
| segBits                      | 0   |
| mpuRegions                   | 0   |
| mpuType                      | 0   |
| mpuEnable                    | F   |
| mpuSegment0                  | 0   |
| mpuSegment1                  | 0   |
| mpuSegment2                  | 0   |
| mpuSegment3                  | 0   |
| mpuSegment4                  | 0   |
| mpuSegment5                  | 0   |
| mpuSegment6                  | 0   |
| mpuSegment7                  | 0   |
| mpuSegment8                  | 0   |
| mpuSegment9                  | 0   |
| mpuSegment10                 | 0   |
| mpuSegment11                 | 0   |
| mpuSegment12                 | 0   |
| mpuSegment12<br>mpuSegment13 | 0   |
| mpuSegment14                 | 0   |
| mpuSegment14<br>mpuSegment15 | 0   |
| mvpconf0vpe                  | 0   |
| tcDisable                    |     |
|                              | 0   |
| vpeDisable                   | U   |

| mvpconf0tc           | 0    |
|----------------------|------|
| mvpconf0pcp          | F    |
| mvpconf0tcp          | F    |
| mvpconf1c1f          | F    |
| mvpcontrolPolicyMode | F    |
| hasFDC               | 0    |
| licenseWarningDays   | 15   |
| MIPS_UHI             | F    |
| mipsUhiArgs          |      |
| mipsUhiJail          |      |
| MIPS_DV_MODE         | F    |
| MIPS_MAGIC_OPCODES   | F    |
| enableTrickbox       | F    |
| fpuexcdisable        | F    |
| TRU_PRESENT          | F    |
| ucLLwordsLocked      | 0    |
| FUSA                 | F    |
| CPC_FAULT_SUPPORTED  | 0    |
| CPC_FAULT_ENABLE     | 0    |
| cop2Bits             | 32   |
| cop2FileName         |      |
| udiConfig            | 0    |
| udiFileName          |      |
| vectoredinterrupt    | F    |
| externalinterrupt    | F    |
| rootFixedMMU         | F    |
| rootMMUSizeM1        | 0    |
| srsctlHSS            | 0    |
| firPS                | 0    |
| firHas2008           | 0    |
| usePreciseFpu        | 0    |
| simulateLite         | NONE |
| pridCompanyOptions   | 0    |
| pridRevision         | 0    |
| globalClusterNum     | 0    |
| intctlIPTI           | 0    |
| intctlIPFDC          | 0    |
| intctlIPPCI          | 0    |
| numWatch             | 0    |
| xconfigSpecified     | F    |
| segcfg0PA            | 0    |
| segcfg1PA            | 0    |
| segcfg2PA            | 0    |
| segcfg3PA            | 0    |
| segcfg4PA            | 0    |
| ~~~~~                |      |

| segcfg5PA             | 0 |
|-----------------------|---|
| segcfg0AM             | 0 |
| segcfg1AM             | 0 |
| segcfg2AM             | 0 |
| segcfg3AM             | 0 |
| segcfg4AM             | 0 |
| segcfg5AM             | 0 |
| segcfg0EU             | 0 |
| segcfg1EU             | 0 |
| segcfg2EU             | 0 |
| segcfg3EU             | 0 |
| segcfg4EU             | 0 |
| segcfg5EU             | 0 |
| segcfg0C              | 0 |
| segcfg1C              | 0 |
| segcfg2C              | 0 |
| segcfg3C              | 0 |
| segcfg4C              | 0 |
| segcfg5C              | 0 |
| cdmmSize              | 0 |
| configAR              | 0 |
| configBM              | 0 |
| configDSP             | F |
| configISP             | F |
| configK0              | 0 |
| configKU              | 0 |
| configK23             | 0 |
| configMDU             | F |
| configMM              | F |
| configMT              | 0 |
| configSB              | F |
| configBCP             | F |
| MIPS16eASE            | F |
| config1DA             | 0 |
| config1DL             | 0 |
| config1DS             | 0 |
| config1EP             | F |
| config1IA             | 0 |
| config1IL             | 0 |
| config1IS             | 0 |
| config1MMUSizeM1      | 0 |
| config1MMUSizeM1_VPE1 | 0 |
| config1MMUSizeM1_VPE2 | 0 |
| config1MMUSizeM1_VPE3 | 0 |
| config1WR             | F |

| oon f m1DC         | F |
|--------------------|---|
| config1PC          |   |
| config1C2          | F |
| config2SU          | 0 |
| config2SS          | 0 |
| config2SL          | 0 |
| config2SA          | 0 |
| config3BI          | F |
| config3BP          | F |
| config3CDMM        | F |
| config3CTXTC       | F |
| config3DSPP        | F |
| config3DSP2P       | F |
| config3IPLW        | 0 |
| config3ISA         | 0 |
| config3ISAOnExc    | F |
| config3ITL         | F |
| config3LPA         | F |
| config3MCU         | F |
| config3MMAR        | 0 |
| config3RXI         | F |
| config3SC          | F |
| config3ULRI        | F |
| config3VZ          | F |
| config3MSAP        | F |
| config3CMGCR       | F |
| config3SP          | F |
| config3TL          | 0 |
| config3PW          | F |
| config4AE          | F |
| config4IE          | 0 |
| config4MMUConfig   | 0 |
| config4MMUExtDef   | 0 |
| config4VTLBSizeExt | 0 |
| config4KScrExist   | 0 |
| config5EVA         | F |
| config5LLB         | F |
| config5MRP         | F |
| config5NFExists    | F |
| mips32Macro        | F |
| config5MSAEn       | F |
| config5MVH         | F |
| config5DEC         | F |
| config5GI          | 0 |
| config5CRCP        | F |
| config5VP          | F |
| U- ·               |   |

| config6FTI PEn                               | F  |
|----------------------------------------------|----|
| config6FTLBEn                                | F  |
| config7AR<br>config7DCIDX_MODE               | 0  |
| config7BCIDA_MODE                            | F  |
| config7IAR                                   | F  |
| config7WII                                   | F  |
| config7ES                                    | 0  |
| config7WR                                    | F  |
| config7FPR                                   | F  |
| config7USP                                   | 0  |
| config7BTLM                                  | F  |
| config7BusSlp                                | F  |
| config7IVAD                                  | F  |
| config7RPS                                   | F  |
| config7IAR_CPU0_VPE0                         | F  |
| config7IAR_CPU0_VPE1                         | F  |
| config7IAR_CPU0_VPE2                         | F  |
|                                              | F  |
| config7IAR_CPU0_VPE3<br>config7IAR_CPU1_VPE0 | F  |
| config7IAR_CPU1_VPE1                         | F  |
| config7IAR_CPU1_VPE2                         | F  |
| config7IAR_CPU1_VPE3                         | F  |
| config7IAR_CPU2_VPE0                         | F  |
| config7IAR_CPU2_VPE1                         | F  |
| config7IAR_CPU2_VPE2                         | F  |
| config7IAR_CPU2_VPE3                         | F  |
| config7IAR_CPU3_VPE0                         | F  |
| config7IAR_CPU3_VPE1                         | F  |
| config7IAR_CPU3_VPE2                         | F  |
| config7IAR_CPU3_VPE3                         | F  |
| config7IAR_CPU4_VPE0                         | F  |
| config7IAR_CPU4_VPE1                         | F  |
| config7IAR_CPU4_VPE2                         | F  |
| config7IAR_CPU4_VPE3                         | F  |
| config7IAR_CPU5_VPE0                         | F  |
| config7IAR_CPU5_VPE1                         | F  |
| config7IAR_CPU5_VPE2                         | F  |
| config7IAR_CPU5_VPE3                         | F  |
| config7IAR_CPU6_VPE0                         | F  |
| config7IAR_CPU6_VPE1                         | F  |
| config7IAR_CPU6_VPE2                         | F  |
| config7IAR_CPU6_VPE3                         | F  |
| config7IAR_CPU7_VPE0                         | F  |
| config7IAR_CPU7_VPE1                         | F  |
| config7IAR_CPU7_VPE2                         | F  |
| comgratit_or or_vr mz                        | I. |

| config7IAR_CPU7_VPE3  | F |
|-----------------------|---|
| config7IVAD_CPU0_VPE0 | F |
| config7IVAD_CPU0_VPE1 | F |
| config7IVAD_CPU0_VPE2 | F |
| config7IVAD_CPU0_VPE3 | F |
| config7IVAD_CPU1_VPE0 | F |
| config7IVAD_CPU1_VPE1 | F |
| config7IVAD_CPU1_VPE2 | F |
| config7IVAD_CPU1_VPE3 | F |
| config7IVAD_CPU2_VPE0 | F |
| config7IVAD_CPU2_VPE1 | F |
| config7IVAD_CPU2_VPE2 | F |
| config7IVAD_CPU2_VPE3 | F |
| config7IVAD_CPU3_VPE0 | F |
| config7IVAD_CPU3_VPE1 | F |
| config7IVAD_CPU3_VPE2 | F |
| config7IVAD_CPU3_VPE3 | F |
| config7IVAD_CPU4_VPE0 | F |
| config7IVAD_CPU4_VPE1 | F |
| config7IVAD_CPU4_VPE2 | F |
| config7IVAD_CPU4_VPE3 | F |
| config7IVAD_CPU5_VPE0 | F |
| config7IVAD_CPU5_VPE1 | F |
| config7IVAD_CPU5_VPE2 | F |
| config7IVAD_CPU5_VPE3 | F |
| config7IVAD_CPU6_VPE0 | F |
| config7IVAD_CPU6_VPE1 | F |
| config7IVAD_CPU6_VPE2 | F |
| config7IVAD_CPU6_VPE3 | F |
| config7IVAD_CPU7_VPE0 | F |
| config7IVAD_CPU7_VPE1 | F |
| config7IVAD_CPU7_VPE2 | F |
| config7IVAD_CPU7_VPE3 | F |
| config7RPS_CPU0_VPE0  | F |
| config7RPS_CPU0_VPE1  | F |
| config7RPS_CPU0_VPE2  | F |
| config7RPS_CPU0_VPE3  | F |
| config7RPS_CPU1_VPE0  | F |
| config7RPS_CPU1_VPE1  | F |
| config7RPS_CPU1_VPE2  | F |
| config7RPS_CPU1_VPE3  | F |
| config7RPS_CPU2_VPE0  | F |
| config7RPS_CPU2_VPE1  | F |
| config7RPS_CPU2_VPE2  | F |
| config7RPS_CPU2_VPE3  | F |

| aanfa7DDC CDII2 VDE0 | F |
|----------------------|---|
| config7RPS_CPU3_VPE0 | F |
| config7RPS_CPU3_VPE1 |   |
| config7RPS_CPU3_VPE2 | F |
| config7RPS_CPU3_VPE3 | F |
| config7RPS_CPU4_VPE0 | F |
| config7RPS_CPU4_VPE1 | F |
| config7RPS_CPU4_VPE2 | F |
| config7RPS_CPU4_VPE3 | F |
| config7RPS_CPU5_VPE0 | F |
| config7RPS_CPU5_VPE1 | F |
| config7RPS_CPU5_VPE2 | F |
| config7RPS_CPU5_VPE3 | F |
| config7RPS_CPU6_VPE0 | F |
| config7RPS_CPU6_VPE1 | F |
| config7RPS_CPU6_VPE2 | F |
| config7RPS_CPU6_VPE3 | F |
| config7RPS_CPU7_VPE0 | F |
| config7RPS_CPU7_VPE1 | F |
| config7RPS_CPU7_VPE2 | F |
| config7RPS_CPU7_VPE3 | F |
| statusFR             | F |
| fcsrABS2008          | F |
| fcsrNAN2008          | F |
| numMaarRegs          | 6 |
| srsconf0SRS1         | 0 |
| srsconf0SRS2         | 0 |
| srsconf0SRS3         | 0 |
| wiredLimit           | 0 |
| wiredLimitBits       | 0 |
| wiredWiredBits       | 0 |
| cdmmBaseCI           | F |
| parityEnable         | 1 |
| useMpTb              | T |
| ExceptionBase        | 0 |
| UseExceptionBase     | F |
| 11BufferCache        | F |
| GCU_EX               | F |
| GIC_EX               | F |
| CPC_EX               | F |
| TIMER_ROUTABLE       | F |
| SWINT_ROUTABLE       | F |
| PERFCNT_ROUTABLE     | F |
| FDC_ROUTABLE         | F |
| GCR.PCORES           | 0 |
| GCR_ADDR_REGIONS     |   |
| GULADDL-KEGIUNS      | 0 |

| GCR_NUMAUX                   | 0 |
|------------------------------|---|
| GCR_BASE                     | 0 |
| GCR_MINOR_REV                | 0 |
| GCR_MAJOR_REV                | 0 |
| GCR_CACHE_MINOR_REV          | 0 |
|                              | 0 |
| GCR_CACHE_MAJOR_REV          | 0 |
| GCR_L2_ASSOC                 | 0 |
| GCR_L2_SET_SIZE              | 0 |
| GCR_SYS_CONFIG2_MAX_VP_WIDTH | 0 |
| GCR_IOCU1_MINOR_REV          | 0 |
| GCR_IOCU1_MAJOR_REV          | 0 |
| GCR_BEV_BASE                 | 0 |
| GCR_KX_BASE_MODE             | F |
| GCR_MMIO_REQ_LIMIT           | 0 |
| GCR_MMIO0_BOTTOM             | 0 |
| GCR_MMIO0_TOP_ADDR           | 0 |
| GCR_MMIO1_BOTTOM             | 0 |
| GCR_MMIO1_TOP_ADDR           | 0 |
| GCR_MMIO2_BOTTOM             | 0 |
| GCR_MMIO2_TOP_ADDR           | 0 |
| GCR_MMIO3_BOTTOM             | 0 |
| GCR_MMIO3_TOP_ADDR           | 0 |
| GIC_NUMINTERRUPTS            | 0 |
| GIC_COUNTBITS                | 0 |
| GIC_MINOR_REV                | 0 |
| GIC_MAJOR_REV                | 0 |
| GIC_NUM_TEAMS                | 7 |
| GIC_TRIG_RESET               | 0 |
| GIC_PVPES                    | 0 |
| CPC_MICROSTEP                | 0 |
| CPC_RAILDELAY                | 0 |
| CPC_RESETLEN                 | 0 |
| CPC_MINOR_REV                | 0 |
| CPC_MAJOR_REV                | 0 |
| GIC_SH_GID_CONFIG31_0        | 0 |
| GIC_SH_GID_CONFIG63_32       | 0 |
| GIC_SH_GID_CONFIG95_64       | 0 |
| GIC_SH_GID_CONFIG127_96      | 0 |
| GIC_SH_GID_CONFIG159_128     | 0 |
| GIC_SH_GID_CONFIG191_160     | 0 |
| GIC_SH_GID_CONFIG223_192     | 0 |
| GIC_SH_GID_CONFIG255_224     | 0 |
| GCR_C0_RESET_BASE            | 0 |
| GCR_C1_RESET_BASE            | 0 |
| GCR_C2_RESET_BASE            | 0 |
|                              |   |

| GCR_C3_RESET_BASE     | 0 |
|-----------------------|---|
| GCR_C4_RESET_BASE     | 0 |
| GCR_C5_RESET_BASE     | 0 |
| GCR_C6_RESET_BASE     | 0 |
| GCR_C7_RESET_BASE     | 0 |
| GCR_C8_RESET_BASE     | 0 |
| GCR_C9_RESET_BASE     | 0 |
| GCR_C0_RESET_EXT_BASE | 0 |
| GCR_C1_RESET_EXT_BASE | 0 |
| GCR_C2_RESET_EXT_BASE | 0 |
| GCR_C3_RESET_EXT_BASE | 0 |
| GCR_C4_RESET_EXT_BASE | 0 |
| GCR_C5_RESET_EXT_BASE | 0 |
| GCR_C6_RESET_EXT_BASE | 0 |
| GCR_C7_RESET_EXT_BASE | 0 |
| GCR_C8_RESET_EXT_BASE | 0 |
| GCR_C9_RESET_EXT_BASE | 0 |
| CPC_C0_VP_EN          | 0 |
| CPC_C1_VP_EN          | 0 |
| CPC_C2_VP_EN          | 0 |
| CPC_C3_VP_EN          | 0 |
| CPC_C4_VP_EN          | 0 |
| CPC_C5_VP_EN          | 0 |
| CPC_C6_VP_EN          | 0 |
| CPC_C7_VP_EN          | 0 |
| CPC_C8_VP_EN          | 0 |
| CPC_C9_VP_EN          | 0 |
| EIC_OPTION            | 2 |
| guestCtl0RI           | 0 |
| guestCtl0MC           | 0 |
| guestCtl0CP0          | 0 |
| guestCtl0AT           | 0 |
| guestCtl0GT           | 0 |
| guestCtl0CG           | 0 |
| guestCtl0CF           | 0 |
| guestCtl0G1           | 0 |
| guestCtl0RAD          | 0 |
| guestCtl0DRG          | 0 |
| hasImpl17             | F |
| hasImpl16             | F |
| guestintctlIPTI       | 0 |
| guestintctlIPFDC      | 0 |
| guestintctlIPPCI      | 0 |
| ISPRAM_SIZE           | 0 |
| ISPRAM_BASE           | 0 |

| ISPRAM_ENABLE           | F     |
|-------------------------|-------|
| ISPRAM_FILE             |       |
| DSPRAM_SIZE             | 0     |
| DSPRAM_BASE             | 0     |
| DSPRAM_ENABLE           | F     |
| DSPRAM_PRESENT          | F     |
| USPRAM_SIZE             | 0     |
| USPRAM_BASE             | 0     |
| USPRAM_ENABLE           | F     |
| USPRAM_FILE             |       |
| misalignedDataException | never |
| commitTlbwErr           | F     |

Table 8.2: Parameter values

| Name                            | Type        | Description                                                                                                                  |
|---------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------|
| endian                          | Endian      | Model endian                                                                                                                 |
| cacheenable                     | Enumeration | Select cache model mode (default, tag or full)                                                                               |
| cachedebug                      | Uns32       | Cache debug flags                                                                                                            |
| cacheextbiuinfo                 | Pointer     | Pointer to platform-provided BIU cache info struc-                                                                           |
|                                 |             | ture                                                                                                                         |
| mipsHexFile                     | String      | Load a MIPS hex file (test-mode)                                                                                             |
| IMPERAS_MIPS_AVP_OPCODES        | Boolean     | Enable MIPS-specific magic Pass/Fail opcodes (specific for AVP test termination)                                             |
| ${\it cache Index By pass TLB}$ | Boolean     | When set, cache index ops do not generate TLB exceptions                                                                     |
| MIPS_TRACE                      | Boolean     | Enable MIPS-format trace output                                                                                              |
| gprNames                        | Boolean     | Disassemble the register names from the default ABI instead of register numbers for MIPS-format trace output                 |
| supervisorMode                  | Boolean     | Override whether processor implements supervisor mode                                                                        |
| busErrors                       | Boolean     | Override bus error exception behavior. When true, accesses of memory not defined by platform will cause bus error exceptions |
| fixedMMU                        | Boolean     | Override the MMU type to fixed mapping when true (sets Config.MT=3, Config.KU/K23=2 and Config1.MMUSizeM1=0)                 |
| ${\it fixedDbgRegSize}$         | Boolean     | Enable applications to debug on P5600 with GDB version 2015.06-05 and prior                                                  |
| removeDSP                       | Boolean     | Override the DSP-present configuration when true (sets Config3.DSPP/DSP2P=0)                                                 |
| removeCMP                       | Boolean     | Override the CMP-Present configuration when true (sets Config3.CMGCR and GCR_BASE to 0)                                      |
| removeFP                        | Boolean     | Override the FP-Present configuration when true (sets Config1.FP to 0)                                                       |
| removeFTLB                      | Boolean     | Override the FTLBEn configuration when true (disable FTLB)                                                                   |
| isISA                           | Boolean     | Enable to specify ISA model (reset address from ELF, all coprocessors enabled)                                               |
| hiddenTLBentries                | Boolean     | Deprecated - Instead set config1MMUSizeM1 to maximum value to improve performance                                            |
| perfCounters                    | Uns32       | Performance Counters                                                                                                         |

| MTFPU supportDenormals | Uns32   | Enable multi-threaded FPU (1:old mttc1 behavior, 2:new mttc1 behavior) |
|------------------------|---------|------------------------------------------------------------------------|
|                        | D '     | 2:new intici benavior)                                                 |
|                        | Looloom | Enable to specify that the FPU supports denormal                       |
| LIDEON TO              | Boolean | operands and results                                                   |
|                        | II20    | Specifies the maximum TCs initially on VPE0. Ig-                       |
| VPE0MaxTC              | Uns32   | nored if less than two VPEs configured.                                |
| VPE1MaxTC              | Uns32   |                                                                        |
| VPEIMAXIC              | Uns32   | Specifies the maximum TCs initially on VPE1. Ig-                       |
| D'4                    | II 90   | nored if less than three VPEs configured.                              |
| segBits                | Uns32   | Override the number of address bits implemented                        |
| ъ.                     | 11 00   | for 64 bit segments (MIPS64 Only)                                      |
| mpuRegions             | Uns32   | Number of regions for memory protection unit                           |
| mpuType                | Uns32   | Type of MPU implementation                                             |
| mpuEnable              | Boolean | Enable MPU2 segment control at reset                                   |
| mpuSegment0            | Uns32   | Attributes for segment 0 in MPU2 SegmentCon-                           |
|                        |         | trol_0 register                                                        |
| mpuSegment1            | Uns32   | Attributes for segment 1 in MPU2 SegmentCon-                           |
|                        |         | trol_0 register                                                        |
| mpuSegment2            | Uns32   | Attributes for segment 2 in MPU2 SegmentCon-                           |
|                        |         | trol_0 register                                                        |
| mpuSegment3            | Uns32   | Attributes for segment 3 in MPU2 SegmentCon-                           |
|                        |         | trol_0 register                                                        |
| mpuSegment4            | Uns32   | Attributes for segment 4 in MPU2 SegmentCon-                           |
| •                      |         | trol_1 register                                                        |
| mpuSegment5            | Uns32   | Attributes for segment 5 in MPU2 SegmentCon-                           |
| I and G                |         | trol_1 register                                                        |
| mpuSegment6            | Uns32   | Attributes for segment 6 in MPU2 SegmentCon-                           |
| mp ac ognicia o        | 011002  | trol_1 register                                                        |
| mpuSegment7            | Uns32   | Attributes for segment 7 in MPU2 SegmentCon-                           |
| inpusesment.           | 0 11302 | trol_1 register                                                        |
| mpuSegment8            | Uns32   | Attributes for segment 8 in MPU2 SegmentCon-                           |
| mpusegmento            | 0 11302 | trol_2 register                                                        |
| mpuSegment9            | Uns32   | Attributes for segment 9 in MPU2 SegmentCon-                           |
| mpusegments            | 011552  | trol_2 register                                                        |
| mpuSegment10           | Uns32   | Attributes for segment 10 in MPU2 SegmentCon-                          |
| mpusegment to          | 011852  | trol_2 register                                                        |
| mpuSegment11           | Uns32   | Attributes for segment 11 in MPU2 SegmentCon-                          |
| mpusegment11           | Ulis52  | trol_2 register                                                        |
| mpuSegment12           | Uns32   | Attributes for segment 12 in MPU2 SegmentCon-                          |
| mpuSegment12           | Uns32   |                                                                        |
| 0 110                  | 11 00   | trol_3 register                                                        |
| mpuSegment13           | Uns32   | Attributes for segment 13 in MPU2 SegmentCon-                          |
| 0 111                  | 11 00   | trol-3 register                                                        |
| mpuSegment14           | Uns32   | Attributes for segment 14 in MPU2 SegmentCon-                          |
| -                      |         | trol_3 register                                                        |
| mpuSegment15           | Uns32   | Attributes for segment 15 in MPU2 SegmentCon-                          |
|                        |         | trol_3 register                                                        |
| mvpconf0vpe            | Uns32   | Override MVPConf0.PVPE                                                 |
| tcDisable              | Uns32   | Number of disabled TCs                                                 |
| vpeDisable             | Uns32   | Number of disabled VPEs                                                |
| mvpconf0tc             | Uns32   | Override MVPConf0.PTC                                                  |
| mvpconf0pcp            | Boolean | Override MVPConf0.PCP                                                  |
| mvpconf0tcp            | Boolean | Override MVPConf0.TCP                                                  |
| mvpconf1c1f            | Boolean | Override MVPConf.C1F                                                   |
| mvpcontrolPolicyMode   | Boolean | Override MVPControl.POLICY_MODE                                        |
| hasFDC                 | Uns32   | Specify the size of Fast Debug Channel register                        |
|                        |         | block                                                                  |

| 1:                     | Uns32          | Specify the number of days before a license expires                                      |
|------------------------|----------------|------------------------------------------------------------------------------------------|
| licenseWarningDays     | Uns32          | to start issuing a warning. 0 disables warnings.                                         |
| MIPS_UHI               | Boolean        | Enable MIPS-Unified Hosting interface                                                    |
| mipsUhiArgs            | String         | Specifies UHI arguments string separated by spaces                                       |
| mipsUhiJail            | String         | Specifies UHI jailroot                                                                   |
| MIPS_DV_MODE           | Boolean        | Enable Design Verification mode                                                          |
| MIPS_MAGIC_OPCODES     | Boolean        | Enable MIPS-specific magic Pass/Fail opcodes                                             |
| enableTrickbox         | Boolean        | Enable trickbox addresses (specific for AVP)                                             |
| fpuexcdisable          | Boolean        | Disable FPU exceptions                                                                   |
| TRU_PRESENT            | Boolean        | Disable or Enable based on TRU presence to con-                                          |
| THOU TRESERVE          | Doolean        | trol certain fields (e.x.perfCtl.PCTD                                                    |
| ucLLwordsLocked        | Uns32          | Numbers of words (4 byte) an uncached LL is lock-                                        |
| dell werdelle died     | 011302         | ing. Maximum: 4K                                                                         |
| FUSA                   | Boolean        | Enable Functional Safety                                                                 |
| CPC_FAULT_SUPPORTED    | Uns32          | Specify the value for Functional Safety Supported                                        |
|                        |                | register                                                                                 |
| CPC_FAULT_ENABLE       | Uns32          | Specify the value for Functional Safety Enable reg-                                      |
|                        |                | ister                                                                                    |
| cop2Bits               | Uns32          | Specifies width in bits of COP2 registers (32 or 64)                                     |
| cop2FileName           | String         | Specifies COP2 dynamically-loaded object                                                 |
| _                      |                | (.so/.dll) defining COP2 instructions                                                    |
| udiConfig              | Int32          | Specifies UDI configuration attribute                                                    |
| udiFileName            | String         | Specifies UDI dynamically-loaded object (.so/.dll)                                       |
|                        |                | defining UDI instructions                                                                |
| vectoredinterrupt      | Boolean        | Enables vectored interrupts (sets Config3 VInt)                                          |
| externalinterrupt      | Boolean        | Enables the use of an external interrupt controller                                      |
|                        |                | (sets Config3 VEIC)                                                                      |
| rootFixedMMU           | Boolean        | Override the root MMU type to fixed map-                                                 |
|                        |                | ping when true (sets Config.MT=3 and Con-                                                |
|                        |                | fig.KU/K23=2)                                                                            |
| rootMMUSizeM1          | Uns32          | Override the root MMUSizeM1 field in Config1 reg-                                        |
|                        |                | ister (number of MMU entries-1)                                                          |
| srsctlHSS              | Uns32          | Override the HSS field in SRSCtl register (number                                        |
|                        |                | of shadow register sets)                                                                 |
| firPS                  | Uns32          | Override the PS field in FIR register                                                    |
| firHas2008             | Uns32          | Override the Has2008 field in FIR register                                               |
| usePreciseFpu          | Uns32          | Use the precise Floating Point emulation                                                 |
| simulateLite           | Enumeration    | Run Simulation with optimization. There are                                              |
|                        |                | several optimizations which coule be combined                                            |
|                        |                | (NONE, FS, MA or FSMA)                                                                   |
| pridCompanyOptions     | Uns32          | Override the Company Options field in PRId reg-                                          |
| .110                   | TT 00          | ister                                                                                    |
| pridRevision           | Uns32          | Override the Revision field in PRId register                                             |
| globalClusterNum       | Uns32          | Override the ClusterNum field in GlobalNumber                                            |
| intctlIPTI             | II20           | register Overwide the IPTI field in IntCtl register                                      |
| intctIIPTI             | Uns32          | Override the IPTI field in IntCtl register  Override the IPFDC field in IntCtl register  |
| intctIIPFDC            | Uns32          | Override the IPPCI field in IntCtl register  Override the IPPCI field in IntCtl register |
| numWatch               | Uns32<br>Uns32 | Specify number of WatchLo/WatchHi register pairs                                         |
|                        | Boolean        |                                                                                          |
| xconfigSpecified       | Doolean        | True if the configuration comes from a valid xconfig file                                |
| segcfg0PA              | Uns32          | Set CFG0.PA field of SegCtl0 register                                                    |
| segcigupa<br>segcfg1PA | Uns32<br>Uns32 | Set CFG0.PA field of SegCtl0 register  Set CFG1.PA field of SegCtl0 register             |
|                        | Uns32          | Set CFG1.PA field of SegCt10 register  Set CFG2.PA field of SegCt11 register             |
| segcfg2PA<br>segcfg3PA | Uns32<br>Uns32 | Set CFG2.PA field of SegCt11 register Set CFG3.PA field of SegCt11 register              |
| segcig3PA<br>segcfg4PA | Uns32<br>Uns32 | Set CFG3.PA field of SegCt11 register Set CFG4.PA field of SegCt12 register              |
| seguig4fA              | UHS5Z          | Det OFG4.FA Held of DegOti2 register                                                     |

| segcfg5PA                           | Uns32   | Set CFG5.PA field of SegCtl2 register                                        |
|-------------------------------------|---------|------------------------------------------------------------------------------|
| segcfg0AM                           | Uns32   | Set CFG0.AM field of SegCtl0 register                                        |
| segcfg1AM                           | Uns32   | Set CFG1.AM field of SegCtl0 register                                        |
| segcfg2AM                           | Uns32   | Set CFG2.AM field of SegCtl1 register                                        |
| segcfg3AM                           | Uns32   | Set CFG3.AM field of SegCtl1 register                                        |
| segcfg4AM                           | Uns32   | Set CFG4.AM field of SegCtl2 register                                        |
| segcfg5AM                           | Uns32   | Set CFG4.Am field of SegCtl2 register  Set CFG5.AM field of SegCtl2 register |
| segcfg0EU                           | Uns32   | Set CFG0.EU field of SegCtl2 register  Set CFG0.EU field of SegCtl0 register |
| segcfg1EU                           | Uns32   | Set CFG0.EU field of SegCtl0 register  Set CFG1.EU field of SegCtl0 register |
| segcig1EU<br>segcfg2EU              | Uns32   | Set CFG1.EU field of SegCt10 register  Set CFG2.EU field of SegCt11 register |
| segcig2EU<br>segcfg3EU              | Uns32   | Set CFG2.EU field of SegCt11 register  Set CFG3.EU field of SegCt11 register |
|                                     | Uns32   |                                                                              |
| segcfg4EU                           |         | Set CFG4.EU field of SegCtl2 register                                        |
| segcfg5EU                           | Uns32   | Set CFG5.EU field of SegCtl2 register                                        |
| segcfg0C                            | Uns32   | Set CFG0.C field of SegCtl0 register                                         |
| segcfg1C                            | Uns32   | Set CFG1.C field of SegCtl0 register                                         |
| segcfg2C                            | Uns32   | Set CFG2.C field of SegCtl1 register                                         |
| segcfg3C                            | Uns32   | Set CFG3.C field of SegCtl1 register                                         |
| segcfg4C                            | Uns32   | Set CFG4.C field of SegCtl2 register                                         |
| segcfg5C                            | Uns32   | Set CFG5.C field of SegCtl2 register                                         |
| cdmmSize                            | Uns32   | Override the cdmmsize reset value                                            |
| configAR                            | Uns32   | Enables R6 support                                                           |
| configBM                            | Uns32   | Override the BM field in Config register (burst                              |
|                                     |         | mode)                                                                        |
| configDSP                           | Boolean | Override Config.DSP (data scratchpad RAM                                     |
|                                     |         | present)                                                                     |
| configISP                           | Boolean | Override Config.ISP (instruction scratchpad RAM                              |
|                                     |         | present)                                                                     |
| configK0                            | Uns32   | Override power on value of Config.K0 (set Kseg0                              |
|                                     |         | cacheability)                                                                |
| $\operatorname{config} \mathrm{KU}$ | Uns32   | Override power on value of Config.KU (set Useg                               |
|                                     |         | cacheability)                                                                |
| configK23                           | Uns32   | Override power on value of Config.K23 (set Kseg23                            |
|                                     |         | cacheability)                                                                |
| $\operatorname{configMDU}$          | Boolean | Override Config.MDU (iterative multiply/divide                               |
|                                     |         | unit)                                                                        |
| configMM                            | Boolean | Override Config.MM (merging mode for write)                                  |
| configMT                            | Uns32   | Override Config.MT                                                           |
| configSB                            | Boolean | Override Config.SB (simple bus transfers only)                               |
| configBCP                           | Boolean | Override Config.BCP (Buffer Cache Present)                                   |
| MIPS16eASE                          | Boolean | Override Config1.CA (enables the MIPS16e ASE)                                |
| config1DA                           | Uns32   | Override Config1.DA (Deache associativity)                                   |
| config1DL                           | Uns32   | Override Config1.DL (Deache line size)                                       |
| config1DS                           | Uns32   | Override Config1.DS (Dcache sets per way)                                    |
| config1EP                           | Boolean | Override Config1.EP (EJTag present)                                          |
| config1IA                           | Uns32   | Override Config1.IA (Icache associativity)                                   |
| config1IL                           | Uns32   | Override Config1.IL (Icache line size)                                       |
| config1IS                           | Uns32   | Override Config1.IS (Icache sets per way)                                    |
| config1MMUSizeM1                    | Uns32   | Override Config1.MMUSizeM1 (number of MMU                                    |
|                                     |         | entries-1)                                                                   |
| config1MMUSizeM1_VPE1               | Uns32   | Override Config1.MMUSizeM1 for VPE1                                          |
| config1MMUSizeM1_VPE2               | Uns32   | Override Config1.MMUSizeM1 for VPE2                                          |
| config1MMUSizeM1_VPE3               | Uns32   | Override Config1.MMUSizeM1 for VPE3                                          |
| config1WR                           | Boolean | Override Config1.WR (watchpoint registers                                    |
|                                     |         | 1                                                                            |
|                                     |         | present)                                                                     |
| config1PC                           | Boolean | present) Override Config1.PC (Performance Counters                           |

| config1C2          | Boolean | Override Config1.C2 (Coprocessor 2 present)                                              |
|--------------------|---------|------------------------------------------------------------------------------------------|
| config2SU          | Uns32   | Override Colling 1.62 (Coprocessor 2 present)  Override the SU field in Config2 register |
| config2SS          | Uns32   | Override the SS field in Config2 register  Override the SS field in Config2 register     |
| config2SL          | Uns32   | Override the SL field in Config2 register  Override the SL field in Config2 register     |
|                    |         |                                                                                          |
| config2SA          | Uns32   | Override the SA field in Config2 register                                                |
| config3BI          | Boolean | Override Config3.BI                                                                      |
| config3BP          | Boolean | Override Config3.BP                                                                      |
| config3CDMM        | Boolean | Override Config3.CDMM                                                                    |
| config3CTXTC       | Boolean | Override Config3.CTXTC                                                                   |
| config3DSPP        | Boolean | Override Config3.DSPP                                                                    |
| config3DSP2P       | Boolean | Override Config3.DSP2P                                                                   |
| config3IPLW        | Uns32   | Override Config3.IPLW                                                                    |
| config3ISA         | Uns32   | Override Config3.ISA                                                                     |
| config3ISAOnExc    | Boolean | Override Config3.ISAOnExc                                                                |
| config3ITL         | Boolean | Override Config3.ITL                                                                     |
| config3LPA         | Boolean | Override Config3.LPA                                                                     |
| config3MCU         | Boolean | Override Config3.MCU                                                                     |
| config3MMAR        | Uns32   | Override Config3.MMAR                                                                    |
| config3RXI         | Boolean | Override Config3.RXI                                                                     |
| config3SC          | Boolean | Override Config3.SC                                                                      |
| config3ULRI        | Boolean | Override Config3.ULRI                                                                    |
| config3VZ          | Boolean | Override Config3.VZ                                                                      |
| config3MSAP        | Boolean | Override Config3.MSAP                                                                    |
| config3CMGCR       | Boolean | Override the CMGCR field in Config3 register                                             |
| config3SP          | Boolean | Override the SP field in Config3 register                                                |
| config3TL          | Uns32   | Override the TL field in Config3 register                                                |
| config3PW          | Boolean | Override the PW field in Config3 register                                                |
| config4AE          | Boolean | Override Config4.AE                                                                      |
| config4IE          | Uns32   | Override Config4.IE                                                                      |
| config4MMUConfig   | Uns32   | Override Config4.MMUConfig field (interpretation                                         |
|                    | 0.11502 | depends on MMUExtDef value)                                                              |
| config4MMUExtDef   | Uns32   | Override Config4.MMUExtDef                                                               |
| config4VTLBSizeExt | Uns32   | Override Config4.VTLBSizeExt                                                             |
| config4KScrExist   | Uns32   | Override Config4.KScrExist                                                               |
| config5EVA         | Boolean | Override Config5.EVA                                                                     |
| config5LLB         | Boolean | Override Config5.LLB (LLAddr supports LLbit)                                             |
| config5MRP         | Boolean | Override Config5.MRP (MaaR Present)                                                      |
| config5NFExists    | Boolean | Override Config5.NFExists  Override Config5.NFExists                                     |
| mips32Macro        | Boolean | Enables the MIPS32 SAVE and RESTORE macro                                                |
| ппрадамасто        | Doolean | instructions. Ignored if Config5.CA2 is not set)                                         |
| config5MSAEn       | Boolean | Override Config5.MSAEn                                                                   |
| config5MVH         | Boolean | Override Config5.MSAEn  Override Config5.MVH (enable MTHC0 and                           |
| Coungaint A 11     | Doolean | MFHC0 instructions)                                                                      |
| config5DEC         | Doologe | Override Config5.DEC (to test Dual Endian Capa-                                          |
| COMIGODEC          | Boolean | ,                                                                                        |
| aan f m t C I      | II90    | bility) Override Config5.GI (enable GINV)                                                |
| config5GI          | Uns32   | Override Configs.GI (enable GINV) Override Configs.CRCP (CRCP Present)                   |
| config5CRCP        | Boolean |                                                                                          |
| config5VP          | Boolean | Override Config5.VP                                                                      |
| config6FTLBEn      | Boolean | Override power on value of Config6.FTLBEn                                                |
| config7AR          | Boolean | Override Config7.AR (Alias removed Data cache)                                           |
| config7DCIDX_MODE  | Uns32   | Override Config7.DCIDX_MODE                                                              |
| config7HCI         | Boolean | Override Config7.HCI (Hardware Cache Initializa-                                         |
|                    | _       | tion)                                                                                    |
| config7IAR         | Boolean | Override Config7.IAR (Alias removed Instruction                                          |
|                    |         | cache)                                                                                   |
| config7WII         | Boolean | Override Config7.WII (wait IE/IXMT ignore)                                               |

| e PDG                 | 11 00   | Do that Boothi o o w                                                      |
|-----------------------|---------|---------------------------------------------------------------------------|
| config7ES             | Uns32   | Override the ES field in Config7 register (External-                      |
| C THID                | D 1     | ize sync)                                                                 |
| config7WR             | Boolean | Override Config7[31] bit (Alternative implementation of Watch projectors) |
| C TUDD                | D 1     | tion of Watch registers)                                                  |
| config7FPR            | Boolean | Override Config7.FPR (one-half FPU clock ratio)                           |
| config7USP            | Uns32   | Override Config7.USP (USPRAM enable)                                      |
| config7BTLM           | Boolean | Override Config7.BTLM bit                                                 |
| config7BusSlp         | Boolean | Override Config7.BusSlp bit                                               |
| config7IVAD           | Boolean | Override Config7.IVAD bit                                                 |
| config7RPS            | Boolean | Override Config7.RPS bit                                                  |
| config7IAR_CPU0_VPE0  | Boolean | Override Config7.IAR bit for CPU0/VPE0                                    |
| config7IAR_CPU0_VPE1  | Boolean | Override Config7.IAR bit for CPU0/VPE1                                    |
| config7IAR_CPU0_VPE2  | Boolean | Override Config7.IAR bit for CPU0/VPE2                                    |
| config7IAR_CPU0_VPE3  | Boolean | Override Config7.IAR bit for CPU0/VPE3                                    |
| config7IAR_CPU1_VPE0  | Boolean | Override Config7.IAR bit for CPU1/VPE0                                    |
| config7IAR_CPU1_VPE1  | Boolean | Override Config7.IAR bit for CPU1/VPE1                                    |
| config7IAR_CPU1_VPE2  | Boolean | Override Config7.IAR bit for CPU1/VPE2                                    |
| config7IAR_CPU1_VPE3  | Boolean | Override Config7.IAR bit for CPU1/VPE3                                    |
| config7IAR_CPU2_VPE0  | Boolean | Override Config7.IAR bit for CPU2/VPE0                                    |
| config7IAR_CPU2_VPE1  | Boolean | Override Config7.IAR bit for CPU2/VPE1                                    |
| config7IAR_CPU2_VPE2  | Boolean | Override Config7.IAR bit for CPU2/VPE2                                    |
| config7IAR_CPU2_VPE3  | Boolean | Override Config7.IAR bit for CPU2/VPE3                                    |
| config7IAR_CPU3_VPE0  | Boolean | Override Config7.IAR bit for CPU3/VPE0                                    |
| config7IAR_CPU3_VPE1  | Boolean | Override Config7.IAR bit for CPU3/VPE1                                    |
| config7IAR_CPU3_VPE2  | Boolean | Override Config7.IAR bit for CPU3/VPE2                                    |
| config7IAR_CPU3_VPE3  | Boolean | Override Config7.IAR bit for CPU3/VPE3                                    |
| config7IAR_CPU4_VPE0  | Boolean | Override Config7.IAR bit for CPU4/VPE0                                    |
| config7IAR_CPU4_VPE1  | Boolean | Override Config7.IAR bit for CPU4/VPE1                                    |
| config7IAR_CPU4_VPE2  | Boolean | Override Config7.IAR bit for CPU4/VPE2                                    |
| config7IAR_CPU4_VPE3  | Boolean | Override Config7.IAR bit for CPU4/VPE3                                    |
| config7IAR_CPU5_VPE0  | Boolean | Override Config7.IAR bit for CPU5/VPE0                                    |
| config7IAR_CPU5_VPE1  | Boolean | Override Config7.IAR bit for CPU5/VPE1                                    |
| config7IAR_CPU5_VPE2  | Boolean | Override Config7.IAR bit for CPU5/VPE2                                    |
| config7IAR_CPU5_VPE3  | Boolean | Override Config7.IAR bit for CPU5/VPE3                                    |
| config7IAR_CPU6_VPE0  | Boolean | Override Config7.IAR bit for CPU6/VPE0                                    |
| config7IAR_CPU6_VPE1  | Boolean | Override Config7.IAR bit for CPU6/VPE1                                    |
| config7IAR_CPU6_VPE2  | Boolean | Override Config7.IAR bit for CPU6/VPE2                                    |
| config7IAR_CPU6_VPE3  | Boolean | Override Config7.IAR bit for CPU6/VPE3                                    |
| config7IAR_CPU7_VPE0  | Boolean | Override Config7.IAR bit for CPU7/VPE0                                    |
| config7IAR_CPU7_VPE1  | Boolean | Override Config7.IAR bit for CPU7/VPE1                                    |
| config7IAR_CPU7_VPE2  | Boolean | Override Config7.IAR bit for CPU7/VPE2                                    |
| config7IAR_CPU7_VPE3  | Boolean | Override Config7.IAR bit for CPU7/VPE3                                    |
| config7IVAD_CPU0_VPE0 | Boolean | Override Config7.IVAD bit for CPU0/VPE0                                   |
| config7IVAD_CPU0_VPE1 | Boolean | Override Config7.IVAD bit for CPU0/VPE1                                   |
| config7IVAD_CPU0_VPE2 | Boolean | Override Config7.IVAD bit for CPU0/VPE2                                   |
| config7IVAD_CPU0_VPE3 | Boolean | Override Config7.IVAD bit for CPU0/VPE3                                   |
| config7IVAD_CPU1_VPE0 | Boolean | Override Config7.IVAD bit for CPU1/VPE0                                   |
| config7IVAD_CPU1_VPE1 | Boolean | Override Config7.IVAD bit for CPU1/VPE1                                   |
| config7IVAD_CPU1_VPE2 | Boolean | Override Config7.IVAD bit for CPU1/VPE2                                   |
| config7IVAD_CPU1_VPE3 | Boolean | Override Config7.IVAD bit for CPU1/VPE3                                   |
| config7IVAD_CPU2_VPE0 | Boolean | Override Config7.IVAD bit for CPU2/VPE0                                   |
| config7IVAD_CPU2_VPE1 | Boolean | Override Config7.IVAD bit for CPU2/VPE1                                   |
| config7IVAD_CPU2_VPE2 | Boolean | Override Config7.IVAD bit for CPU2/VPE2                                   |
| config7IVAD_CPU2_VPE3 | Boolean | Override Config7.IVAD bit for CPU2/VPE3                                   |
| config7IVAD_CPU3_VPE0 | Boolean | Override Config7.IVAD bit for CPU3/VPE0                                   |
| config7IVAD_CPU3_VPE1 | Boolean | Override Config7.IVAD bit for CPU3/VPE1                                   |

| a will b oblig tibes  |         | To all G a First Dill a CDY (ATDE)             |
|-----------------------|---------|------------------------------------------------|
| config7IVAD_CPU3_VPE2 | Boolean | Override Config7.IVAD bit for CPU3/VPE2        |
| config7IVAD_CPU3_VPE3 | Boolean | Override Config7.IVAD bit for CPU3/VPE3        |
| config7IVAD_CPU4_VPE0 | Boolean | Override Config7.IVAD bit for CPU4/VPE0        |
| config7IVAD_CPU4_VPE1 | Boolean | Override Config7.IVAD bit for CPU4/VPE1        |
| config7IVAD_CPU4_VPE2 | Boolean | Override Config7.IVAD bit for CPU4/VPE2        |
| config7IVAD_CPU4_VPE3 | Boolean | Override Config7.IVAD bit for CPU4/VPE3        |
| config7IVAD_CPU5_VPE0 | Boolean | Override Config7.IVAD bit for CPU5/VPE0        |
| config7IVAD_CPU5_VPE1 | Boolean | Override Config7.IVAD bit for CPU5/VPE1        |
| config7IVAD_CPU5_VPE2 | Boolean | Override Config7.IVAD bit for CPU5/VPE2        |
| config7IVAD_CPU5_VPE3 | Boolean | Override Config7.IVAD bit for CPU5/VPE3        |
| config7IVAD_CPU6_VPE0 | Boolean | Override Config7.IVAD bit for CPU6/VPE0        |
| config7IVAD_CPU6_VPE1 | Boolean | Override Config7.IVAD bit for CPU6/VPE1        |
| config7IVAD_CPU6_VPE2 | Boolean | Override Config7.IVAD bit for CPU6/VPE2        |
| config7IVAD_CPU6_VPE3 | Boolean | Override Config7.IVAD bit for CPU6/VPE3        |
| config7IVAD_CPU7_VPE0 | Boolean | Override Config7.IVAD bit for CPU7/VPE0        |
| config7IVAD_CPU7_VPE1 | Boolean | Override Config7.IVAD bit for CPU7/VPE1        |
| config7IVAD_CPU7_VPE2 | Boolean | Override Config7.IVAD bit for CPU7/VPE2        |
| config7IVAD_CPU7_VPE3 | Boolean | Override Config7.IVAD bit for CPU7/VPE3        |
| config7RPS_CPU0_VPE0  | Boolean | Override Config7.RPS bit for CPU0/VPE0         |
| config7RPS_CPU0_VPE1  | Boolean | Override Config7.RPS bit for CPU0/VPE1         |
| config7RPS_CPU0_VPE2  | Boolean | Override Config7.RPS bit for CPU0/VPE2         |
| config7RPS_CPU0_VPE3  | Boolean | Override Config7.RPS bit for CPU0/VPE3         |
| config7RPS_CPU1_VPE0  | Boolean | Override Config7.RPS bit for CPU1/VPE0         |
| config7RPS_CPU1_VPE1  | Boolean | Override Config7.RPS bit for CPU1/VPE1         |
| config7RPS_CPU1_VPE2  | Boolean | Override Config7.RPS bit for CPU1/VPE2         |
| config7RPS_CPU1_VPE3  | Boolean | Override Config7.RPS bit for CPU1/VPE3         |
| config7RPS_CPU2_VPE0  | Boolean | Override Config7.RPS bit for CPU2/VPE0         |
| config7RPS_CPU2_VPE1  | Boolean | Override Config7.RPS bit for CPU2/VPE1         |
| config7RPS_CPU2_VPE2  | Boolean | Override Config7.RPS bit for CPU2/VPE2         |
| config7RPS_CPU2_VPE3  | Boolean | Override Config7.RPS bit for CPU2/VPE3         |
| config7RPS_CPU3_VPE0  | Boolean | Override Config7.RPS bit for CPU3/VPE0         |
| config7RPS_CPU3_VPE1  | Boolean | Override Config7.RPS bit for CPU3/VPE1         |
| _                     |         |                                                |
| config7RPS_CPU3_VPE2  | Boolean | Override Config7.RPS bit for CPU3/VPE2         |
| config7RPS_CPU3_VPE3  | Boolean | Override Config7.RPS bit for CPU3/VPE3         |
| config7RPS_CPU4_VPE0  | Boolean | Override Config7.RPS bit for CPU4/VPE0         |
| config7RPS_CPU4_VPE1  | Boolean | Override Config7.RPS bit for CPU4/VPE1         |
| config7RPS_CPU4_VPE2  | Boolean | Override Config7.RPS bit for CPU4/VPE2         |
| config7RPS_CPU4_VPE3  | Boolean | Override Config7.RPS bit for CPU4/VPE3         |
| config7RPS_CPU5_VPE0  | Boolean | Override Config7.RPS bit for CPU5/VPE0         |
| config7RPS_CPU5_VPE1  | Boolean | Override Config7.RPS bit for CPU5/VPE1         |
| config7RPS_CPU5_VPE2  | Boolean | Override Config7.RPS bit for CPU5/VPE2         |
| config7RPS_CPU5_VPE3  | Boolean | Override Config7.RPS bit for CPU5/VPE3         |
| config7RPS_CPU6_VPE0  | Boolean | Override Config7.RPS bit for CPU6/VPE0         |
| config7RPS_CPU6_VPE1  | Boolean | Override Config7.RPS bit for CPU6/VPE1         |
| config7RPS_CPU6_VPE2  | Boolean | Override Config7.RPS bit for CPU6/VPE2         |
| config7RPS_CPU6_VPE3  | Boolean | Override Config7.RPS bit for CPU6/VPE3         |
| config7RPS_CPU7_VPE0  | Boolean | Override Config7.RPS bit for CPU7/VPE0         |
| config7RPS_CPU7_VPE1  | Boolean | Override Config7.RPS bit for CPU7/VPE1         |
| config7RPS_CPU7_VPE2  | Boolean | Override Config7.RPS bit for CPU7/VPE2         |
| config7RPS_CPU7_VPE3  | Boolean | Override Config7.RPS bit for CPU7/VPE3         |
| statusFR              | Boolean | Override power on value in Status.FR (Floating |
|                       |         | point register mode)                           |
| fcsrABS2008           | Boolean | Override FCSR.ABS2008 (ABS/NEG compliant       |
|                       |         | with IEEE 754-2008)                            |
| fcsrNAN2008           | Boolean | Override FCSR.NAN2008 (QNaN/SNaN encodings     |
|                       | 1       | match IEEE 754-2008 recommendation)            |

| numMaarRegs                  | Uns32   | Override number of MAAR registers (must be even)                                                          |
|------------------------------|---------|-----------------------------------------------------------------------------------------------------------|
| srsconf0SRS1                 | Uns32   | Override the SRS1 field in SRSConf0 register                                                              |
| srsconf0SRS2                 | Uns32   | Override the SRS2 field in SRSConf0 register                                                              |
| srsconf0SRS3                 | Uns32   | Override the SRS3 field in SRSConf0 register                                                              |
| wiredLimit                   | Uns32   | Override Limit field of the Wired register                                                                |
| wiredLimitBits               | Uns32   | Override width of Limit field of the Wired register                                                       |
| wiredWiredBits               | Uns32   | Override width of Elinit field of the Wired register  Override width of Wired field of the Wired register |
| cdmmBaseCI                   | Boolean | Override CDMMBase.CI                                                                                      |
| parityEnable                 | Uns32   | Specify error detection support: 0 - none; 1 - parity;                                                    |
| parityEnable                 | 011852  | 2 - ECC                                                                                                   |
| useMpTb                      | Boolean | Override Use of multi-processor test bench                                                                |
| ExceptionBase                | Uns32   | Specify the BEV Exception Base address. (use                                                              |
| -                            |         | GCR_Cx_RESET_BASE on CMP processors)                                                                      |
| UseExceptionBase             | Boolean | Set to one to use ExceptionBase[29:12] as the cor-                                                        |
|                              |         | responding BEV address bits                                                                               |
| l1BufferCache                | Boolean | L1 Buffer Cache                                                                                           |
| GCU_EX                       | Boolean | CMP system only: GCR custom block present                                                                 |
| GIC_EX                       | Boolean | CMP system only: GIC unit present                                                                         |
| CPC_EX                       | Boolean | CMP system only: CPC unit present                                                                         |
| TIMER_ROUTABLE               | Boolean | CMP system only: cpu timer interrupt routable                                                             |
|                              |         | within cluster                                                                                            |
| SWINT_ROUTABLE               | Boolean | CMP system only: software interrupt routable                                                              |
|                              |         | within cluster                                                                                            |
| PERFCNT_ROUTABLE             | Boolean | CMP system only: performance counter interrupt                                                            |
|                              |         | routable within cluster                                                                                   |
| FDC_ROUTABLE                 | Boolean | CMP system only: fast debug channel interrupt                                                             |
|                              |         | routable within cluster                                                                                   |
| GCR_PCORES                   | Uns32   | CMP system only: override                                                                                 |
|                              |         | GCR_CONFIG.PCORES (number of cores-1)                                                                     |
| GCR_ADDR_REGIONS             | Uns32   | CMP system only: override                                                                                 |
|                              |         | GCR_CONFIG.ADDR_REGIONS (number of                                                                        |
|                              |         | MMIO address regions)                                                                                     |
| GCR_NUMAUX                   | Uns32   | CMP system only: override                                                                                 |
|                              |         | GCR_CONFIG.NUMAUX (number of auxil-                                                                       |
|                              |         | iary memory ports)                                                                                        |
| GCR_BASE                     | Uns64   | CMP system only: override                                                                                 |
|                              |         | GCR_BASE.GCR_BASE (default GCR regis-                                                                     |
|                              |         | ter address)                                                                                              |
| GCR_MINOR_REV                | Uns32   | CMP system only: override                                                                                 |
| aan Maan new                 | ** **   | GCR_REV.MINOR_REV                                                                                         |
| GCR_MAJOR_REV                | Uns32   | CMP system only: override GCR_REV.MAJOR_REV                                                               |
| GCR_CACHE_MINOR_REV          | Uns32   | CMP system only: override                                                                                 |
| GOIL-OAOHE-MINOIL-ILE V      | 011852  | GCR_CACHE_REV.MINOR_REV                                                                                   |
| GCR_CACHE_MAJOR_REV          | Uns32   | CMP system only: override                                                                                 |
| GORLOAORELMASORLIEV          | 011852  | GCR_CACHE_REV.MAJOR_REV                                                                                   |
| GCR_L2_ASSOC                 | Uns32   | CMP system only: override                                                                                 |
| GOILEZ-ADDOO                 | 011802  | GCR_L2_CONFIG.ASSOC                                                                                       |
| GCR_L2_SET_SIZE              | Uns32   | CMP system only: override                                                                                 |
|                              | 011502  | GCR_L2_CONFIG.SET_SIZE                                                                                    |
| GCR_SYS_CONFIG2_MAX_VP_WIDTH | Uns32   | CMP system only: override                                                                                 |
| GOILDIG-CONTIGE-WIDIN        | UHS32   | GCR_SYS_CONFIG2.MAX_VP_WIDTH                                                                              |
| GCR_IOCU1_MINOR_REV          | Uns32   | CMP system only: override                                                                                 |
| COLUMN VIOLENTIA             | 011502  | GCR_IOCU1_REV.MINOR_REV                                                                                   |
| GCR_IOCU1_MAJOR_REV          | Uns32   | CMP system only: override                                                                                 |
| GOTC-10001-101AJOIC-1012 V   | 011802  | GCR_IOCU1_REV.MAJOR_REV                                                                                   |
|                              |         | GOTLIOCOTLIEV.MAJOTLIEV                                                                                   |

| GCR_BEV_BASE             | Uns32   | CMP system only: override GCR_BEV_BASE                                 |
|--------------------------|---------|------------------------------------------------------------------------|
| GCR_KX_BASE_MODE         | Boolean | CMP system only: override BEV_BASE_MODE & RESET_BASE_MODE              |
| GCR_MMIO_REQ_LIMIT       | Uns32   | CMP system only: overrid<br>GCR_MMIO_REQ_LIMIT.MMIO_REQ_LIMIT<br>value |
| GCR_MMIO0_BOTTOM         | Uns64   | CMP system only: overrid<br>GCR_MMIO0_BOTTOM register value            |
| GCR_MMIO0_TOP_ADDR       | Uns32   | CMP system only: overrid<br>GCR_MMIO0_TOP.TOP_ADDR value               |
| GCR_MMIO1_BOTTOM         | Uns64   | CMP system only: overrid<br>GCR_MMIO1_BOTTOM register value            |
| GCR_MMIO1_TOP_ADDR       | Uns32   | CMP system only: overrid<br>GCR_MMIO1_TOP.TOP_ADDR value               |
| GCR_MMIO2_BOTTOM         | Uns64   | CMP system only: overrid<br>GCR_MMIO2_BOTTOM register value            |
| GCR_MMIO2_TOP_ADDR       | Uns32   | CMP system only: overrid GCR_MMIO2_TOP.TOP_ADDR value                  |
| GCR_MMIO3_BOTTOM         | Uns64   | CMP system only: overrid<br>GCR_MMIO3_BOTTOM register value            |
| GCR_MMIO3_TOP_ADDR       | Uns32   | CMP system only: overrid<br>GCR_MMIO3_TOP.TOP_ADDR value               |
| GIC_NUMINTERRUPTS        | Uns32   | CMP system only: overrid GIC_SH_CONFIG.NUMINTERRUPTS                   |
| GIC_COUNTBITS            | Uns32   | CMP system only: overrid                                               |
| GIC_MINOR_REV            | Uns32   | CMP system only: overrid<br>GIC_SH_REVISION.MINOR_REV                  |
| GIC_MAJOR_REV            | Uns32   | CMP system only: overrid<br>GIC_SH_REVISION.MAJOR_REV                  |
| GIC_NUM_TEAMS            | Uns32   | CMP system only: overrid GIC_SH_DBG_CONFIG.NUM_TEAMS                   |
| GIC_TRIG_RESET           | Uns32   | CMP system only: Zero value of GIC_SH_TRIG_[31_0, 63_32]               |
| GIC_PVPES                | Uns32   | CMP system only: overrid                                               |
| CPC_MICROSTEP            | Uns32   | CMP system only: overrid<br>CPC_SEQDEL.MICROSTEP                       |
| CPC_RAILDELAY            | Uns32   | CMP system only: overrid<br>CPC_RAIL.RAILDELAY                         |
| CPC_RESETLEN             | Uns32   | CMP system only: overrid<br>CPC_RESETLEN.RESETLEN                      |
| CPC_MINOR_REV            | Uns32   | CMP system only: overrid<br>CPC_REVISION.MINOR_REV                     |
| CPC_MAJOR_REV            | Uns32   | CMP system only: overrid<br>CPC_REVISION.MAJOR_REV                     |
| GIC_SH_GID_CONFIG31_0    | Uns32   | CMP system only: overrid<br>GIC_SH_GID_CONFIG[31_0]                    |
| GIC_SH_GID_CONFIG63_32   | Uns32   | CMP system only: overrid<br>GIC_SH_GID_CONFIG[63_32]                   |
| GIC_SH_GID_CONFIG95_64   | Uns32   | CMP system only: overrid<br>GIC_SH_GID_CONFIG[95_64]                   |
| GIC_SH_GID_CONFIG127_96  | Uns32   | CMP system only: overrid<br>GIC_SH_GID_CONFIG[127_96]                  |
| GIC_SH_GID_CONFIG159_128 | Uns32   | CMP system only: overrid<br>GIC_SH_GID_CONFIG[159_128]                 |

|                              | Jns32   | CMP system only: override                            |
|------------------------------|---------|------------------------------------------------------|
| GIC_SH_GID_CONFIG223_192 U   |         | CIC CII CID CONEIC[101 1c0]                          |
| GIC_SH_GID_CONFIG223_192     | T 90    | GIC_SH_GID_CONFIG[191_160]                           |
|                              | Jns32   | CMP system only: override GIC_SH_GID_CONFIG[223_192] |
| GIC_SH_GID_CONFIG255_224 U   | Jns32   | CMP system only: override                            |
| GIC_SII_GID_CONFIG255_224    | ) IIS32 | GIC_SH_GID_CONFIG[255_224]                           |
| GCR_C0_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
| GOIL-COLILEDET LDASE         | 11352   | core 0                                               |
| GCR_C1_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
| GOICEOTHEADTEANGE            | 711502  | core 1                                               |
| GCR_C2_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
| 0010-02-102021-251102        |         | core 2                                               |
| GCR_C3_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 3                                               |
| GCR_C4_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 4                                               |
| GCR_C5_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 5                                               |
| GCR_C6_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 6                                               |
| GCR_C7_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 7                                               |
| GCR_C8_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 8                                               |
| GCR_C9_RESET_BASE U          | Jns32   | CMP system only: GCR_CL_RESET_BASE for               |
|                              |         | core 9                                               |
| GCR_C0_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                              |         | for core 0                                           |
| GCR_C1_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                              |         | for core 1                                           |
| GCR_C2_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
| CCD Co DECEMBER DATE DATE    |         | for core 2                                           |
| GCR_C3_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
| GCR_C4_RESET_EXT_BASE U      | T 00    | for core 3  CMP system only: GCR_CL_RESET_EXT_BASE   |
| GCR_C4_RESE1_EX1_BASE        | Jns32   | for core 4                                           |
| GCR_C5_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
| GCR_C5_RESET_EAT_DASE        | ) IIS32 | for core 5                                           |
| GCR_C6_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
| GOIC-COLICEDED LEAT EDITIESE | 711502  | for core 6                                           |
| GCR_C7_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
| GOIL-OF-IILEDET-EATT-EATTE   | 711502  | for core 7                                           |
| GCR_C8_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                              |         | for core 8                                           |
| GCR_C9_RESET_EXT_BASE U      | Jns32   | CMP system only: GCR_CL_RESET_EXT_BASE               |
|                              |         | for core 9                                           |
| CPC_C0_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 0                |
|                              | Jns32   | CMP system only: CPC_VP_EN for core 1                |
|                              | Jns32   | CMP system only: CPC_VP_EN for core 2                |
| CPC_C3_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 3                |
| CPC_C4_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 4                |
| CPC_C5_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 5                |
| CPC_C6_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 6                |
| CPC_C7_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 7                |
|                              | Jns32   | CMP system only: CPC_VP_EN for core 8                |
| CPC_C9_VP_EN U               | Jns32   | CMP system only: CPC_VP_EN for core 9                |

| EIC_OPTION              | Uns32       | Override the external interrupt controller EIC_OPTION         |
|-------------------------|-------------|---------------------------------------------------------------|
| guestCtl0RI             | Uns32       | Override the RI field in GuestCtl0 register                   |
| guestCtl0MC             | Uns32       | Override the MC field in GuestCtl0 register                   |
| guestCtl0CP0            | Uns32       | Override the CP0 field in GuestCtl0 register                  |
| guestCtl0AT             | Uns32       | Override the AT field in GuestCtl0 register                   |
| guestCtl0GT             | Uns32       | Override the GT field in GuestCtl0 register                   |
| guestCtl0CG             | Uns32       | Override the CG field in GuestCtl0 register                   |
| guestCtl0CF             | Uns32       | Override the CF field in GuestCtl0 register                   |
| guestCtl0G1             | Uns32       | Override the G1 field in GuestCtl0 register                   |
| guestCtl0RAD            | Uns32       | Override the RAD field in GuestCtl0 register                  |
| guestCtl0DRG            | Uns32       | Override the DRG field in GuestCtl0 register                  |
| hasImpl17               | Boolean     | Enable read/write of Impl17 bit in Status register            |
| hasImpl16               | Boolean     | Enable read/write of Impl16 bit in Status register            |
| guestintctlIPTI         | Uns32       | Override the Guest IPTI field in IntCtl register              |
| guestintctlIPFDC        | Uns32       | Override the Guest IPFDC field in IntCtl register             |
| guestintctlIPPCI        | Uns32       | Override the Guest IPPCI field in IntCtl register             |
| ISPRAM_SIZE             | Uns32       | Encoded size of the ISPRAM region                             |
|                         | 0 0 -       | $(\log 2(\langle \text{ISPRAM size in bytes} \rangle) - 11)$  |
| ISPRAM_BASE             | Uns64       | Starting physical address of the ISPRAM region                |
| ISPRAM_ENABLE           | Boolean     | Set the enable bit of the ISPRAM region's tag (used           |
|                         |             | to enable the ISPRAM region prior to reset)                   |
| ISPRAM_FILE             | String      | Load a MIPS hex file into the ISPRAM region prior             |
|                         |             | to reset                                                      |
| DSPRAM_SIZE             | Uns32       | Encoded size of the DSPRAM region                             |
|                         |             | $(\log 2(\langle DSPRAM \text{ size in bytes} \rangle) - 11)$ |
| DSPRAM_BASE             | Uns64       | Starting physical address of the DSPRAM region                |
| DSPRAM_ENABLE           | Boolean     | Set the enable bit of the DSPRAM region's tag                 |
|                         |             | (used to enable the DSPRAM region prior to re-                |
|                         |             | set)                                                          |
| DSPRAM_PRESENT          | Boolean     | DSPRAM is present with SAAR                                   |
| USPRAM_SIZE             | Uns32       | Encoded size of the USPRAM region                             |
|                         |             | $(\log 2(\langle \text{USPRAM size in bytes} \rangle) - 11)$  |
| USPRAM_BASE             | Uns64       | Starting physical address of the USPRAM region                |
| USPRAM_ENABLE           | Boolean     | Set the enable bit of the USPRAM region's tag                 |
|                         |             | (used to enable the USPRAM region prior to re-                |
|                         |             | set)                                                          |
| USPRAM_FILE             | String      | Load a MIPS hex file into the USPRAM region                   |
|                         |             | prior to reset                                                |
| misalignedDataException | Enumeration | Select misaligned data access exception signaling:            |
|                         |             | never, checkCCA or always (never, checkCCA or                 |
|                         |             | always)                                                       |
| commitTlbwErr           | Boolean     | Commit TLBWI/TLBRI on ECC; in                                 |
|                         |             | MIPS_DV_MODE only                                             |

Table 8.3: Parameters that can be set in: CPU

## 8.2 Parameter values

These are the current parameter values.

| Name     | Value |
|----------|-------|
| (Others) |       |
| endian   | none  |

| cacheenable              | default |
|--------------------------|---------|
| cachedebug               | 0       |
| cacheextbiuinfo          | 0x0     |
| mipsHexFile              |         |
| IMPERAS_MIPS_AVP_OPCODES | F       |
| cacheIndexBypassTLB      | F       |
| MIPS_TRACE               | F       |
| gprNames                 | F       |
| supervisorMode           | F       |
| busErrors                | T       |
| fixedMMU                 | F       |
| fixedDbgRegSize          | F       |
| removeDSP                | F       |
| removeCMP                | F       |
| removeFP                 | F       |
| removeFTLB               | F       |
| isISA                    | F       |
| hiddenTLBentries         | F       |
| perfCounters             | 0       |
| MTFPU                    | 0       |
| supportDenormals         | F       |
| VPE0MaxTC                | 0       |
| VPE1MaxTC                | 0       |
| segBits                  | 0       |
| mpuRegions               | 0       |
| mpuType                  | 0       |
| mpuEnable                | F       |
| mpuSegment0              | 0       |
| mpuSegment1              | 0       |
| mpuSegment2              | 0       |
| mpuSegment3              | 0       |
| mpuSegment4              | 0       |
| mpuSegment5              | 0       |
| mpuSegment6              | 0       |
| mpuSegment7              | 0       |
| mpuSegment8              | 0       |
| mpuSegment9              | 0       |
| mpuSegment10             | 0       |
| mpuSegment11             | 0       |
| mpuSegment12             | 0       |
| mpuSegment13             | 0       |
| mpuSegment14             | 0       |
| mpuSegment15             | 0       |
| mvpconf0vpe              | 0       |
| tcDisable                | 0       |

| vpeDisable           | 0    |
|----------------------|------|
| mvpconf0tc           | 0    |
| mvpconf0pcp          | F    |
| mvpconf0tcp          | F    |
| mvpconf1c1f          | F    |
| mvpcontrolPolicyMode | F    |
| hasFDC               | 0    |
| licenseWarningDays   | 15   |
| MIPS_UHI             | F    |
| mipsUhiArgs          | 1    |
| mipsUhiJail          |      |
| MIPS_DV_MODE         | F    |
| MIPS_MAGIC_OPCODES   | F    |
| enableTrickbox       | F    |
|                      | F    |
| fpuexcdisable        |      |
| TRU_PRESENT          | F    |
| ucLLwordsLocked      | 0    |
| FUSA                 | F    |
| CPC_FAULT_SUPPORTED  | 0    |
| CPC_FAULT_ENABLE     | 0    |
| cop2Bits             | 32   |
| cop2FileName         |      |
| udiConfig            | 0    |
| udiFileName          |      |
| vectoredinterrupt    | F    |
| externalinterrupt    | F    |
| rootFixedMMU         | F    |
| rootMMUSizeM1        | 0    |
| srsctlHSS            | 0    |
| firPS                | 0    |
| firHas2008           | 0    |
| usePreciseFpu        | 0    |
| simulateLite         | NONE |
| pridCompanyOptions   | 0    |
| pridRevision         | 0    |
| globalClusterNum     | 0    |
| intctlIPTI           | 0    |
| intctlIPFDC          | 0    |
| intctlIPPCI          | 0    |
| numWatch             | 0    |
| xconfigSpecified     | F    |
| segcfg0PA            | 0    |
| segcfg1PA            | 0    |
| segcfg2PA            | 0    |
| segcfg3PA            | 0    |
| ~~0~-0~-1            |      |

| segcfg4PA         0           segcfg5PA         0           segcfg0AM         0           segcfg1AM         0           segcfg2AM         0           segcfg3AM         0           segcfg4AM         0           segcfg5EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg3C         0 |   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| segcfg0AM         0           segcfg1AM         0           segcfg2AM         0           segcfg3AM         0           segcfg4AM         0           segcfg5AM         0           segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                               |   |
| segcfg1AM         0           segcfg2AM         0           segcfg3AM         0           segcfg4AM         0           segcfg5AM         0           segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg5C         0           segcfg1C         0           segcfg2C         0                                                             |   |
| segcfg2AM         0           segcfg3AM         0           segcfg4AM         0           segcfg5AM         0           segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg5C         0           segcfg1C         0           segcfg2C         0                                                                                           |   |
| segcfg3AM         0           segcfg4AM         0           segcfg5AM         0           segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                         |   |
| segcfg4AM         0           segcfg5AM         0           segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                       |   |
| segcfg5AM         0           segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                     |   |
| segcfg0EU         0           segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                                                   |   |
| segcfg1EU         0           segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                                                                                 |   |
| segcfg2EU         0           segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                                                                                                               |   |
| segcfg3EU         0           segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                                                                                                                                             |   |
| segcfg4EU         0           segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                                                                                                                                                                           |   |
| segcfg5EU         0           segcfg0C         0           segcfg1C         0           segcfg2C         0                                                                                                                                                                                                                                                                                                                                                                         |   |
| $\begin{array}{c c} \operatorname{segcfg0C} & 0 \\ \operatorname{segcfg1C} & 0 \\ \operatorname{segcfg2C} & 0 \\ \end{array}$                                                                                                                                                                                                                                                                                                                                                      |   |
| $\begin{array}{c} \operatorname{segcfg1C} & 0 \\ \operatorname{segcfg2C} & 0 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                          |   |
| segcfg2C 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |   |
| 1 50501530                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| segcfg4C 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| segcfg5C 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| cdmmSize 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configAR 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configBM 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configDSP                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |
| configISP F                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| configK0 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configKU 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configK23 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| configMDU F                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| configMM F                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configMT 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configSB F                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |
| configBCP F                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| MIPS16eASE F                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |
| config1DA 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1DL 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1DS 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1EP F                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1IA 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1IL 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1IS 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
| config1MMUSizeM1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |
| config1MMUSizeM1_VPE1 0                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |
| config1MMUSizeM1_VPE2 0                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _ |
| config1MMUSizeM1_VPE3 0                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |

| C 1WD              |   |
|--------------------|---|
| config1WR          | F |
| config1PC          | F |
| config1C2          | F |
| config2SU          | 0 |
| config2SS          | 0 |
| config2SL          | 0 |
| config2SA          | 0 |
| config3BI          | F |
| config3BP          | F |
| config3CDMM        | F |
| config3CTXTC       | F |
| config3DSPP        | F |
| config3DSP2P       | F |
| config3IPLW        | 0 |
| config3ISA         | 0 |
| config3ISAOnExc    | F |
| config3ITL         | F |
| config3LPA         | F |
| config3MCU         | F |
| config3MMAR        | 0 |
| config3RXI         | F |
| config3SC          | F |
| config3ULRI        | F |
| config3VZ          | F |
| config3MSAP        | F |
| config3CMGCR       | F |
| config3SP          | F |
| config3TL          | 0 |
| config3PW          | F |
| config4AE          | F |
| config4IE          | 0 |
| config4MMUConfig   | 0 |
| config4MMUExtDef   | 0 |
| config4VTLBSizeExt | 0 |
| config4KScrExist   | 0 |
| config5EVA         | F |
| config5LLB         | F |
| config5MRP         | F |
| config5NFExists    | F |
| mips32Macro        | F |
| config5MSAEn       | F |
| config5MVH         | F |
| config5DEC         | F |
| config5GI          | 0 |
| config5CRCP        | F |
| comigocitoi        | 1 |

| config5VP            | F |
|----------------------|---|
| config6FTLBEn        | F |
| config7AR            | F |
| config7DCIDX_MODE    | 0 |
| config7HCI           | F |
| config7IAR           | F |
| config7WII           | F |
| config7ES            | 0 |
| config7WR            | F |
| config7FPR           | F |
| config7USP           | 0 |
| config7BTLM          | F |
| config7BusSlp        | F |
| config7IVAD          | F |
| config7RPS           | F |
| config7IAR_CPU0_VPE0 | F |
| config7IAR_CPU0_VPE1 | F |
| config7IAR_CPU0_VPE2 | F |
| config7IAR_CPU0_VPE3 | F |
| config7IAR_CPU1_VPE0 | F |
| config7IAR_CPU1_VPE1 | F |
| config7IAR_CPU1_VPE2 | F |
| config7IAR_CPU1_VPE3 | F |
| config7IAR_CPU2_VPE0 | F |
| config7IAR_CPU2_VPE1 | F |
| config7IAR_CPU2_VPE2 | F |
| config7IAR_CPU2_VPE3 | F |
| config7IAR_CPU3_VPE0 | F |
| config7IAR_CPU3_VPE1 | F |
| config7IAR_CPU3_VPE2 | F |
| config7IAR_CPU3_VPE3 | F |
| config7IAR_CPU4_VPE0 | F |
| config7IAR_CPU4_VPE1 | F |
| config7IAR_CPU4_VPE2 | F |
| config7IAR_CPU4_VPE3 | F |
| config7IAR_CPU5_VPE0 | F |
| config7IAR_CPU5_VPE1 | F |
| config7IAR_CPU5_VPE2 | F |
| config7IAR_CPU5_VPE3 | F |
| config7IAR_CPU6_VPE0 | F |
| config7IAR_CPU6_VPE1 | F |
| config7IAR_CPU6_VPE2 | F |
| config7IAR_CPU6_VPE3 | F |
| config7IAR_CPU7_VPE0 | F |
| config7IAR_CPU7_VPE1 | F |

| config7IAR_CPU7_VPE2  | F |
|-----------------------|---|
| config7IAR_CPU7_VPE3  | F |
| config7IVAD_CPU0_VPE0 | F |
| config7IVAD_CPU0_VPE1 | F |
| config7IVAD_CPU0_VPE2 | F |
| config7IVAD_CPU0_VPE3 | F |
| config7IVAD_CPU1_VPE0 | F |
| config7IVAD_CPU1_VPE1 | F |
| config7IVAD_CPU1_VPE2 | F |
| config7IVAD_CPU1_VPE3 | F |
| config7IVAD_CPU2_VPE0 | F |
| config7IVAD_CPU2_VPE1 | F |
| config7IVAD_CPU2_VPE2 | F |
| config7IVAD_CPU2_VPE3 | F |
| config7IVAD_CPU3_VPE0 | F |
| config7IVAD_CPU3_VPE1 | F |
| config7IVAD_CPU3_VPE2 | F |
| config7IVAD_CPU3_VPE3 | F |
| config7IVAD_CPU4_VPE0 | F |
| config7IVAD_CPU4_VPE1 | F |
| config7IVAD_CPU4_VPE2 | F |
| config7IVAD_CPU4_VPE3 | F |
| config7IVAD_CPU5_VPE0 | F |
| config7IVAD_CPU5_VPE1 | F |
| config7IVAD_CPU5_VPE2 | F |
| config7IVAD_CPU5_VPE3 | F |
| config7IVAD_CPU6_VPE0 | F |
| config7IVAD_CPU6_VPE1 | F |
| config7IVAD_CPU6_VPE2 | F |
| config7IVAD_CPU6_VPE3 | F |
| config7IVAD_CPU7_VPE0 | F |
| config7IVAD_CPU7_VPE1 | F |
| config7IVAD_CPU7_VPE2 | F |
| config7IVAD_CPU7_VPE3 | F |
| config7RPS_CPU0_VPE0  | F |
| config7RPS_CPU0_VPE1  | F |
| config7RPS_CPU0_VPE2  | F |
| config7RPS_CPU0_VPE3  | F |
| config7RPS_CPU1_VPE0  | F |
| config7RPS_CPU1_VPE1  | F |
| config7RPS_CPU1_VPE2  | F |
| config7RPS_CPU1_VPE3  | F |
| config7RPS_CPU2_VPE0  | F |
| config7RPS_CPU2_VPE1  | F |
| config7RPS_CPU2_VPE2  | F |

| £7DDC CDII2 VDE2     |   |
|----------------------|---|
| config7RPS_CPU2_VPE3 | F |
| config7RPS_CPU3_VPE0 | F |
| config7RPS_CPU3_VPE1 | F |
| config7RPS_CPU3_VPE2 | F |
| config7RPS_CPU3_VPE3 | F |
| config7RPS_CPU4_VPE0 | F |
| config7RPS_CPU4_VPE1 | F |
| config7RPS_CPU4_VPE2 | F |
| config7RPS_CPU4_VPE3 | F |
| config7RPS_CPU5_VPE0 | F |
| config7RPS_CPU5_VPE1 | F |
| config7RPS_CPU5_VPE2 | F |
| config7RPS_CPU5_VPE3 | F |
| config7RPS_CPU6_VPE0 | F |
| config7RPS_CPU6_VPE1 | F |
| config7RPS_CPU6_VPE2 | F |
| config7RPS_CPU6_VPE3 | F |
| config7RPS_CPU7_VPE0 | F |
| config7RPS_CPU7_VPE1 | F |
| config7RPS_CPU7_VPE2 | F |
| config7RPS_CPU7_VPE3 | F |
| statusFR             | F |
| fcsrABS2008          | F |
| fcsrNAN2008          | F |
| numMaarRegs          | 6 |
| srsconf0SRS1         | 0 |
| srsconf0SRS2         | 0 |
| srsconf0SRS3         | 0 |
| wiredLimit           | 0 |
| wiredLimitBits       | 0 |
| wiredWiredBits       | 0 |
| cdmmBaseCI           | F |
| parityEnable         | 1 |
| useMpTb              | T |
| ExceptionBase        | 0 |
| UseExceptionBase     | F |
| l1BufferCache        | F |
| GCU_EX               | F |
| GIC-EX               | F |
| CPC_EX               | F |
| TIMER_ROUTABLE       | F |
| SWINT_ROUTABLE       | F |
|                      |   |
| PERFCNT_ROUTABLE     | F |
| FDC_ROUTABLE         | F |
| GCR_PCORES           | 0 |

| GCR_ADDR_REGIONS                        | 0 |
|-----------------------------------------|---|
| GCR_NUMAUX                              | 0 |
| GCR_BASE                                | 0 |
| GCR_MINOR_REV                           | 0 |
| GCR_MAJOR_REV                           | 0 |
| GCR_CACHE_MINOR_REV                     | 0 |
| GCR_CACHE_MINOR_REV GCR_CACHE_MAJOR_REV | 0 |
| GCR_L2_ASSOC                            | 0 |
| GCR_L2_ASSOC<br>GCR_L2_SET_SIZE         |   |
| GCR_SYS_CONFIG2_MAX_VP_WIDTH            | 0 |
| GCR_IOCU1_MINOR_REV                     | 0 |
| GCR_IOCU1_MINOR_REV                     |   |
| GCR_BEV_BASE                            | 0 |
| GCR_KX_BASE_MODE                        | F |
|                                         |   |
| GCR_MMIO_REQ_LIMIT GCR_MMIO0_BOTTOM     | 0 |
| GCR_MMIO0_BOTTOM GCR_MMIO0_TOP_ADDR     |   |
|                                         | 0 |
| GCR_MMIO1_BOTTOM                        | 0 |
| GCR_MMIO1_TOP_ADDR GCR_MMIO2_BOTTOM     | 0 |
|                                         | 0 |
| GCR_MMIO2_TOP_ADDR                      | 0 |
| GCR_MMIO3_BOTTOM<br>GCR_MMIO3_TOP_ADDR  | 0 |
|                                         | 0 |
| GIC_NUMINTERRUPTS                       | 0 |
| GIC_COUNTBITS                           | 0 |
| GIC_MINOR_REV                           | 0 |
| GIC_MAJOR_REV                           | 0 |
| GIC_NUM_TEAMS                           | 7 |
| GIC_TRIG_RESET                          | 0 |
| GIC_PVPES                               | 0 |
| CPC_MICROSTEP                           | 0 |
| CPC_RAILDELAY                           | 0 |
| CPC_RESETLEN                            | 0 |
| CPC_MINOR_REV                           | 0 |
| CPC_MAJOR_REV                           | 0 |
| GIC_SH_GID_CONFIG31_0                   | 0 |
| GIC_SH_GID_CONFIG63_32                  | 0 |
| GIC_SH_GID_CONFIG95_64                  | 0 |
| GIC_SH_GID_CONFIG127_96                 | 0 |
| GIC_SH_GID_CONFIG159_128                | 0 |
| GIC_SH_GID_CONFIG191_160                | 0 |
| GIC_SH_GID_CONFIG223_192                | 0 |
| GIC_SH_GID_CONFIG255_224                | 0 |
| GCR_C0_RESET_BASE                       | 0 |
| GCR_C1_RESET_BASE                       | 0 |

| CCD C2 DECET DACE     | 0 |
|-----------------------|---|
| GCR_C2_RESET_BASE     | 0 |
| GCR_C3_RESET_BASE     | 0 |
| GCR_C4_RESET_BASE     | 0 |
| GCR_C5_RESET_BASE     | 0 |
| GCR_C6_RESET_BASE     | 0 |
| GCR_C7_RESET_BASE     | 0 |
| GCR_C8_RESET_BASE     | 0 |
| GCR_C9_RESET_BASE     | 0 |
| GCR_C0_RESET_EXT_BASE | 0 |
| GCR_C1_RESET_EXT_BASE | 0 |
| GCR_C2_RESET_EXT_BASE | 0 |
| GCR_C3_RESET_EXT_BASE | 0 |
| GCR_C4_RESET_EXT_BASE | 0 |
| GCR_C5_RESET_EXT_BASE | 0 |
| GCR_C6_RESET_EXT_BASE | 0 |
| GCR_C7_RESET_EXT_BASE | 0 |
| GCR_C8_RESET_EXT_BASE | 0 |
| GCR_C9_RESET_EXT_BASE | 0 |
| CPC_C0_VP_EN          | 0 |
| CPC_C1_VP_EN          | 0 |
| CPC_C2_VP_EN          | 0 |
| CPC_C3_VP_EN          | 0 |
| CPC_C4_VP_EN          | 0 |
| CPC_C5_VP_EN          | 0 |
| CPC_C6_VP_EN          | 0 |
| CPC_C7_VP_EN          | 0 |
| CPC_C8_VP_EN          | 0 |
| CPC_C9_VP_EN          | 0 |
| EIC_OPTION            | 2 |
| guestCtl0RI           | 0 |
| guestCtl0MC           | 0 |
| guestCtl0CP0          | 0 |
| guestCtl0AT           | 0 |
| guestCtl0GT           | 0 |
| guestCtl0CG           | 0 |
| guestCtl0CF           | 0 |
| guestCtl0G1           | 0 |
| guestCtl0RAD          | 0 |
| guestCtl0DRG          | 0 |
| hasImpl17             | F |
| hasImp116             | F |
| guestintctIIPTI       | 0 |
| guestintctIIPFDC      | 0 |
| guestintctIIPPCI      | 0 |
| ISPRAM_SIZE           | 0 |
| 191 1(A)(1_91Z12      | U |

| ISPRAM_BASE             | 0     |
|-------------------------|-------|
| ISPRAM_ENABLE           | F     |
| ISPRAM_FILE             |       |
| DSPRAM_SIZE             | 0     |
| DSPRAM_BASE             | 0     |
| DSPRAM_ENABLE           | F     |
| DSPRAM_PRESENT          | F     |
| USPRAM_SIZE             | 0     |
| USPRAM_BASE             | 0     |
| USPRAM_ENABLE           | F     |
| USPRAM_FILE             |       |
| misalignedDataException | never |
| commitTlbwErr           | F     |

Table 8.4: Parameter values

# **Execution Modes**

| Mode       | Code |
|------------|------|
| KERNEL     | 0    |
| DEBUG      | 1    |
| SUPERVISOR | 2    |
| USER       | 3    |

Table 9.1: Modes implemented in: CMP

| Mode             | Code |
|------------------|------|
| KERNEL           | 0    |
| DEBUG            | 1    |
| SUPERVISOR       | 2    |
| USER             | 3    |
| GUEST_KERNEL     | 4    |
| GUEST_SUPERVISOR | 5    |
| GUEST_USER       | 6    |

Table 9.2: Modes implemented in: CPU

# Exceptions

| Exception      | Code |
|----------------|------|
| Int            | 0    |
| Mod            | 1    |
| TLBL           | 2    |
| TLBS           | 3    |
| AdEL           | 4    |
| AdES           | 5    |
| IBE            | 6    |
| DBE            | 7    |
| Sys            | 8    |
| Вр             | 9    |
| RI             | 10   |
| $\mathrm{CpU}$ | 11   |
| Ov             | 12   |
| Tr             | 13   |
| MSAFPE         | 14   |
| FPE            | 15   |
| Impl1          | 16   |
| Impl2          | 17   |
| C2E            | 18   |
| TLBRI          | 19   |
| TLBXI          | 20   |
| MSADis         | 21   |
| MDMX           | 22   |
| WATCH          | 23   |
| MCheck         | 24   |
| Thread         | 25   |
| DSPDis         | 26   |
| GE             | 27   |
| Prot           | 29   |
| CacheErr       | 30   |

Table 10.1: Exceptions implemented in: CMP  $\,$ 

| Exception | Code |
|-----------|------|
| Int       | 0    |
| Mod       | 1    |
| TLBL      | 2    |
| TLBS      | 3    |
| AdEL      | 4    |
| AdES      | 5    |
| IBE       | 6    |
| DBE       | 7    |
| Sys       | 8    |
| Вр        | 9    |
| RI        | 10   |
| CpU       | 11   |
| Ov        | 12   |
| Tr        | 13   |
| MSAFPE    | 14   |
| FPE       | 15   |
| Impl1     | 16   |
| Impl2     | 17   |
| C2E       | 18   |
| TLBRI     | 19   |
| TLBXI     | 20   |
| MSADis    | 21   |
| MDMX      | 22   |
| WATCH     | 23   |
| MCheck    | 24   |
| Thread    | 25   |
| DSPDis    | 26   |
| GE        | 27   |
| Prot      | 29   |
| CacheErr  | 30   |

Table 10.2: Exceptions implemented in: CPU

## Hierarchy of the model

A CPU core may be configured to instance many processors of a Symmetrical Multi Processor (SMP). A CPU core may also have sub elements within a processor, for example hardware threading blocks.

OVP processor models can be written to include SMP blocks and to have many levels of hierarchy. Some OVP CPU models may have a fixed hierarchy, and some may be configured by settings in a configuration register. Please see the register definitions of this model.

This model documentation shows the settings and hierarchy of the default settings for this model variant.

#### 11.1 Level 1: CMP

This level in the model hierarchy has 2 commands. This level in the model hierarchy has no register groups. This level in the model hierarchy has 4 children: CPU0, CPU1, CPU2 and CPU3.

## 11.2 Level 2: CPU

This level in the model hierarchy has 20 commands. This level in the model hierarchy has 11 register groups:

| Group name          | Registers |
|---------------------|-----------|
| Core                | 65        |
| FPU                 | 34        |
| DSP                 | 9         |
| Shadow              | 64        |
| COP0                | 158       |
| SPRAM               | 5         |
| MSA                 | 40        |
| CMP_GCR             | 49        |
| CMP_CPC             | 17        |
| CMP_GIC             | 726       |
| Integration_support | 1         |

Table 11.1: Register groups

This level in the model hierarchy has no children.

## **Model Commands**

A Processor model can implement one or more **Model Commands** available to be invoked from the simulator command line, from the OP API or from the Imperas Multiprocessor Debugger.

## 12.1 Level 1: CMP

#### 12.1.1 isync

specify instruction address range for synchronous execution

| Argument   | Type  | Description                                  |
|------------|-------|----------------------------------------------|
| -addresshi | Uns64 | end address of synchronous execution range   |
| -addresslo | Uns64 | start address of synchronous execution range |

Table 12.1: isync command arguments

#### 12.1.2 itrace

enable or disable instruction tracing

| Argument          | Type    | Description                                   |
|-------------------|---------|-----------------------------------------------|
| -after            | Uns64   | apply after this many instructions            |
| -enable           | Boolean | enable instruction tracing                    |
| -instructioncount | Boolean | include the instruction number in each trace  |
| -memory           | String  | show memory accesses by this instruction. Ar- |
|                   |         | gument can be any combination of X (execute), |
|                   |         | L (load or store access) and S (system)       |
| -off              | Boolean | disable instruction tracing                   |
| -on               | Boolean | enable instruction tracing                    |
| -processorname    | Boolean | Include processor name in all trace lines     |
| -registerchange   | Boolean | show registers changed by this instruction    |
| -registers        | Boolean | show registers after each trace               |

Table 12.2: itrace command arguments

#### 12.2 Level 2: CPU

#### 12.2.1 isync

specify instruction address range for synchronous execution

| Argument   |       | *                                            |
|------------|-------|----------------------------------------------|
| -addresshi | Uns64 | end address of synchronous execution range   |
| -addresslo | Uns64 | start address of synchronous execution range |

Table 12.3: isync command arguments

#### 12.2.2 itrace

enable or disable instruction tracing

| Argument          | Type    | Description                                   |
|-------------------|---------|-----------------------------------------------|
| -after            | Uns64   | apply after this many instructions            |
| -enable           | Boolean | enable instruction tracing                    |
| -instructioncount | Boolean | include the instruction number in each trace  |
| -memory           | String  | show memory accesses by this instruction. Ar- |
|                   |         | gument can be any combination of X (execute), |
|                   |         | L (load or store access) and S (system)       |
| -off              | Boolean | disable instruction tracing                   |
| -on               | Boolean | enable instruction tracing                    |
| -processorname    | Boolean | Include processor name in all trace lines     |
| -registerchange   | Boolean | show registers changed by this instruction    |
| -registers        | Boolean | show registers after each trace               |

Table 12.4: itrace command arguments

## 12.2.3 mipsCOP0

query a COP0 register value using <register><select>

| Argument  | Type  | Description                        |
|-----------|-------|------------------------------------|
| -register | Uns32 | specify the COP0 register resource |
| -select   | Uns32 | specify the COP0 register select   |

Table 12.5: mipsCOP0 command arguments

## 12.2.4 mipsCacheDisable

#### 12.2.4.1 Argument description

Disables tag or full cache model

#### 12.2.5 mipsCacheEnable

enable tag or full cache model

Copyright (c) 2021 Imperas Software Limited OVP License. Release 20211118.0

| Argument | Type    | Description                      |
|----------|---------|----------------------------------|
| -debug   | Int32   | set cache model debug flags      |
| -full    | Boolean | enable full cache model          |
| -tag     | Boolean | enable cache tag line only model |

Table 12.6: mipsCacheEnable command arguments

## 12.2.6 mips Cache Ratio

Report current hit ratio for selected cache

| Argument | Type    | Description                 |
|----------|---------|-----------------------------|
| -dcache  | Boolean | report hit ratio for dcache |
| -icache  | Boolean | report hit ratio for icache |

Table 12.7: mipsCacheRatio command arguments

## 12.2.7 mipsCacheReport

#### 12.2.7.1 Argument description

Report current cache statistics

#### 12.2.8 mipsCacheReset

## 12.2.8.1 Argument description

reset the cache model

#### 12.2.9 mipsCacheTrace

Control the tracing of cache accesses

| Argument    | Type    | Description                |
|-------------|---------|----------------------------|
| -noartifact | Boolean |                            |
| -nocached   | Boolean |                            |
| -nodcache   | Boolean |                            |
| -noicache   | Boolean |                            |
| -notrue     | Boolean |                            |
| -nouncached | Boolean |                            |
| -off        | Boolean | turn off the cache tracing |
| -on         | Boolean | turn on the cache tracing  |

Table 12.8: mipsCacheTrace command arguments

## 12.2.10 mipsDebugFlags

Set the mips model debug value

| Argument | Type | Description |
|----------|------|-------------|

| -value | Uns32 | specify mips model debug flags |
|--------|-------|--------------------------------|
|--------|-------|--------------------------------|

Table 12.9: mipsDebugFlags command arguments

#### 12.2.11 mipsReadRegister

Read processor register using <resource><offset>

| Argument  | Type  | Description           |
|-----------|-------|-----------------------|
| -offset   | Uns32 | the register offset   |
| -resource | Uns32 | the register resource |

Table 12.10: mipsReadRegister command arguments

## 12.2.12 mipsReadTLBEntry

read a TLB entry specified by the index

| Argument | Type  | Description          |
|----------|-------|----------------------|
| -index   | Uns64 | select the TLB entry |

Table 12.11: mipsReadTLBEntry command arguments

#### 12.2.13 mipsTLBDump

#### 12.2.13.1 Argument description

Dumps the current contents of the TLB

#### 12.2.14 mipsTLBDumpGuest

#### 12.2.14.1 Argument description

Dumps the current contents of the Guest TLB

#### 12.2.15 mipsTLBDumpRoot

#### 12.2.15.1 Argument description

Dumps the current contents of the Root TLB

#### 12.2.16 mipsTLBGetPhys

Reports the entry(s) in the TLB that match the given virtual address and ASID

| Argument | Type  | Description     |
|----------|-------|-----------------|
| -asid    | Uns64 | ASID            |
| -va      | Uns64 | virtual address |

Table 12.12: mipsTLBGetPhys command arguments

## 12.2.17 mipsTraceGuest

control tracing of guest

| Argument | Type    | Description   |
|----------|---------|---------------|
| -off     | Boolean | stop tracing  |
| -on      | Boolean | start tracing |

Table 12.13: mipsTraceGuest command arguments

## 12.2.18 mipsTraceRoot

control tracing on root processor

| Argument | Type    | Description   |
|----------|---------|---------------|
| -off     | Boolean | stop tracing  |
| -on      | Boolean | start tracing |

Table 12.14: mipsTraceRoot command arguments

## 12.2.19 mipsWriteRegister

Write processor register using <resource><offset><value>

| Argument  | Type  | Description                    |
|-----------|-------|--------------------------------|
| -offset   | Uns32 | the register offset            |
| -resource | Uns32 | the register resource          |
| -value    | Uns64 | the value to write to register |

Table 12.15: mipsWriteRegister command arguments

## 12.2.20 mipsWriteTLBEntry

Writes values to a TLB entry using the index, lo0, lo1, hi0 and mask fields

| Argument | Type  | Description                 |
|----------|-------|-----------------------------|
| -hi0     | Uns64 | the TLB entry high address  |
| -index   | Uns64 | the TLB entry index         |
| -lo0     | Uns64 | the TLB entry low address 0 |
| -lo1     | Uns64 | the TLB entry low address 1 |
| -mask    | Uns64 | the TLB entry mask          |

Table 12.16: mipsWriteTLBEntry command arguments

# Registers

## 13.1 Level 1: CMP

No registers.

13.2 Level 2: CPU

## 13.2.1 Core

Registers at level:2, type:CPU group:Core

| Name | Bits | Initial-Hex | RW | Description   |
|------|------|-------------|----|---------------|
| zero | 64   | 0           | r- | constant zero |
| at   | 64   | 0           | rw |               |
| v0   | 64   | 0           | rw |               |
| v1   | 64   | 0           | rw |               |
| a0   | 64   | 0           | rw |               |
| a1   | 64   | 0           | rw |               |
| a2   | 64   | 0           | rw |               |
| a3   | 64   | 0           | rw |               |
| t0   | 64   | 0           | rw |               |
| t1   | 64   | 0           | rw |               |
| t2   | 64   | 0           | rw |               |
| t3   | 64   | 0           | rw |               |
| t4   | 64   | 0           | rw |               |
| t5   | 64   | 0           | rw |               |
| t6   | 64   | 0           | rw |               |
| t7   | 64   | 0           | rw |               |
| s0   | 64   | 0           | rw |               |
| s1   | 64   | 0           | rw |               |
| s2   | 64   | 0           | rw |               |
| s3   | 64   | 0           | rw |               |
| s4   | 64   | 0           | rw |               |
| s5   | 64   | 0           | rw |               |
| s6   | 64   | 0           | rw |               |
| s7   | 64   | 0           | rw |               |
| t8   | 64   | 0           | rw |               |
| t9   | 64   | 0           | rw |               |
| k0   | 64   | 0           | rw |               |
| k1   | 64   | 0           | rw |               |

| gp               | 64 | 0        | rw |                 |
|------------------|----|----------|----|-----------------|
| $^{\mathrm{sp}}$ | 64 | 0        | rw | stack pointer   |
| s8               | 64 | 0        | rw | frame pointer   |
| ra               | 64 | 0        | rw |                 |
| pc               | 64 | fffffff  | rw | program counter |
|                  |    | bfc00000 |    |                 |
| r0               | 64 | 0        | r- | constant zero   |
| r1               | 64 | 0        | rw |                 |
| r2               | 64 | 0        | rw |                 |
| r3               | 64 | 0        | rw |                 |
| r4               | 64 | 0        | rw |                 |
| r5               | 64 | 0        | rw |                 |
| r6               | 64 | 0        | rw |                 |
| r7               | 64 | 0        | rw |                 |
| r8               | 64 | 0        | rw |                 |
| r9               | 64 | 0        | rw |                 |
| r10              | 64 | 0        | rw |                 |
| r11              | 64 | 0        | rw |                 |
| r12              | 64 | 0        | rw |                 |
| r13              | 64 | 0        | rw |                 |
| r14              | 64 | 0        | rw |                 |
| r15              | 64 | 0        | rw |                 |
| r16              | 64 | 0        | rw |                 |
| r17              | 64 | 0        | rw |                 |
| r18              | 64 | 0        | rw |                 |
| r19              | 64 | 0        | rw |                 |
| r20              | 64 | 0        | rw |                 |
| r21              | 64 | 0        | rw |                 |
| r22              | 64 | 0        | rw |                 |
| r23              | 64 | 0        | rw |                 |
| r24              | 64 | 0        | rw |                 |
| r25              | 64 | 0        | rw |                 |
| r26              | 64 | 0        | rw |                 |
| r27              | 64 | 0        | rw |                 |
| r28              | 64 | 0        | rw |                 |
| r29              | 64 | 0        | rw | stack pointer   |
| r30              | 64 | 0        | rw | frame pointer   |
| r31              | 64 | 0        | rw |                 |

Table 13.1: Registers at level 2, type:CPU group:Core

## 13.2.2 FPU

Registers at level:2, type:CPU group:FPU

| Name | Bits | Initial-Hex | RW | Description |
|------|------|-------------|----|-------------|
| f0   | 64   | 0           | rw |             |
| f1   | 64   | 0           | rw |             |
| f2   | 64   | 0           | rw |             |
| f3   | 64   | 0           | rw |             |
| f4   | 64   | 0           | rw |             |
| f5   | 64   | 0           | rw |             |
| f6   | 64   | 0           | rw |             |
| f7   | 64   | 0           | rw |             |
| f8   | 64   | 0           | rw |             |
| f9   | 64   | 0           | rw |             |

| f10 | 64 | 0        | rw |                            |
|-----|----|----------|----|----------------------------|
| f11 | 64 | 0        | rw |                            |
| f12 | 64 | 0        | rw |                            |
| f13 | 64 | 0        | rw |                            |
| f14 | 64 | 0        | rw |                            |
| f15 | 64 | 0        | rw |                            |
| f16 | 64 | 0        | rw |                            |
| f17 | 64 | 0        | rw |                            |
| f18 | 64 | 0        | rw |                            |
| f19 | 64 | 0        | rw |                            |
| f20 | 64 | 0        | rw |                            |
| f21 | 64 | 0        | rw |                            |
| f22 | 64 | 0        | rw |                            |
| f23 | 64 | 0        | rw |                            |
| f24 | 64 | 0        | rw |                            |
| f25 | 64 | 0        | rw |                            |
| f26 | 64 | 0        | rw |                            |
| f27 | 64 | 0        | rw |                            |
| f28 | 64 | 0        | rw |                            |
| f29 | 64 | 0        | rw |                            |
| f30 | 64 | 0        | rw |                            |
| f31 | 64 | 0        | rw |                            |
| fsr | 64 | c0000    | rw | floating point status      |
| fir | 64 | 20f30320 | r- | floating point information |

Table 13.2: Registers at level 2, type:CPU group:FPU

#### 13.2.3 DSP

Registers at level:2, type:CPU group:DSP

| Name   | Bits | Initial-Hex | RW | Description |
|--------|------|-------------|----|-------------|
| lo     | 64   | 0           | rw |             |
| hi     | 64   | 0           | rw |             |
| lo1    | 64   | 0           | rw |             |
| hi1    | 64   | 0           | rw |             |
| lo2    | 64   | 0           | rw |             |
| hi2    | 64   | 0           | rw |             |
| lo3    | 64   | 0           | rw |             |
| hi3    | 64   | 0           | rw |             |
| dspctl | 64   | 0           | rw | DSP control |

Table 13.3: Registers at level 2, type:CPU group:DSP

## 13.2.4 Shadow

Registers at level:2, type:CPU group:Shadow

| Name    | Bits | Initial-Hex | RW | Description   |  |
|---------|------|-------------|----|---------------|--|
| zero[0] | 64   | 0           | r- | constant zero |  |
| at[0]   | 64   | 0           | rw |               |  |
| v0[0]   | 64   | 0           | rw |               |  |
| v1[0]   | 64   | 0           | rw |               |  |
| a0[0]   | 64   | 0           | rw |               |  |
| a1[0]   | 64   | 0           | rw |               |  |

|                        |            |     | Г     |               |
|------------------------|------------|-----|-------|---------------|
| a2[0]                  | 64         | 0   | rw    |               |
| a3[0]                  | 64         | 0   | rw    |               |
| t0[0]                  | 64         | 0   | rw    |               |
| t1[0]                  | 64         | 0   | rw    |               |
| t2[0]                  | 64         | 0   | rw    |               |
| t3[0]                  | 64         | 0   | rw    |               |
| t4[0]                  | 64         | 0   | rw    |               |
| t5[0]                  | 64         | 0   | rw    |               |
| t6[0]                  | 64         | 0   | rw    |               |
| t7[0]                  | 64         | 0   | rw    |               |
| s0[0]                  | 64         | 0   | rw    |               |
| s1[0]                  | 64         | 0   | rw    |               |
| s2[0]                  | 64         | 0   | rw    |               |
| s3[0]                  | 64         | 0   | rw    |               |
| s4[0]                  | 64         | 0   | rw    |               |
| s5[0]                  | 64         | 0   | rw    |               |
| s6[0]                  | 64         | 0   | rw    |               |
| s7[0]                  | 64         | 0   | rw    |               |
| t8[0]                  | 64         | 0   | rw    |               |
| t9[0]                  | 64         | 0   | rw    |               |
| k0[0]                  | 64         | 0   | rw    |               |
| k1[0]                  | 64         | 0   | rw    |               |
| gp[0]                  | 64         | 0   | rw    |               |
| $\operatorname{sp}[0]$ | 64         | 0   | rw    | stack pointer |
| s8[0]                  | 64         | 0   | rw    | frame pointer |
| ra[0]                  | 64         | 0   | rw    | A             |
| r0[0]                  | 64         | 0   | r-    | constant zero |
| r1[0]                  | 64         | 0   | rw    |               |
| r2[0]                  | 64         | 0   | rw    |               |
| r3[0]                  | 64         | 0   | rw    |               |
| r4[0]                  | 64         | 0   | rw    |               |
| r5[0]                  | 64         | 0   | rw    |               |
| r6[0]                  | 64         | 0   | rw    |               |
| r7[0]                  | 64         | 0   | rw    |               |
| r8[0]                  | 64         | 0   | rw    |               |
| r9[0]                  | 64         | 0   | rw    |               |
| r10[0]                 | 64         | 0   | rw    |               |
| r11[0]                 | 64         | 0   | rw    |               |
| r12[0]                 | 64         | 0   | rw    |               |
| r13[0]                 | 64         | 0   | rw    |               |
| r14[0]                 | 64         | 0   | rw    |               |
| r15[0]                 | 64         | 0   | rw    |               |
| r16[0]                 | 64         | 0   | rw    |               |
| r17[0]                 | 64         | 0   | rw    |               |
| r18[0]                 | 64         | 0   | rw    |               |
| r19[0]                 | 64         | 0   | rw    |               |
| r20[0]                 | 64         | 0   | rw    |               |
| r21[0]                 | 64         | 0   | rw    |               |
| r22[0]                 | 64         | 0   | rw    |               |
| r23[0]                 | 64         | 0   | rw    |               |
| r24[0]                 | 64         | 0   | rw    |               |
| r25[0]                 | 64         | 0   | rw    |               |
| r26[0]                 | 64         | 0   | rw    |               |
| r27[0]                 | 64         | 0   | rw    |               |
| r28[0]                 | 64         | 0   | rw    |               |
| r29[0]                 | 64         | 0   | rw    | stack pointer |
| [0]                    | _ <u> </u> | _ ~ | 4 *** | F             |

| r30[0] | 64 | 0 | rw | frame pointer |  |
|--------|----|---|----|---------------|--|
| r31[0] | 64 | 0 | rw |               |  |

Table 13.4: Registers at level 2, type:CPU group:Shadow

## 13.2.5 COP0

Registers at level:2, type:CPU group:COP0

| Name           | Bits | Initial-Hex | RW   | Description                 |
|----------------|------|-------------|------|-----------------------------|
| sr             | 64   | 4400004     | rw   | CP0 register 12/0 (status)  |
| bad            | 64   | 0           | rw   | CP0 register 8/0 (badvaddr) |
| cause          | 64   | 0           | rw   | CP0 register 13/0 (cause)   |
| index          | 64   | 0           | rw   | CP0 register 0/0            |
| entrylo0       | 64   | 0           | rw   | CP0 register 2/0            |
| entrylo1       | 64   | 0           | rw   | CP0 register 3/0            |
| context        | 64   | 0           | rw   | CP0 register 4/0            |
| contextconfig  | 64   | 7ffff0      | rw   | CP0 register 4/1            |
| userlocal      | 64   | 0           | rw   | CP0 register 4/2            |
| xcontextconfig | 64   | 7f fffffff0 | rw   | CP0 register 4/3            |
| pagemask       | 64   | 0           | rw   | CP0 register 5/0            |
| pagegrain      | 64   | c8000000    | rw   | CP0 register 5/1            |
| segct10        | 64   | 200010      | rw   | CP0 register 5/2            |
| segctl1        | 64   | 30002       | rw   | CP0 register 5/3            |
| segctl2        | 64   | 380438      | rw   | CP0 register 5/4            |
| pwbase         | 64   | 0           | rw   | CP0 register 5/5            |
| pwfield        | 64   | c30c302     | rw   | CP0 register 5/6            |
| pwsize         | 64   | 40          | rw   | CP0 register 5/7            |
| wired          | 64   | 0           | rw   | CP0 register 6/0            |
| pwctl          | 64   | 0           | rw   | CP0 register 6/6            |
| hwrena         | 64   | 0           | rw   | CP0 register 7/0            |
| badvaddr       | 64   | 0           | rw   | CP0 register 8/0            |
| badinstr       | 64   | 0           | rw   | CP0 register 8/1            |
| badinstrp      | 64   | 0           | rw   | CP0 register 8/2            |
| count          | 64   | 0           | rw   | CP0 register 9/0            |
| entryhi        | 64   | 0           | rw   | CP0 register 10/0           |
| guestctl1      | 64   | 0           | rw   | CP0 register 10/4           |
| guestctl2      | 64   | 0           | rw   | CP0 register 10/5           |
| guestctl3      | 64   | 0           | rw   | CP0 register 10/6           |
| compare        | 64   | 0           | rw   | CP0 register 11/0           |
| guestctl0ext   | 64   | 80          | rw   | CP0 register 11/4           |
| status         | 64   | 4400004     | rw   | CP0 register 12/0           |
| intctl         | 64   | ff800000    | rw   | CP0 register 12/1           |
| srsctl         | 64   | 0           | rw   | CP0 register 12/2           |
| srsmap         | 64   | 0           | rw   | CP0 register 12/3           |
| guestctl0      | 64   | c4c00fc     | rw   | CP0 register 12/6           |
| gtoffset       | 64   | 0           | rw   | CP0 register 12/7           |
| epc            | 64   | 0           | rw   | CP0 register 14/0           |
| prid           | 64   | 1a400       | rw   | CP0 register 15/0           |
| ebase          | 64   | fffffff     | rw   | CP0 register 15/1           |
| Counc          | 01   | 80000000    | 1 ** | 01 0 10820001 10/1          |
| cdmmbase       | 64   | 1fc1000     | rw   | CP0 register 15/2           |
| cmgcrbase      | 64   | 1fbf800     | rw   | CP0 register 15/3           |
| bevva          | 64   | bfc00000    | rw   | CP0 register 15/4           |
| config         | 64   | 8004c882    | rw   | CP0 register 16/0           |
| config1        | 64   | fea35193    | rw   | CP0 register 16/1           |

| 0.0                           |    | 0000000     |    | CDO 1 10/0                                    |
|-------------------------------|----|-------------|----|-----------------------------------------------|
| config2                       | 64 | 80000000    | rw | CP0 register 16/2                             |
| config3                       | 64 | ff8032a8    | rw | CP0 register 16/3                             |
| config4                       | 64 | c0fc0000    | rw | CP0 register 16/4                             |
| config5                       | 64 | 10002818    | rw | CP0 register 16/5                             |
| config6                       | 64 | 0           | rw | CP0 register 16/6                             |
| config7                       | 64 | 80054c20    | rw | CP0 register 16/7                             |
| lladdr                        | 64 | 0           | rw | CP0 register 17/0                             |
| maar                          | 64 | 0           | rw | CP0 register 17/1                             |
| maari                         | 64 | 0           | rw | CP0 register 17/2                             |
| xcontext                      | 64 | 0           | rw | CP0 register 20/0                             |
| debug                         | 64 | 2030000     | rw | CP0 register 23/0                             |
| depc                          | 64 | 0           | rw | CP0 register 24/0                             |
| perfctl0                      | 64 | 80000000    | rw | CP0 register 25/0                             |
| perfcnt0                      | 64 | 0           | rw | CP0 register 25/1                             |
| perfctl1                      | 64 | 80000000    | rw | CP0 register 25/2                             |
| perfcnt1                      | 64 | 0           | rw | CP0  register  25/3                           |
| perfctl2                      | 64 | 80000000    | rw | CP0 register 25/4                             |
| perfcnt2                      | 64 | 0           | rw | CP0 register 25/5                             |
| perfctl3                      | 64 | 0           | rw | CP0 register 25/6                             |
| perfent3                      | 64 | 0           | rw | CP0 register 25/7                             |
| errctl                        | 64 | 0           |    | CP0 register 26/0                             |
|                               | 64 | 0           | rw | CP0 register 28/0                             |
| itaglo<br>idatalo             |    | -           | rw | CP0 register 28/1                             |
|                               | 64 | 0           | rw |                                               |
| dtaglo                        | 64 | 0           | rw | CP0 register 28/2                             |
| ddatalo                       | 64 | 0           | rw | CP0 register 28/3                             |
| itaghi                        | 64 | 0           | rw | CP0 register 29/0                             |
| idatahi                       | 64 | 0           | rw | CP0 register 29/1                             |
| errorepc                      | 64 | 0           | rw | CP0 register 30/0                             |
| desave                        | 64 | 0           | rw | CP0 register 31/0                             |
| kscratch1                     | 64 | 0           | rw | CP0 register 31/2                             |
| kscratch2                     | 64 | 0           | rw | CP0 register 31/3                             |
| kscratch3                     | 64 | 0           | rw | CP0 register 31/4                             |
| kscratch4                     | 64 | 0           | rw | CP0 register 31/5                             |
| kscratch5                     | 64 | 0           | rw | CP0 register 31/6                             |
| kscratch6                     | 64 | 0           | rw | CP0 register 31/7                             |
| guestindex                    | 64 | 0           | rw | CP0 guest register 0/0                        |
| guestentrylo0                 | 64 | 0           | rw | CP0 guest register 2/0                        |
| guestentrylo1                 | 64 | 0           | rw | CP0 guest register 3/0                        |
| guestcontext                  | 64 | 0           | rw | CP0 guest register 4/0                        |
| guestcontextconfig            | 64 | 7ffff0      | rw | CP0 guest register 4/1                        |
| guestuserlocal                | 64 | 0           | rw | CP0 guest register 4/2                        |
| guestxcontextconfig           | 64 | 7f fffffff0 | rw | CP0 guest register 4/3                        |
| guestpagemask                 | 64 | 0           | rw | CP0 guest register 5/0                        |
| guestpagegrain                | 64 | c8000000    | rw | CP0 guest register 5/0 CP0 guest register 5/1 |
| guestpagegram<br>guestsegctl0 | 64 | 200010      |    | CP0 guest register 5/1 CP0 guest register 5/2 |
|                               |    | 30002       | rw | CP0 guest register 5/2 CP0 guest register 5/3 |
| guestsegetl1                  | 64 |             | rw |                                               |
| guestsegctl2                  | 64 | 380438      | rw | CP0 guest register 5/4                        |
| guestpwbase                   | 64 | 0           | rw | CP0 guest register 5/5                        |
| guestpwfield                  | 64 | c30c302     | rw | CP0 guest register 5/6                        |
| guestpwsize                   | 64 | 40          | rw | CP0 guest register 5/7                        |
| guestwired                    | 64 | 0           | rw | CP0 guest register 6/0                        |
| guestpwctl                    | 64 | 0           | rw | CP0 guest register 6/6                        |
| guesthwrena                   | 64 | 0           | rw | CP0 guest register 7/0                        |
| guestbadvaddr                 | 64 | 0           | rw | CP0 guest register 8/0                        |
|                               |    |             |    |                                               |
| guestbadinstr                 | 64 | 0           | rw | CP0 guest register 8/1 CP0 guest register 8/2 |

| guestcount         64         0           guestentryhi         64         0           guestguestctl1         64         0           guestguestctl2         64         0           guestguestctl3         64         0           guestcompare         64         0           guestguestctl0ext         64         0           gueststatus         64         44 | rw<br>rw<br>rw | CP0 guest register 9/0 CP0 guest register 10/0 CP0 guest register 10/4 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------------------------------------------------------------------|
| guestguestctl1         64         0           guestguestctl2         64         0           guestguestctl3         64         0           guestcompare         64         0           guestguestctl0ext         64         0                                                                                                                                   | rw<br>rw       | CP0 guest register 10/4                                                |
| guestguestctl2         64         0           guestguestctl3         64         0           guestcompare         64         0           guestguestctl0ext         64         0                                                                                                                                                                                 | rw             |                                                                        |
| guestguestctl3         64         0           guestcompare         64         0           guestguestctl0ext         64         0                                                                                                                                                                                                                               |                |                                                                        |
| guestcompare 64 0<br>guestguestctl0ext 64 0                                                                                                                                                                                                                                                                                                                    | *****          | CP0 guest register 10/5                                                |
| guestguestctl0ext 64 0                                                                                                                                                                                                                                                                                                                                         | rw             | CP0 guest register 10/6                                                |
|                                                                                                                                                                                                                                                                                                                                                                | rw             | CP0 guest register 11/0                                                |
| gueststatus 64 44                                                                                                                                                                                                                                                                                                                                              | rw             | CP0 guest register 11/4                                                |
| 🗸                                                                                                                                                                                                                                                                                                                                                              | 100004 rw      | CP0 guest register 12/0                                                |
| guestintctl 64 ff8                                                                                                                                                                                                                                                                                                                                             | 800000 rw      | CP0 guest register 12/1                                                |
| guestsrsctl 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 12/2                                                |
| guestsrsmap 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 12/3                                                |
| guestguestctl0 64 0                                                                                                                                                                                                                                                                                                                                            | rw             | CP0 guest register 12/6                                                |
| guestgtoffset 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 12/7                                                |
| guestcause 64 0                                                                                                                                                                                                                                                                                                                                                | rw             | CP0 guest register 13/0                                                |
| guestepc 64 0                                                                                                                                                                                                                                                                                                                                                  | rw             | CP0 guest register 14/0                                                |
| guestprid 64 0                                                                                                                                                                                                                                                                                                                                                 | rw             | CP0 guest register 15/0                                                |
|                                                                                                                                                                                                                                                                                                                                                                | fffff rw       | CP0 guest register 15/1                                                |
| 9                                                                                                                                                                                                                                                                                                                                                              | 0000000        | 01 0 84000 1080001 10/1                                                |
| guestcdmmbase 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 15/2                                                |
| guestcmgcrbase 64 0                                                                                                                                                                                                                                                                                                                                            | rw             | CP0 guest register 15/3                                                |
| guestbevva 64 0                                                                                                                                                                                                                                                                                                                                                | rw             | CP0 guest register 15/4                                                |
|                                                                                                                                                                                                                                                                                                                                                                |                | CP0 guest register 16/0                                                |
| 3 3                                                                                                                                                                                                                                                                                                                                                            | 25122          | CP0 guest register 16/0 CP0 guest register 16/1                        |
| 0                                                                                                                                                                                                                                                                                                                                                              |                | CP0 guest register 16/1 CP0 guest register 16/2                        |
| 9                                                                                                                                                                                                                                                                                                                                                              |                |                                                                        |
| 0 0                                                                                                                                                                                                                                                                                                                                                            | 7003220 rw     | CP0 guest register 16/3                                                |
| 0                                                                                                                                                                                                                                                                                                                                                              | 0fc0000 rw     | CP0 guest register 16/4                                                |
| 8                                                                                                                                                                                                                                                                                                                                                              | 0002818 rw     | CP0 guest register 16/5                                                |
| guestconfig6 64 0                                                                                                                                                                                                                                                                                                                                              | rw             | CP0 guest register 16/6                                                |
| guestconfig7 64 0                                                                                                                                                                                                                                                                                                                                              | rw             | CP0 guest register 16/7                                                |
| guestlladdr 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 17/0                                                |
| guestmaar 64 0                                                                                                                                                                                                                                                                                                                                                 | rw             | CP0 guest register 17/1                                                |
| guestmaari 64 0                                                                                                                                                                                                                                                                                                                                                | rw             | CP0 guest register 17/2                                                |
| guestxcontext 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 20/0                                                |
| guestdebug 64 0                                                                                                                                                                                                                                                                                                                                                | rw             | CP0 guest register 23/0                                                |
| guestdepc 64 0                                                                                                                                                                                                                                                                                                                                                 | rw             | CP0 guest register 24/0                                                |
|                                                                                                                                                                                                                                                                                                                                                                | 0000000 rw     | CP0 guest register 25/0                                                |
| guestperfcnt0 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 25/1                                                |
|                                                                                                                                                                                                                                                                                                                                                                | 0000000 rw     | CP0 guest register 25/2                                                |
| guestperfcnt1 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 25/3                                                |
|                                                                                                                                                                                                                                                                                                                                                                | 0000000 rw     | CP0 guest register 25/4                                                |
| guestperfcnt2 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 25/5                                                |
| guestperfetl3 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 25/6                                                |
| guestperfent3 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 25/7                                                |
| guesterretl 64 0                                                                                                                                                                                                                                                                                                                                               |                | CP0 guest register 26/0                                                |
|                                                                                                                                                                                                                                                                                                                                                                | rw             |                                                                        |
| guestitaglo 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 28/0                                                |
| guestidatalo 64 0                                                                                                                                                                                                                                                                                                                                              | rw             | CP0 guest register 28/1                                                |
| guestdtaglo 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 28/2                                                |
| guestddatalo 64 0                                                                                                                                                                                                                                                                                                                                              | rw             | CP0 guest register 28/3                                                |
| guestitaghi 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 29/0                                                |
| guestidatahi 64 0                                                                                                                                                                                                                                                                                                                                              | rw             | CP0 guest register 29/1                                                |
| guesterrorepc 64 0                                                                                                                                                                                                                                                                                                                                             | rw             | CP0 guest register 30/0                                                |
| guestdesave 64 0                                                                                                                                                                                                                                                                                                                                               | rw             | CP0 guest register 31/0                                                |
| guestkscratch1 64 0                                                                                                                                                                                                                                                                                                                                            | rw             | CP0 guest register 31/2                                                |
| guestkscratch2 64 0                                                                                                                                                                                                                                                                                                                                            | rw             | CP0 guest register 31/3                                                |
| guestkscratch3 64 0                                                                                                                                                                                                                                                                                                                                            | rw             | CP0 guest register 31/4                                                |
| guestkscratch4 64 0                                                                                                                                                                                                                                                                                                                                            | rw             | CP0 guest register 31/5                                                |

| guestkscratch5 | 64 | 0 | rw | CP0 guest register 31/6 |
|----------------|----|---|----|-------------------------|
| guestkscratch6 | 64 | 0 | rw | CP0 guest register 31/7 |

Table 13.5: Registers at level 2, type:CPU group:COP0

## 13.2.6 SPRAM

Registers at level:2, type:CPU group:SPRAM

| Name          | Bits | Initial-Hex | RW | Description |
|---------------|------|-------------|----|-------------|
| USPRAM_ENABLE | 8    | 0           | rw |             |
| USPRAM_SIZE   | 8    | 0           | rw |             |
| USPRAM_BASE   | 64   | 0           | rw |             |
| USPRAM_FILE   | 64   | -           | -w |             |
| USPRAM_WRITE  | 32   | -           | -w |             |

Table 13.6: Registers at level 2, type:CPU group:SPRAM

#### 13.2.7 MSA

Registers at level:2, type:CPU group:MSA

| Name | Bits | Initial-Hex | RW | Description |
|------|------|-------------|----|-------------|
| w0   | 128  | -           | rw |             |
| w1   | 128  | -           | rw |             |
| w2   | 128  | -           | rw |             |
| w3   | 128  | -           | rw |             |
| w4   | 128  | -           | rw |             |
| w5   | 128  | -           | rw |             |
| w6   | 128  | -           | rw |             |
| w7   | 128  | -           | rw |             |
| w8   | 128  | -           | rw |             |
| w9   | 128  | -           | rw |             |
| w10  | 128  | -           | rw |             |
| w11  | 128  | -           | rw |             |
| w12  | 128  | -           | rw |             |
| w13  | 128  | -           | rw |             |
| w14  | 128  | -           | rw |             |
| w15  | 128  | -           | rw |             |
| w16  | 128  | -           | rw |             |
| w17  | 128  | -           | rw |             |
| w18  | 128  | -           | rw |             |
| w19  | 128  | -           | rw |             |
| w20  | 128  | -           | rw |             |
| w21  | 128  | -           | rw |             |
| w22  | 128  | -           | rw |             |
| w23  | 128  | -           | rw |             |
| w24  | 128  | -           | rw |             |
| w25  | 128  | -           | rw |             |
| w26  | 128  | -           | rw |             |
| w27  | 128  | -           | rw |             |
| w28  | 128  | -           | rw |             |
| w29  | 128  | -           | rw |             |
| w30  | 128  | -           | rw |             |
| w31  | 128  | -           | rw |             |

| msair      | 64 | 320 | r- | MSA implementation     |
|------------|----|-----|----|------------------------|
| msacsr     | 64 | 0   | rw | MSA control and status |
| msaaccess  | 64 | -   | r- | MSA access             |
| msasave    | 64 | -   | r- | MSA save               |
| msamodify  | 64 | -   | r- | MSA modify             |
| msarequest | 64 | -   | r- | MSA request            |
| msamap     | 64 | -   | r- | MSA map                |
| msaunmap   | 64 | -   | r- | MSA unmap              |

Table 13.7: Registers at level 2, type:CPU group:MSA

# 13.2.8 CMP\_GCR

Registers at level:2, type: CPU group: CMP\_GCR

| Name                   | Bits | Initial-Hex | RW | Description |
|------------------------|------|-------------|----|-------------|
| GCR_CONFIG             | 64   | 3           | r- | *           |
| GCR_BASE               | 64   | 1fbf8000    | r- |             |
| GCR_BASE_UPPER         | 64   | 0           | rw |             |
| GCR_CONTROL            | 64   | 40200000    | rw |             |
| GCR_ACCESS             | 64   | ff          | rw |             |
| GCR_REV                | 64   | 0           | r- |             |
| GCR_ERROR_CONTROL      | 64   | 13          | rw |             |
| GCR_ERROR_MASK         | 64   | 0           | rw |             |
| GCR_ERROR_CAUSE        | 64   | 0           | r- |             |
| GCR_ERROR_ADDR         | 64   | 0           | r- |             |
| GCR_ERROR_ADDR_UPPER   | 64   | 0           | -  |             |
| GCR_ERROR_MULT         | 64   | 0           | r- |             |
| GCR_CUSTOM_BASE        | 64   | 0           | rw |             |
| GCR_CUSTOM_STATUS      | 64   | 0           | r- |             |
| GCR_GIC_BASE           | 64   | 0           | rw |             |
| GCR_GIC_BASE_UPPER     | 64   | 0           | rw |             |
| GCR_CPC_BASE           | 64   | 0           | rw |             |
| GCR_CPC_BASE_UPPER     | 64   | 0           | rw |             |
| GCR_GIC_STATUS         | 64   | 1           | r- |             |
| GCR_CACHE_REV          | 64   | 0           | r- |             |
| GCR_CPC_STATUS         | 64   | 1           | r- |             |
| GCR_ACCESS             | 64   | ff          | rw |             |
| GCR_L2_CONFIG          | 64   | 0           | rw |             |
| GCR_SYS_CONFIG2        | 64   | 0           | r- |             |
| GCR_IOCU1_REV          | 64   | 0           | r- |             |
| GCR_L2_RAM_CONFIG      | 64   | 0           | r- |             |
| GCR_L2_TAG_ADDR        | 64   | 0           | rw |             |
| GCR_L2_TAG_STATE       | 64   | 0           | rw |             |
| GCR_L2_TAG_STATE_UPPER | 64   | 0           | rw |             |
| GCR_L2_DATA            | 64   | 0           | rw |             |
| GCR_L2_DATA_UPPER      | 64   | 0           | rw |             |
| GCR_L2_ECC             | 64   | 0           | rw |             |
| GCR_L2_ECC_UPPER       | 64   | 0           | rw |             |
| GCR_BEV_BASE           | 64   | 0           | rw |             |
| GCR_MMIO_REQ_LIMIT     | 64   | 0           | rw |             |
| GCR_CL_RESET_RELEASE   | 64   | 0           | -w |             |
| GCR_CL_COHERENCE       | 64   | 0           | rw |             |
| GCR_CL_CONFIG          | 64   | 0           | r- |             |
| GCR_CL_OTHER           | 64   | 0           | rw |             |
| GCR_CL_RESET_BASE      | 64   | bfc00000    | rw |             |

|                       |    |          | _  |  |
|-----------------------|----|----------|----|--|
| GCR_CL_ID             | 64 | 0        | r- |  |
| GCR_CL_RESET_EXT_BASE | 64 | 40000001 | rw |  |
| GCR_CO_RESET_RELEASE  | 64 | 0        | -w |  |
| GCR_CO_COHERENCE      | 64 | 0        | rw |  |
| GCR_CO_CONFIG         | 64 | 0        | r- |  |
| GCR_CO_OTHER          | 64 | 0        | rw |  |
| GCR_CO_RESET_BASE     | 64 | bfc00000 | rw |  |
| GCR_CO_ID             | 64 | 0        | r- |  |
| GCR_CO_RESET_EXT_BASE | 64 | 40000001 | rw |  |

Table 13.8: Registers at level 2, type:CPU group:CMP\_GCR

# 13.2.9 CMP\_CPC

Registers at level:2, type:CPU group:CMP\_CPC

| Name              | Bits | Initial-Hex | RW | Description |
|-------------------|------|-------------|----|-------------|
| CPC_ACCESS        | 64   | ff          | rw |             |
| CPC_SEQDEL        | 64   | 0           | rw |             |
| CPC_RAIL          | 64   | 0           | rw |             |
| CPC_RESETLEN      | 64   | 0           | rw |             |
| CPC_REVISION      | 64   | 0           | r- |             |
| CPC_CMD           | 64   | 3           | rw |             |
| CPC_STAT_CONF     | 64   | 300200      | rw |             |
| CPC_OTHER         | 64   | 0           | rw |             |
| CPC_CL_VP_STOP    | 64   | 0           | rw |             |
| CPC_CL_VP_RUN     | 64   | 0           | rw |             |
| CPC_CL_VP_RUNNING | 64   | 0           | r- |             |
| CPC_CMD           | 64   | 3           | rw |             |
| CPC_STAT_CONF     | 64   | 300200      | rw |             |
| CPC_OTHER         | 64   | 0           | rw |             |
| CPC_CO_VP_STOP    | 64   | 0           | rw |             |
| CPC_CO_VP_RUN     | 64   | 0           | rw |             |
| CPC_CO_VP_RUNNING | 64   | 0           | r- |             |

Table 13.9: Registers at level 2, type:CPU group:CMP\_CPC

## 13.2.10 CMP\_GIC

Registers at level:2, type:CPU group:CMP\_GIC

| Name               | Bits | Initial-Hex | RW | Description |
|--------------------|------|-------------|----|-------------|
| GIC_SH_CONFIG      | 64   | 8040003     | rw |             |
| GIC_Counter        | 64   | 0           | rw |             |
| GIC_SH_REVISION    | 64   | 0           | r- |             |
| GIC_SH_POL63_0     | 64   | 0           | rw |             |
| GIC_SH_POL127_64   | 64   | 0           | rw |             |
| GIC_SH_POL191_128  | 64   | 0           | rw |             |
| GIC_SH_POL255_192  | 64   | 0           | rw |             |
| GIC_SH_TRIG63_0    | 64   | 0           | rw |             |
| GIC_SH_TRIG127_64  | 64   | 0           | rw |             |
| GIC_SH_TRIG191_128 | 64   | 0           | rw |             |
| GIC_SH_TRIG255_192 | 64   | 0           | rw |             |
| GIC_SH_DUAL63_0    | 64   | 0           | rw |             |
| GIC_SH_DUAL127_64  | 64   | 0           | rw |             |

|                                     | T  | T -      |    |  |
|-------------------------------------|----|----------|----|--|
| GIC_SH_DUAL191_128                  | 64 | 0        | rw |  |
| GIC_SH_DUAL255_192                  | 64 | 0        | rw |  |
| GIC_SH_WEDGE                        | 64 | 0        | -w |  |
| GIC_SH_RMASK63_0                    | 64 | 0        | -w |  |
| GIC_SH_RMASK127_64                  | 64 | 0        | -w |  |
| GIC_SH_RMASK191_128                 | 64 | 0        | -w |  |
| GIC_SH_RMASK255_192                 | 64 | 0        | -w |  |
| GIC_SH_SMASK63_0                    | 64 | 0        | -w |  |
| GIC_SH_SMASK127_64                  | 64 | 0        | -w |  |
| GIC_SH_SMASK191_128                 | 64 | 0        | -w |  |
| GIC_SH_SMASK255_192                 | 64 | 0        | -w |  |
| GIC_SH_MASK63_0                     | 64 | 0        | r- |  |
| GIC_SH_MASK127_64                   | 64 | 0        | r- |  |
| GIC_SH_MASK191_128                  | 64 | 0        | r- |  |
| GIC_SH_MASK255_192                  | 64 | 0        | r- |  |
| GIC_SH_PEND63_0                     | 64 | 0        | r- |  |
| GIC_SH_PEND127_64                   | 64 | 0        | r- |  |
| GIC_SH_PEND191_128                  | 64 | 0        | r- |  |
| GIC_SH_PEND255_192                  | 64 | 0        | r- |  |
| GIC_SH_MAP000_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP001_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP002_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP003_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP004_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP005_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP006_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP007_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP008_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP009_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP010_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP011_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP012_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP013_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP014_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP015_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP016_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP017_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP018_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP019_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP020_PIN                   | 64 | 80000000 |    |  |
| GIC_SH_MAP021_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP021_PIN                   | 64 | 8000000  | rw |  |
| GIC_SH_MAP023_PIN                   |    | 80000000 | rw |  |
| GIC_SH_MAP023_PIN GIC_SH_MAP024_PIN | 64 | 8000000  | rw |  |
| GIC_SH_MAP024_PIN GIC_SH_MAP025_PIN | 64 | 80000000 | rw |  |
| GIC_SH_MAP025_PIN GIC_SH_MAP026_PIN | 64 | 80000000 | rw |  |
|                                     |    |          | rw |  |
| GIC_SH_MAP027_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP028_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP029_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP030_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP031_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP032_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP033_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP034_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP035_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP036_PIN                   | 64 | 80000000 | rw |  |

| GIC_SH_MAP037_PIN                   | 64 | 80000000 | rw |  |
|-------------------------------------|----|----------|----|--|
| GIC_SH_MAP038_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP039_PIN                   | 64 | 80000000 | rw |  |
| GIC_SH_MAP040_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP041_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP042_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP043_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP044_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP045_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP046_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP047_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP048_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP049_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP050_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP051_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP052_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP053_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP054_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP055_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP056_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP057_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP058_PIN                   | 64 | 0        |    |  |
| GIC-SH_MAP059_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP059_PIN                   | 64 | 0        | rw |  |
|                                     | _  | -        | rw |  |
| GIC_SH_MAP061_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP062_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP063_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP064_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP065_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP066_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP067_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP068_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP069_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP070_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP071_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP072_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP073_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP074_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP075_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP076_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP077_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP078_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP079_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP080_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP081_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP082_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP083_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP084_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP085_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP086_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP087_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP088_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP089_PIN                   | 64 | 0        |    |  |
| GIC_SH_MAP089_PIN GIC_SH_MAP090_PIN | 64 | 0        | rw |  |
|                                     | -  |          | rw |  |
| GIC_SH_MAP091_PIN                   | 64 | 0        | rw |  |
| GIC_SH_MAP092_PIN                   | 64 | 0        | rw |  |

| GIC_SH_MAP093_PIN                   | 64 | 0 | rw       |  |
|-------------------------------------|----|---|----------|--|
| GIC_SH_MAP094_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP095_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP096_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP097_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP098_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP099_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP100_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP101_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP102_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP103_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP104_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP105_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP106_PIN                   | 64 | 0 |          |  |
| GIC_SH_MAP107_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP107_PIN                   | 64 |   | rw       |  |
|                                     | -  | 0 | rw       |  |
| GIC_SH_MAP109_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP110_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP111_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP112_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP113_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP114_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP115_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP116_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP117_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP118_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP119_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP120_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP121_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP122_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP123_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP124_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP125_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP126_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP127_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP128_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP129_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP130_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP131_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP132_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP133_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP134_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP135_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP136_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP137_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP138_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP139_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP140_PIN                   | 64 | 0 |          |  |
| GIC_SH_MAP141_PIN                   | 64 | 0 | rw<br>rw |  |
| GIC_SH_MAP141_FIN                   | 64 | 0 |          |  |
| GIC_SH_MAP142_PIN GIC_SH_MAP143_PIN | 64 |   | rw       |  |
|                                     |    | 0 | rw       |  |
| GIC_SH_MAP144_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP145_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP146_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP147_PIN                   | 64 | 0 | rw       |  |
| GIC_SH_MAP148_PIN                   | 64 | 0 | rw       |  |

| GIC_SH_MAP149_PIN | 64 | 0   | rw |  |
|-------------------|----|-----|----|--|
| GIC_SH_MAP150_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP151_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP152_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP153_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP154_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP155_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP156_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP157_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP158_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP159_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP160_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP161_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP162_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP163_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP164_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP165_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP166_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP167_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP168_PIN | 64 | 0   |    |  |
| GIC SH MAP169 PIN | 64 | 0   | rw |  |
| GIC_SH_MAP170_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP171_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP172_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP173_PIN | 64 | -   | rw |  |
| GIC_SH_MAP174_PIN |    | 0   | rw |  |
|                   | 64 | 0   | rw |  |
| GIC_SH_MAP175_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP176_PIN |    | 0   | rw |  |
| GIC_SH_MAP177_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP178_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP179_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP180_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP181_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP182_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP183_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP184_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP185_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP186_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP187_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP188_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP189_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP190_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP191_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP192_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP193_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP194_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP195_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP196_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP197_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP198_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP199_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP200_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP201_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP202_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP203_PIN | 64 | 0   | rw |  |
| GIC_SH_MAP204_PIN | 64 | 0   | rw |  |
|                   |    | L ' | L  |  |

|                       | _  | Т. |             |  |
|-----------------------|----|----|-------------|--|
| GIC_SH_MAP205_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP206_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP207_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP208_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP209_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP210_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP211_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP212_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP213_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP214_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP215_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP216_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP217_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP218_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP219_PIN     | 64 | 0  |             |  |
| GIC_SH_MAP220_PIN     | 64 | 0  | rw          |  |
|                       | -  |    | rw          |  |
| GIC_SH_MAP221_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP222_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP223_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP224_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP225_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP226_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP227_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP228_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP229_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP230_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP231_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP232_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP233_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP234_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP235_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP236_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP237_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP238_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP239_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP240_PIN     | 64 | 0  |             |  |
| GIC_SH_MAP241_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP242_PIN     | 64 | 0  | rw          |  |
|                       |    | -  | rw          |  |
| GIC_SH_MAP243_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP244_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP245_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP246_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP247_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP248_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP249_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP250_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP251_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP252_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP253_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP254_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP255_PIN     | 64 | 0  | rw          |  |
| GIC_SH_MAP000_VPE31_0 | 64 | 0  | rw          |  |
| GIC_SH_MAP001_VPE31_0 | 64 | 0  | rw          |  |
| GIC_SH_MAP002_VPE31_0 | 64 | 0  | rw          |  |
| GIC_SH_MAP003_VPE31_0 | 64 | 0  | rw          |  |
| GIC_SH_MAP004_VPE31_0 | 64 | 0  | rw          |  |
|                       |    |    | 1 1 1 1 1 1 |  |

| GIC_SH_MAP005_VPE31_0                   | 64 | 0 | rw |  |
|-----------------------------------------|----|---|----|--|
| GIC_SH_MAP006_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP007_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP008_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP009_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP010_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP011_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP012_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP013_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP014_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP015_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP016_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP017_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP018_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP019_VPE31_0                   | 64 | 0 |    |  |
| GIC_SH_MAP020_VPE31_0                   | 64 | 0 | rw |  |
| GIC SH MAP020 VPE31 0                   |    | _ | rw |  |
| 0.1010111111111111111111111111111111111 | 64 | 0 | rw |  |
| GIC_SH_MAP022_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP023_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP024_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP025_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP026_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP027_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP028_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP029_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP030_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP031_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP032_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP033_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP034_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP035_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP036_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP037_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP038_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP039_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP040_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP041_VPE31_0                   | 64 | 0 | -  |  |
| GIC_SH_MAP041_VFE31_0                   | 64 | 0 | rw |  |
|                                         |    | 0 | rw |  |
| GIC_SH_MAP043_VPE31_0                   | 64 | ~ | rw |  |
| GIC_SH_MAP044_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP045_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP046_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP047_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP048_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP049_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP050_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP051_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP052_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP053_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP054_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP055_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP056_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP057_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP058_VPE31_0                   | 64 | 0 | rw |  |
| GIC_SH_MAP059_VPE31_0                   | 64 | 0 |    |  |
| GIC_SH_MAP060_VPE31_0                   | 64 | 0 | rw |  |
| G10_011_WIAF 000_V FE31_0               | 04 | U | rw |  |

| GIC_SH_MAP061_VPE31_0                          | 64 | 0 | rw |  |
|------------------------------------------------|----|---|----|--|
| GIC_SH_MAP062_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP063_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP064_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP065_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP066_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP067_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP068_VPE31_0                          | 64 | 0 | rw |  |
| GIC SH_MAP069_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP070_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP071_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP072_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP073_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP074_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP075_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP076_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP077_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP078_VPE31_0                          | 64 | 0 |    |  |
| GIC_SH_MAP079_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP079_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP080_VPE31_0<br>GIC_SH_MAP081_VPE31_0 | 64 | 0 | rw |  |
| GIC_SH_MAP081_VPE31_0<br>GIC_SH_MAP082_VPE31_0 |    |   | rw |  |
| 0.0 0 .0 .0 0 0 0 0                            | 64 | 0 | rw |  |
| GIC_SH_MAP083_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP084_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP085_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP086_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP087_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP088_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP089_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP090_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP091_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP092_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP093_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP094_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP095_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP096_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP097_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP098_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP099_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP100_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP101_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP102_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP103_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP104_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP105_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP106_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP107_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP108_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP109_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP110_VPE31_0                          | 64 | 0 |    |  |
| GIC_SH_MAP110_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP111_VPE31_0                          |    | 0 | rw |  |
|                                                | 64 | - | rw |  |
| GIC_SH_MAP114_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP114_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP115_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP116_VPE31_0                          | 64 | 0 | rw |  |

| GIC_SH_MAP117_VPE31_0                          | 64 | 0 | rw       |  |
|------------------------------------------------|----|---|----------|--|
| GIC_SH_MAP118_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP119_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP120_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP121_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP122_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP123_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP124_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP125_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP126_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP127_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP128_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP129_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP130_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP131_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP132_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP133_VPE31_0                          | 64 | 0 |          |  |
| GIC_SH_MAP134_VPE31_0                          | 64 | 0 | rw<br>rw |  |
| GIC_SH_MAP135_VPE31_0                          | 64 | 0 |          |  |
| GIC SH MAP136 VPE31 0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP136_VPE31_0<br>GIC_SH_MAP137_VPE31_0 | 64 | 0 | rw       |  |
|                                                |    |   | rw       |  |
| GIC_SH_MAP138_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP139_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP140_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP141_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP142_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP143_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP144_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP145_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP146_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP147_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP148_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP149_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP150_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP151_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP152_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP153_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP154_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP155_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP156_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP157_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP158_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP159_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP160_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP161_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP162_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP163_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP164_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP165_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP166_VPE31_0                          | 64 | 0 |          |  |
| GIC_SH_MAP167_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP167_VPE31_0                          |    | 0 | rw       |  |
|                                                | 64 | - | rw       |  |
| GIC_SH_MAP169_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP170_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP171_VPE31_0                          | 64 | 0 | rw       |  |
| GIC_SH_MAP172_VPE31_0                          | 64 | 0 | rw       |  |

| GIC_SH_MAP173_VPE31_0                          | 64 | 0 | rw |  |
|------------------------------------------------|----|---|----|--|
| GIC_SH_MAP174_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP175_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP176_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP177_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP178_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP179_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP180_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP181_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP182_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP183_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP184_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP185_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP186_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP187_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP188_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP189_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP190_VPE31_0                          | 64 | 0 |    |  |
| GIC_SH_MAP191_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP191_VPE31_0<br>GIC_SH_MAP192_VPE31_0 | 64 | 0 | rw |  |
| GIC_SH_MAP192_VPE31_0 GIC_SH_MAP193_VPE31_0    | 64 | 0 | rw |  |
| 0.10 0011011111111111111111111111111111        |    |   | rw |  |
| GIC_SH_MAP194_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP195_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP196_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP197_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP198_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP199_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP200_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP201_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP202_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP203_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP204_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP205_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP206_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP207_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP208_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP209_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP210_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP211_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP212_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP213_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP214_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP215_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP216_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP217_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP218_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP219_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP220_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP221_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP222_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP223_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP224_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP225_VPE31_0                          | 64 | 0 |    |  |
|                                                | 64 | 0 | rw |  |
| GIC_SH_MAP226_VPE31_0                          | -  | _ | rw |  |
| GIC_SH_MAP227_VPE31_0                          | 64 | 0 | rw |  |
| GIC_SH_MAP228_VPE31_0                          | 64 | 0 | rw |  |

|                              |     | 1        |      |  |
|------------------------------|-----|----------|------|--|
| GIC_SH_MAP229_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP230_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP231_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP232_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP233_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP234_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP235_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP236_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP237_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP238_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP239_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP240_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP241_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP242_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP243_VPE31_0        | 64  | 0        |      |  |
| GIC_SH_MAP244_VPE31_0        | 64  | 0        | rw   |  |
| GIC SH MAP245 VPE31 0        | -   | _        | rw   |  |
| 0:-0 = 0 = 0 = 0 = 0 = 0 = 0 | 64  | 0        | rw   |  |
| GIC_SH_MAP246_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP247_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP248_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP249_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP250_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP251_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP252_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP253_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP254_VPE31_0        | 64  | 0        | rw   |  |
| GIC_SH_MAP255_VPE31_0        | 64  | 0        | rw   |  |
| GIC_VB_DINT_SEND             | 64  | 0        | -w   |  |
| GIC_SH_EJTAG_BRK             | 64  | 0        | rw   |  |
| GIC_SH_TEAMID_LO             | 64  | 0        | rw   |  |
| GIC_SH_TEAMID_HI             | 64  | 0        | rw   |  |
| GIC_SH_TEAMID_EXT            | 64  | 0        | rw   |  |
| GIC_SH_DBG_CONFIG            | 64  | 0        | rw   |  |
| GIC_SH_DINT_PART             | 64  | 0        | rw   |  |
| GIC_SH_DEBUGM_STATUS         | 64  | 0        | r-   |  |
| GIC_VPE_CTL                  | 64  | 2        | rw   |  |
| GIC_VPE_PEND                 | 64  | 0        | r-   |  |
| GIC_VPE_MASK                 | 64  | 7f       |      |  |
|                              | _   |          | r-   |  |
| GIC_VPE_RMASK                | 64  | 0        | -W   |  |
| GIC_VPE_SMASK                | 64  | 0        | -W   |  |
| GIC_VPE_WD_MAP               | 64  | 40000000 | rw   |  |
| GIC_VPE_COMPARE_MAP          | 64  | 80000000 | rw   |  |
| GIC_VPE_TIMER_MAP            | 64  | 80000005 | rw   |  |
| GIC_VPE_FDC_MAP              | 64  | 80000005 | rw   |  |
| GIC_VPE_PERFCTR_MAP          | 64  | 80000005 | rw   |  |
| GIC_VPE_SWInt0_MAP           | 64  | 80000000 | rw   |  |
| GIC_VPE_SWInt1_MAP           | 64  | 80000000 | rw   |  |
| GIC_VPE_OTHER_ADDRESS        | 64  | 0        | rw   |  |
| GIC_VPE_IDENT                | 64  | 0        | r-   |  |
| GIC_VPE_WD_CONFIG            | 64  | 0        | rw   |  |
| GIC_VPE_WD_COUNT             | 64  | 0        | r-   |  |
| GIC_VPE_WD_INITIAL           | 64  | 0        | rw   |  |
| GIC_VPE_Compare              | 64  | mmm mmm  | rw   |  |
| GIC_VPE_EICSS00              | 64  | 0        | rw   |  |
| GIC_VPE_EICSS01              | 64  | 0        | rw   |  |
| GIC_VPE_EICSS02              | 64  | 0        | rw   |  |
| 010_V1 L_L100002             | 0-1 | J        | T AA |  |

| GIC_VPE_EICSS03                 | 64 | 0 | rw |  |
|---------------------------------|----|---|----|--|
| GIC_VPE_EICSS04                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS05                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS06                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS07                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS08                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS09                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS10                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS11                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS12                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS13                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS14                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS15                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS16                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS17                 | 64 | 0 | rw |  |
| GIC-VPE-EICSS18                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS19                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS20                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS20                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS21                 | 64 | 0 |    |  |
| GIC VPE EICSS22                 | 64 | 0 | rw |  |
| GIC_VFE_EICSS23                 |    | 0 | rw |  |
| GIC-VPE-EICSS24                 | 64 | - | rw |  |
|                                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS26                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS27                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS28                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS29                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS30                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS31                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS32                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS33                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS34                 | 64 | 1 | rw |  |
| GIC_VPE_EICSS35                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS36                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS37                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS38                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS39                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS40                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS41                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS42                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS43                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS44                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS45                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS46                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS47                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS48                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS49                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS50                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS51                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS52                 | 64 | 0 | rw |  |
| GIC-VPE-EICSS52                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS55                 | 64 | 0 | rw |  |
| GIC_VPE_EICSS54                 | 64 | 0 |    |  |
| GIC_VPE_EICSS56                 | 64 | 0 | rw |  |
|                                 | _  |   | rw |  |
| GIC_VPE_EICSS57 GIC_VPE_EICSS58 | 64 | 0 | rw |  |
| GIO_VFE_EIO5598                 | 64 | 0 | rw |  |

| GIC_VPE_EICSS59                          | 64 | 0        | rw   |  |
|------------------------------------------|----|----------|------|--|
| GIC_VPE_EICSS60                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS61                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS62                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS63                          | 64 | 0        | rw   |  |
| GIC_VL_COFFSET                           | 64 | 0        | rw   |  |
| GIC_VL_VIRTUAL_VP_NUM                    | 64 | 0        | rw   |  |
| GIC_Vx_DINT_PART                         | 64 | 0        | rw   |  |
| GIC_Cx_BRK_GROUP                         | 64 | 0        | rw   |  |
| GIC_VPE_CTL                              | 64 | 2        | rw   |  |
| GIC_VPE_PEND                             | 64 | 0        | r-   |  |
| GIC_VPE_MASK                             | 64 | 7f       | r-   |  |
| GIC_VPE_RMASK                            | 64 | 0        | -w   |  |
| GIC_VPE_SMASK                            | 64 | 0        | -w   |  |
| GIC_VPE_WD_MAP                           | 64 | 40000000 | rw   |  |
| GIC_VPE_COMPARE_MAP                      | 64 | 80000000 | rw   |  |
| GIC_VPE_TIMER_MAP                        | 64 | 80000005 | rw   |  |
| GIC_VPE_FDC_MAP                          | 64 | 8000005  | rw   |  |
| GIC_VPE_PERFCTR_MAP                      | 64 | 80000005 | rw   |  |
| GIC_VPE_FERFCTR_MAP                      | 64 | 80000000 | rw   |  |
| GIC_VPE_SWInt1_MAP                       | 64 | 8000000  |      |  |
| GIC_VPE_SWINTI_MAP GIC_VPE_OTHER_ADDRESS | 64 | 0        | rw   |  |
| GIC_VPE_OTHER_ADDRESS GIC_VPE_IDENT      | _  | -        | rw   |  |
|                                          | 64 | 0        | r-   |  |
| GIC_VPE_WD_CONFIG                        | 64 | 0        | rw   |  |
| GIC_VPE_WD_COUNT                         | 64 | 0        | r-   |  |
| GIC_VPE_WD_INITIAL                       | 64 | 0        | rw   |  |
| GIC_VPE_Compare                          | 64 | mmm mmm  | rw   |  |
| GIC_VPE_EICSS00                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS01                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS02                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS03                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS04                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS05                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS06                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS07                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS08                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS09                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS10                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS11                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS12                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS13                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS14                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS15                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS16                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS17                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS18                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS19                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS20                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS21                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS22                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS23                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS24                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS25                          | 64 | 0        | rw   |  |
| GIC-VPE-EICSS26                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS27                          | 64 | 0        | rw   |  |
| GIC_VPE_EICSS28                          | 64 | 0        | rw   |  |
| 010_V1 D_D100020                         | 04 |          | 1 VV |  |

| GIC_VPE_EICSS29       | 64 | 0 | rw |  |
|-----------------------|----|---|----|--|
| GIC_VPE_EICSS30       | 64 | 0 | rw |  |
| GIC_VPE_EICSS31       | 64 | 0 | rw |  |
| GIC_VPE_EICSS32       | 64 | 0 | rw |  |
| GIC_VPE_EICSS33       | 64 | 0 | rw |  |
| GIC_VPE_EICSS34       | 64 | 1 | rw |  |
| GIC_VPE_EICSS35       | 64 | 0 | rw |  |
| GIC_VPE_EICSS36       | 64 | 0 | rw |  |
| GIC_VPE_EICSS37       | 64 | 0 | rw |  |
| GIC_VPE_EICSS38       | 64 | 0 | rw |  |
| GIC_VPE_EICSS39       | 64 | 0 | rw |  |
| GIC_VPE_EICSS40       | 64 | 0 | rw |  |
| GIC_VPE_EICSS41       | 64 | 0 | rw |  |
| GIC_VPE_EICSS42       | 64 | 0 | rw |  |
| GIC_VPE_EICSS43       | 64 | 0 | rw |  |
| GIC_VPE_EICSS44       | 64 | 0 | rw |  |
| GIC_VPE_EICSS45       | 64 | 0 | rw |  |
| GIC_VPE_EICSS46       | 64 | 0 | rw |  |
| GIC_VPE_EICSS47       | 64 | 0 | rw |  |
| GIC_VPE_EICSS48       | 64 | 0 | rw |  |
| GIC_VPE_EICSS49       | 64 | 0 | rw |  |
| GIC_VPE_EICSS50       | 64 | 0 | rw |  |
| GIC_VPE_EICSS51       | 64 | 0 | rw |  |
| GIC_VPE_EICSS52       | 64 | 0 | rw |  |
| GIC_VPE_EICSS53       | 64 | 0 | rw |  |
| GIC_VPE_EICSS54       | 64 | 0 | rw |  |
| GIC_VPE_EICSS55       | 64 | 0 | rw |  |
| GIC_VPE_EICSS56       | 64 | 0 | rw |  |
| GIC_VPE_EICSS57       | 64 | 0 | rw |  |
| GIC_VPE_EICSS58       | 64 | 0 | rw |  |
| GIC_VPE_EICSS59       | 64 | 0 | rw |  |
| GIC_VPE_EICSS60       | 64 | 0 | rw |  |
| GIC_VPE_EICSS61       | 64 | 0 | rw |  |
| GIC_VPE_EICSS62       | 64 | 0 | rw |  |
| GIC_VPE_EICSS63       | 64 | 0 | rw |  |
| GIC_VL_COFFSET        | 64 | 0 | rw |  |
| GIC_VL_VIRTUAL_VP_NUM | 64 | 0 | rw |  |
| GIC_Vx_DINT_PART      | 64 | 0 | rw |  |
| GIC_Cx_BRK_GROUP      | 64 | 0 | rw |  |
| GIC_CounterLoUser     | 64 | 0 | r- |  |
| GIC_CounterHiUser     | 64 | 0 | r- |  |

Table 13.10: Registers at level 2, type:CPU group:CMP\_GIC

# 13.2.11 Integration\_support

Registers at level:2, type:CPU group:Integration\_support

| Name | Bits | Initial-Hex | RW | Description                           |
|------|------|-------------|----|---------------------------------------|
| stop | 32   | 0           | rw | write with non-zero to stop processor |

Table 13.11: Registers at level 2, type:CPU group:Integration\_support