# A Compositional Framework for End-to-End Path Delay Calculation of Automotive Systems under Different Path Semantics

# Nico Feiertag and Kai Richter

Symtavision GmbH, Braunschweig, Germany, {feiertag, richter}@symtavision.com

#### Johan Nordlander

Luleå University of Technology, Luleå, Sweden, johan.nordlander@ltu.se

#### Jan Jonsson

Chalmers University of Technology, Göteborg, Sweden, janjo@chalmers.se

#### **Abstract**

While the real-time systems community has developed very valuable approaches to timing and scheduling analysis for processors and buses over the last four decades, another very relevant issue has received only limited attention: end-to-end timing. Most of the known work poses restrictions on specific task activation and communication mechanisms, e.g. unbounded FIFO queues along event-triggered paths. In automotive systems, however, register buffers and periodic sampling are far more common. In this paper, we present a formal framework for the calculation of endto-end latencies in multi-rate, register-based systems. We show that in systems with sampling, analysis must distinguish between different "meanings" of end-to-end timing. For instance, control engineers are mostly concerned with the "maximum age of data", i.e. the worst-case timing of the latest possible signal. In body electronics, the "first reaction" is key, i.e. worst-case timing of the earliest possible signal. Because the analysis of either case can be different, a clear distinction is mandatory. This paper gives examples and introduces the notion of such end-to-end timing semantics, thereby considering the specific mechanisms and effects typically found in automotive execution platforms such as over- and under-sampling and jitter.

\*This document is based on the TIMMO project in the framework of the ITEA 2, EUREKA cluster programme  $\Sigma$ ! 3674. The work of the German partners has been funded by the German Ministry for Education and Research (BMBF) under the funding IDs 01IS07002(B-I,K). The responsibility for the content rests with the authors

# 1 Introduction

In recent years, the complexity of automotive systems is increasing. Externally supplied software is integrated into ECUs (electronic control units), and functionality is distributed over many ECUs in a network that can even be build from multiple protocols such as CAN (controller area network), LIN (local interconnect network), or FlexRay. This increase in complexity, and the shared responsibility of timing is currently increasing industry's awareness and acceptance of formal scheduling analysis techniques. Similar observations can be made in other industries such as aerospace, factory automation, etc. In this paper, we focus on automotive systems.

Besides single-ECU or single-bus analyses, also end-toend analysis receives more and more attention in several domains. Control engineering is one example, typically starting from a Matlab/Simulink model (or the like) that is then realized by several periodic functions. In modern cars, functions such as automatic cruise control (ACC) or electronic stability programs (ESP) are distributed over several ECUs, and bus delays add to the signal delay. Especially the "age of data" increases with obvious impact on the quality of the original control models. For the system designers, it is of utmost importance that they control these effects early to avoid running into a late (and costly) re-design.

A second domain where such end-to-end timing is important is body electronics. Here, car manufacturers are very concerned with "button-to-action" delays, e.g. electronic door lock. Customers (the car buyers) often perceive any unexpected (or "inadequate") delay (or the non-synchronized locking of all four doors) as a partial malfunction, even though the system function is not harmed at all (because the car will finally be locked). Here, a "determin-

istic reaction" is the goal of the system designers. Releasing an airbag is an example for a system, where a quick reaction can be life-critical.



Figure 1. AUTOSAR Communication Overview

Analyzing these end-to-end effects over several components requires knowing the communication mechanisms of the execution platform that connects these components. Figure 1 illustrates the layered automotive software architecture following the AUTOSAR standard [1] that defines roughly three layers:

- the application software: this contains a functional view of software components (SW-Cs) that exchange signals through the mapping-independent virtual function bus (VFB),
- the run-time environment (RTE) as a standardized interface for the communication of software components among each other and with the basic software on one particular ECU, and
- the basic software (BSW) including the operating system (OS), the communication stack (COM), and input/output and other device drivers (I/O).

For the sake of software portability, these layers are developed independent of each other, with hand-over buffers in between. Standardized APIs facilitate easy exchange of parts of the software; OSEK/VDX [10] is established well, and the new AUTOSAR [1] standard borrows many concepts from it. The decoupling buffers (within the RTE) are mostly registers, and the functions can access these registers almost arbitrarily.

A second observation is that almost all automotive systems are multi-rate systems. Even if the functional application appears as a single rate system, multiplexing mechanisms in the communication can induce under- and oversampling. To give an example, consider a signal that is updated every 50ms but sent over FlexRay in a frame every 40ms. Such seeming mismatch can result from practical limitations of the used technologies. A FlexRay bus with a

cycle time of 5ms, for instance, only supports frame repetition times of 5ms, 10ms, 20ms, 40ms, 80ms, etc., but not 50ms

In the combination of such over- and under-sampling effects with register communication, some produced signal values are consumed twice while others do not even reach the consumer. This gives raise to the question what "end-to-end delay" means.

Both mentioned domains chassis and body (and of course, others) make use of multi-rate functions, both rely on correct end-to-end timing, but they essentially differ in the meaning of end-to-end delays. Control systems that continuously drive external actuators shall ensure that these driving signals do not exceed a maximum age. "Data age" is a concept in the heart of control engineering theory. Clearly, if the same signal is consumed twice, the second consumption is critical because the (unchanged) signal at the time of the second consumption is older. In body electronics, the situation can be very different. In the mentioned door lock system, the first arriving signal will command the consuming device to lock the door. Any later signal duplicate can not lock the door "more". This shows that there exist at least two different semantics of end-to-end timing that have -to the best of our knowledge- not been previously distinguished.

In this paper we first review the existing work on end-toend scheduling analysis. In Section 3, we introduce a framework that allows defining end-to-end paths and provides several *reachability tests*. Based on these, paths of different semantics can be distinguished and their delays can be calculated in the presence of multi-rate register-based communication.

In Section 4, we extend this framework to several different end-to-end semantics including the two mentioned already. We discuss the general applicability of the approach and survey possible extensions in Section 5. Finally, we draw our conclusions and point out future research directions.

# 2 Known End-to-End Analysis

Scheduling analysis of individual components (ECU or bus) has been studied extensively. Numerous approaches to static-priority (SP) scheduling have been proposed that enable analysis of OSEK (preemptive SP or SP with deferred preemption) and CAN systems (non-preemptive SP). Ratemonotonic scheduling [7] was just the start. The response time approaches [5], in particular, became accepted because they provide comprehensive results, especially when complemented by the corresponding Gantt chart views that let engineers understand the details of software execution that lead to the one or the other critical timing situation. TDMA analysis can be applied to FlexRay buses [6]. The abstract

approaches to analyzing SPP, SPDP, SPNP, and TDMA scheduling can be adjusted to cover well the behavior of real-world automotive systems [17].

Compared to the number of single-processor scheduling analysis approaches, end-to-end timing has received far less attention so far. The introduction of task offsets to response time analysis by Tindell [16] has set a mark in real-time systems research. In addition to the significant accuracy increase for systems with offsets (as found in OSEK and CAN schedule tables), the approach also covers event-triggered end-to-end paths through several tasks distributed over several hardware components. The basic idea is to calculate response times of transactions comprised of several chained tasks. Later, the approach was extended in many ways in order to reduce pessimism further, e.g. to dynamic offsets [11] and precedence relations [12, 13]. However, the approach neither regards general multi-rate systems nor register-based communication. It is based on event-triggered activation and FIFO queuing.

Richter and Ernst [14] introduced a compositional scheduling model that uses local response time calculation following single-resource approaches such as Tindell's work [16]. They then characterize the external interaction of these components through event stream models and introduced a set of different event stream interfaces. Chakraborty and Thiele [15] followed another compositional approach based on real-time calculus with local service and arrival curves to calculate delays and backlogs. However, both groups focused mostly on FIFO queuing. Registers in a multi-rate system were not considered deeply so far.

Mangeruca, Beneviste, and others [8, 2] recently proposed a relaxation that is based on communication-bysampling (CbS) and also supports multi-rate systems. The approach targets "semantics preservation", achieved by relaxing the constraints of FIFO communication and to account for under- and over-flow prevention. Their approach can be further reduced into a register model by setting FIFO size to one. The authors propose mechanisms that shall ensure "semantics preservation" by deliberately constraining the way "the consumer must access the buffer" [8]. In a similar way, Matic and Henzinger [9] proposed slight changes to the way task schedules are build during system generation by model-based design tools. Both approaches require that certain platform mechanisms are used in a specific way - the way that preserves the semantics of the communication. Such restrictions compromise to some extent the broad applicability of the approach in practice today. Therefore, we are seeking a general approach that does not restrict the buffer access.

In another older publication, Gerber et. al. studied multirate register-based communication [3] without requiring special semantic preservation mechanisms. However, it is a synthesis approach that cannot analyze system in general. Furthermore, the synthesis requires that task periods can be changed freely, which is very uncommon in automotive design. In another recent publication, Guermazi and George [4] really analyze periodic systems with register communication. They calculate task and communication service response times locally for each involved component or task, and then create the worst-case sequencing of them by composition, thereby considering additional delays at every involved buffer. Unfortunately, the approach assumes "worst-case asynchronicity" for all register accesses and does not account for offsets. In consequence, the results are overly pessimistic and therefore of limited relevance in automotive systems, where OSEK time table offsets and synchronization with FlexRay are key mechanisms to reduce delays.

All mentioned publications shed a light on one or the other issue relevant for end-to-end timing analysis. To the best of our knowledge, the differentiation of end-to-end semantics in the presence of multi-rate register communication has not been considered so far, despite its importance in automotive system design (and avionics and other industries). This will be introduced in the next section.

# 3 End-to-End for Register Edges

Figure 2 shows an example of an end-to-end path through four tasks  $(t_1, t_2, t_3 \text{ and } t_4)$  are three register buffers  $(r_{12}, r_{23}, r_{34})$ . All tasks are activated with different periods  $(T_1, T_2, T_3, T_4)$ , so the example is essentially a multi-rate system.



Figure 2. Example end to end path

Before we start distinguishing the different semantics, we will introduce a set of data-path reachability conditions and provide a calculation framework for end-to-end delays. The actual distinction of several semantics within this framework is introduced in Section 4.

# 3.1 Delay calculation framework

The scheduling of tasks determines in which order read and write accesses are made to register values, where each individual register access results from one dedicated instance of one dedicated task. Moreover, each specific task instance will read data from this input registers and write data to its output registers, where they are read by another instance of another task, and so on. Consequently, we can associate the timing of such a "data journey" through a path with a sequence of specific task instances. We will call a specific task instance sequence a *timed path tp*.



Figure 3. Several Timed Paths

Figure 3 illustrates several such sequences for the path of Figure 2. To give an example, the bold arrow denoted A illustrates the task instance sequence

$$\overrightarrow{tp^A} = (1, 2, 1, 2)$$
 (1)

where  $tp_i^A$  denotes the instance of the ith task in that path.

Once, we know the *timed path*, the actual time of that journey is solely determined by the read access of the first and the write access of the last task instance in that timed path. All intermediate task instances can be ignored. This provides a powerful abstraction from the internal scheduling.

For the moment, we restrict the analysis to tasks that read in the beginning and write in the end. Most OSEK tasks in fact do that (through specific value-copy calls) for reasons of consistency maintenance. Consequently, the first read can be safely bounded to appear no earlier than the activation of the corresponding task instance  $tp_1^A$ , while the last write is the termination time of the last task instance  $tp_4^A$ , given by the activation time  $\alpha$  and its worst-case response time  $\delta$ . This response-time of the second instance of task  $t_4$  is illustrated as a gray bar in the figure.

The actual end-to-end path delay  $\Delta$  of the given timed path  $\overrightarrow{tp^A}$  is indicated in Figure 3 and given by:

$$\Delta(\overrightarrow{tp^A}) = \alpha_n(tp_n^A) + \delta_n(tp_n^A) - \alpha_1(tp_1^A) 
= \alpha_4(2) + \delta_4(2) - \alpha_1(1)$$
(2)

In this equation, information on the timing of the internal tasks  $t_2$  and  $t_3$  is not required for calculating the path delay. This might seem surprising because the timing of the tasks  $t_2$  and  $t_3$  does in fact influence the timing of data that travels

through. However, this information is already exploited in the definition of the *timed path*, and there exist several ones (see Figure 3). The question is, which timed path is the "right" one?

Apparently, only paths shall be considered in which data is actually communicated among the task instances within that timed path. We call such paths *valid timed paths*. In order to be considered valid, the data must be able to actually pass through the task instances in the described way. Hence, we have to ignore all paths that involve backward jumps (time-travel) as well as forward jumps that are too long (and become overwritten).

### 3.2 Forward Reachability

We start with the backwards jumps as obvious criteria to mark a timed path non-reachable because it would require time travel of data. Clearly, a reading task instance must not be activated before the writing task instance. As an example, the path G in Figure 3 is not reachable, because it contains time-traveling data.



Figure 4. Influence of scheduling on data communication

However, this activation time-travel criteria is necessary but not yet sufficient to eliminate time travel. Not only the activation time must be considered but also (and more importantly) we must check if the tasks instances have a chance to communicate. Figure 4 illustrates three situations that we must distinguish. The bold gray boxes represent task execution and data is read at the left border of the execution and written at the right border. The thinner light boxes represent task preemption that (in this example) follows static-priority scheduling.

The situations are marked with attributes critical and waiting. In case of a non-critical read, the writing task instance has already completed execution when the reading instance is activated, no time-travel. In the situation of critical waiting read, the reader is activated while the writer is still executing. However, the reader must wait until the

writer completes (because of the priorities), so these two instances can communicate; no time travel. In case of critical, non-waiting read, the reader preempts the writer and starts reading before the writer has written its output. These two instances do not communicate and a timed path containing these instances is not valid; or not reachable.

#### 3.3 Overwrite Elimination



Figure 5. Data history border

So far we have considered communication that is unreachable because it represents a *backward time-travel*. Now we will consider another type of time-traveling that results from *overwriting*. The fact that data can be overwritten, in particular in the presence of under-sampling, leads to *dead ends* in *timed paths*. Figure 5 illustrates this situation. Dead ends are drawn with a dotted line. A new write access of a specific task instance enforces a *history border* through which no earlier instance of the same task can communicate. History borders are marked with gray curved lines

With the above checks, we can eliminate all non-valid timed paths, so only those paths remain, along which communication actually takes place. From these, we can choose the one with the longest delay according to Equation 1. Figure 6 shows that our example contains four valid timed path with timed path D  $(tp^{\overline{D}})$  being the longest.



Figure 6. Maximum Path Delay

#### 3.4 Mathematical Framework

We can define a set of simple boolean function that assist in determining forward reachability and overwriting between the ith instance of a writing task  $t_w$  and the jth instance of a reading task  $t_r$ .

The following boolean function att returns true if "activation time travel" occurs (i.e. when the reader is activated before the writer), and false if it doesn't:

$$\operatorname{att}(t_w(i) \to t_r(j)) = (\alpha_r(j) < \alpha_w(i)) \tag{3}$$

The more important "critical function" crit determines if (even in case of non-activation time travel) writer and reader overlap in execution:

$$\operatorname{crit}(t_w(i) \to t_r(j)) = (\alpha_r(j) < \alpha_w(i) + \delta_w(i))$$
 (4)

And the waiting function wait determines if (in case of overlapped but not time-traveling execution) the writer finishes first, because the reader has to wait due to its priority:

$$wait(t_w(i) \to t_r(j)) = (p(t_r) < p(t_w)) \tag{5}$$

Now, we can combine these to define a boolean function forw determining the forward reachability of the two instances. The instances must not time travel (¬att, Eqn. 3) and additionally be either not critical (¬crit, Eqn. 4) or wait (wait, Eqn. 5):

$$\begin{split} & \text{forw}(t_w(i) \to t_r(j)) \\ &= \quad \neg \text{att}(t_w(i) \to t_r(j)) \land \\ & \quad (\neg \text{crit}(t_w(i) \to t_r(j)) \lor \text{wait}(t_w(i) \to t_r(j))) \\ &= \quad \neg \left(\alpha(t_r(j)) < \alpha(t_w(i))\right) \land \\ & \quad (\neg \left(\alpha_r(j) < \alpha_w(i) + \delta_w(i)\right) \lor \text{p}(t_r) < \text{p}(t_w)) \end{split}$$

From this forward reachability, we can also detect overwrites. The output of an instance  $t_w(i)$  is overwritten by instance  $t_w(i+1)$  when both instances can forward reach the same reading task instance  $t_r(j)$ . In other words,  $t_w(i)$  can reach  $t_r(j)$  if and only if the following function returns true:

$$\operatorname{reach}(t_w(i) \to t_r(j)) = (\operatorname{forw}(t_w(i) \to t_r(j)) \land \neg \operatorname{forw}(t_w(i+1) \to t_r(j)))$$

$$(7)$$

From this reachability between two task instances, we can now define the reachability function for a whole timed path. A timed path is reachable, if and only if every two consecutive task instances within that path are reachable.

$$\operatorname{reach}(\overrightarrow{tp}) = \prod_{i=1...n-1} \operatorname{reach}(t_i(tp_i) \to t_{i+1}(tp_{i+i})) \quad (8)$$



Figure 7. Example with Task Schedule and Several End-to-End Semantics

We finally have to do this for all possible timed paths, and we obtain the set of all reachable timed paths  $\mathbb{TP}^{reach}$ :

$$\mathbb{TP}^{\text{reach}} = \{ \overrightarrow{tp} \in \mathbb{N}^n \mid \text{reach}(\overrightarrow{tp}) \}$$
 (9)

Together with Equation 1, we can now determine the maximum latency over all reachable paths:

$$\Delta^{LL}(p) = \max\{\Delta(\overrightarrow{tp}) \mid \overrightarrow{tp} \in \mathbb{TP}^{\text{reach}}\}$$
 (10)

The superscript LL indicates the "last-to-last" semantics which is explained in the next section.

#### 4 Other End-to-End Semantics

In the preceding section, we have identified key properties of data reachability within register communication paths, and we have provided a first end-to-end calculation. This so far presented delay calculation follows the semantics of "maximum data age". This section introduces extensions that allow covering also other semantics, based on reachability functions introduced above.

Generally speaking there are four different semantics possible in an over-/under-sampling situation. These possibilities are illustrated in Figure 7. The input and output intervals illustrate the time span in which input changes have an impact on the delay and output data is actually becoming available. The so far introduced "max age" semantics corresponds to the "last-to-last" paths from that figure. The formulation "last-to-last" refers to the fact that it considers the delay between the last input (that is not overwritten) until the last output (even in case of duplicates). In the next paragraphs, we extend the formal framework to cover also the remaining three semantics.

#### 4.1 Last-to-First

In this case, we are seeking the maximum delay of all non-overwritten ("last") inputs until the non-duplicate ("first") output of the path. This is a bit more complex that the above mentioned calculation, because we must ignore all timed paths that lead to later (non-first) duplicates of other paths with the same start instance. With respect to Figure 6, this applies to timed path H and D, which produce duplicate of path A data.

Simply speaking, the set of all non-duplicate, reachable timed paths  $\mathbb{TP}^{first}$  is that sub-set of all reachable timed path  $\mathbb{TP}^{reach}$  for which no timed path exists that shares the same start instance of the first task and has an earlier end instance of the last task.

$$\mathbb{TP}^{\text{first}} = \{ \overrightarrow{tp} \in \mathbb{TP}^{\text{reach}} \mid \\ \neg \exists \overrightarrow{tp'} \in \mathbb{TP}^{\text{reach}} : tp'_1 = tp_1 \land tp'_n < tp_n \}$$
 (11)

The maximum "last-to-first" timed path delay  $\Delta^{LF}$  is given by:

$$\Delta^{LF}(p) = \max\{\Delta(\overrightarrow{tp}) \mid \overrightarrow{tp} \in \mathbb{TP}^{\text{first}}\}$$
 (12)

#### 4.2 First-to-Last and First-to-First

So far, we have considered semantics where the last nonoverwritten input is considered, i.e. that input that actually travels through the path. Now, we will consider also inputs that are overwritten. This is important in situations where we are interested in the delay that system needs to react to value changes at the input that can arrive asynchronously at any time. So we have to include in the calculations an initial "input sampling delay". This input sampling is often assumed to be the period of the first task of the path, like in [4]. The underlying idea is that new data can "just miss" the read access of the input task and has to wait for the next instance of that input task.

While this assumption is correct in single-rate systems without jitter, it produces wrong results in multi-rate systems, because over- and under-sampling introduces internal delay effects that can significantly increase this input delay. To be precise, we have to look backwards to that point in time at which a newly arriving data has the chance to travel through (or reaches) the entire path. When this point is missed, the data will in fact be *recognized by the system* at the next input task instance, but the whole *system will not respond* to it until the next fully reachable path, which can start even later. This is illustrated in Figure 7.

To determine the actual delay, we have to add to each "last-to-x" path delay the temporal distance to the start of the latest previous "last-to-x" path. Hence, we have to determine the start task instance of the previous reachable "last-to-x" path that we will call  $\overrightarrow{prod}(\overrightarrow{tp})$ :

$$\operatorname{pred}(\overrightarrow{tp}) = \\ \max\{m \in \mathbb{N} \mid m < tp_1 \land \exists \overrightarrow{tp'} \in \mathbb{TP}^{\operatorname{reach}} : tp'_1 = m\}$$
 (13)

Now, we can calculate the "first-to-last" path delay  $\Delta^{FL}$  by

$$\Delta^{FL}(\overrightarrow{tp}) = \Delta^{LL}(\overrightarrow{tp}) + \alpha_1(tp_1) - \alpha_1(\operatorname{pred}(\overrightarrow{tp})) \quad (14)$$

$$\Delta^{FL}(p) = \max\{\Delta^{FL}(\overrightarrow{tp}) \mid \overrightarrow{tp} \in \mathbb{TP}^{\operatorname{reach}}\} \quad (15)$$

and the "first-to-first" path delay  $\Delta^{FF}$  by:

$$\Delta^{FF}(\overrightarrow{tp}) = \Delta^{LF}(\overrightarrow{tp}) + \alpha_1(tp_1) - \alpha_1(\operatorname{pred}(\overrightarrow{tp})) \quad (16)$$

$$\Delta^{FF}(p) = \max\{\Delta^{FF}(\overrightarrow{tp}) \mid \overrightarrow{tp} \in \mathbb{TP}^{\text{first}}\} \quad (17)$$

# 5 Properties and Possible Extensions

After introducing the formal framework, we now outline few key properties of the approach.

# 5.1 Vertical Composition

The proposed end-to-end calculation assumes that a "normal" scheduling analysis of tasks or frames has already been performed. In all formulas, only activation times  $\alpha$  and response times  $\delta$  play a role. No further details of task scheduling are required. In this context, the end-to-end analysis represents a *vertical* composition since it builds upon previous scheduling analysis results.

This vertical composition makes the approach flexible in two ways:

- the framework also supports relaxed task models incl. periodic tasks with jitter or burst, and
- the framework also supports other schedulers such as TDMA (required for FlexRay analysis), EDF, or round-robin

as long as activation models  $(\alpha)$  are known and worst-case response times  $(\delta)$  can be determined.

# 5.2 Horizontal Composition

Horizontal composition means that we can analyze the end-to-end latency (following the same semantics) of two independent sub-systems, and then combine the sub-system delays into a system delay. We can account for the possible delay between the sub-systems in the same way that we have considered the input sampling delay in Section 4.2.

# 5.3 Practicability Concerns

The sets of timed paths  $\mathbb{TP}$ ,  $\mathbb{TP}^{\text{reach}}$ , and  $\mathbb{TP}^{\text{first}}$  are subsets of  $\mathbb{N}^n$  and therefore generally unbounded. However, with periodic tasks, the number of relevant paths can be bounded to those that start within the first macro-period, i.e. within the least common multiple (LCM) of all involved periods. This is a property already exploited in rate-monotonic scheduling and its offset-aware extensions. With this in mind, the mentioned path sets become bounded. In addition, the number of reachable timed paths within a macro period can not exceed the number of instances of the task with the smallest period. This is intuitive since each such "fastest" task instance can be contained in at most one reachable path. This way, the algorithmic complexity does not grow exponentially, as the set size  $\mathbb{N}^n$  might suggest, but it grows linearly with the size of the macro period.

#### 5.4 Application in Automotive Systems

Both, the vertical and the horizontal compositionality make the approach applicable to distributed automotive systems with multi-rate, register-based communication, layered software architecture, and a mixture of scheduling concepts.

The vertical composition lets us capture well the OSEK, CAN, and FlexRay specific scheduling analysis, and it lets us consider jitter in tasks and driver interrupts. The horizontal composition lets us analyze the end-to-end timing over several ECUs that communicate over CAN and/or FlexRay.

#### 5.5 Relaxed Task Communication

Finally, the approach -again because of its vertical compositionality- can be refined and applied to task models where tasks can read and write data at arbitrary points in time. When these buffer access times are known -as a result from a previous scheduling and communication timing analysis- these results can be used instead of the more abstract activation and response timings in Equations 2 and 3. Equations 4, 5, and 6 are not required anymore and the remaining equations can be used unchanged.

# 5.6 Internal Task State

Finally, also internal state of tasks can be incorporated. Such internal state could, for instance, turn the task into a FIFO pipeline such that each newly read input data is written to the output one instance later. This is not an artificial example but exists in practice also in automotive systems when so called *software component data structures* are used. These prevent that two functions that are mapped to the same task can communicate during the execution of the same instance of that task; hence, two task instances are needed to let these function communicate. The end-to-end delay calculation framework supports such cases, we simply have to put the task into the path twice, and all other calculations apply.

# 6 Conclusion

In this paper, we have introduced a formal framework for defining end-to-end delays in the presence of multirate, register-based systems. Having such a framework is a prerequisite for analyzing end-to-end delays in automotive software systems because these systems are inherently multi-rate and use mostly register communication. In contrast to previous work on end-to-end analysis, our approach presents a general solution that does not constrain the way, buffers are accessed. We consider this an important requirement for the industrial acceptance of scheduling analysis.

A second key finding of this work is the existence of several different semantics (meanings) of end-to-end delay that must be carefully distinguished from one another. The "max data age" (or "last-to-last") semantics is needed for delay calculation in control engineering, while the "first reaction" (or "first-to-first") semantics is the first choice for body electronics where "button-to-action" delays are critical. To the best of our knowledge, previous work on end-to-end analysis has ignored the existence of different end-to-end semantics.

We have further shown that the proposed calculation of the delays is flexibly applicable and extensible in many ways. Its vertical compositionality makes the approach applicable to different schedulers (SP, TDMA, RR, and EDF) and for realistic task models, e.g. periodic tasks with jitter or burst, as long as a response-time analysis is available. Its horizontal compositionality makes it applicable to distributed systems with several ECUs and buses, be it synchronous (e.g. with FlexRay) or asynchronous (e.g. with CAN). In addition, the generality of the approach provides opportunities for extensions in several directions, of which we have highlighted a few.

# References

- The AUTOSAR Development Partnership. Automotive Open System Architecture (AUTOSAR). URL: http://www.autosar.org, 2003.
- [2] A. Benveniste, P. Caspi, M. di Natale, C. Pinello, A. Sangiovanni-Vincentelli, and S. Tripakis. Loosely time-triggered architectures based on communication-by-sampling. In EMSOFT '07: Proceedings of the 7th ACM & IEEE international conference on Embedded software, pages 231–239, New York, NY, USA, 2007. ACM.
- [3] R. Gerber, S. Hong, and M. Saksena. Guaranteeing end-to-end timing constraints by calibrating intermediate processes. In *IEEE Real-Time Systems Symposium*, pages 192–203, December 1994.
- [4] R. Guermazi and L. George. Worst case end-to-end response times of periodic tasks with an AUTOSAR/FlexRay infrastructure. In 7th International Workshop on Real-Time Networks RTN'08, 2008.
- [5] M. Joseph and P. Pandya. Finding response times in a real-time system. *The Computer Journal*, 29(5):390–395, 1986.
- [6] H. Kopetz and G. Gruensteidl. TTP a time-triggered protocol for fault-tolerant computing. In *Proceedings 23rd International Symposium on Fault-Tolerant Computing*, pages 524–532, 1993.
- [7] C. L. Liu and J. W. Layland. Scheduling algorithms for multiprogramming in a hard-real-time environment. *Journal of the ACM*, 20(1):46–61, 1973.
- [8] L. Mangeruca, M. Baleani, A. Ferrari, and A. Sangiovanni-Vincentelli. Semantics-preserving design of embedded control software from synchronous models. *IEEE Trans. Software Eng.*, 33(8):497–509, 2007.
- [9] S. Matic and T. A. Henzinger. Trading end-to-end latency for composability. In RTSS '05: Proceedings of the 26th IEEE International Real-Time Systems Symposium, pages 99–110, Washington, DC, USA, 2005. IEEE Computer Society.
- [10] OSEK Steering Committee. OSEK Open systems and the corresponding interfaces for automotive electronics. http://www.osek-vdx.org/.
- [11] J. C. Palencia and M. G. Harbour. Schedulability analysis for tasks with static and dynamic offsets. In *Proceedings of the IEEE Real-Time Systems Sympo*sium, page 26. IEEE Computer Society, 1998.
- [12] J. C. Palencia and M. G. Harbour. Exploiting precedence relations in the schedulability analysis of distributed real-time systems. In *Proceedings of the IEEE Real-Time Systems Symposium*, pages 328–399. IEEE Computer Society, 1999.
- [13] O. Redell. Accounting for precedence constraints in the analysis of tree-shaped transactions in distributed real time systems. Technical report, Department of Machine Design, KTH Royal Institute of Technology, Sweden, 2003.
- [14] K. Richter, D. Ziegenbein, M. Jersak, and R. Ernst. Model composition for scheduling analysis in platform design. In *Proceeding 39th Design Automation Conference*, New Orleans, USA, June 2002.
- [15] L. Thiele, S. Chakraborty, and M. Naedele. Real-time calculus for scheduling hard real-time systems. In *Proceedings International Symposium on Circuits and Systems (ISCAS)*, Geneva, Switzerland, 2000.
- [16] K. Tindell. Adding time-offsets to schedulability analysis. Technical Report YCS 221, Department of Computer Science, University of York, UK, 1994.
- [17] K. Tindell, H. Kopetz, F. Wolf, and R. Ernst. Safe automotive software development. In *Design, Automation and Test in Europe Conference*, pages 616–612, Munich, Germany, March 2003.