## COMP4300 Computer Architecture, Spring 2022 Midterm Examination

1. (10 points) Suppose that a given machine spends 1/3 of its execution time before optimization doing jump instructions. The design team for the manufacturer optimized the calculation of target addresses by jump instructions. If the optimization resulted in the speedup of processing jump instructions by a factor of 4, what was the overall execution time after optimization?

2. (7 points) What is the two's complement 12-bit representation of negative 5?

3. (13 points) The following PDP-8 machine language program loads the contents of address 0x400 into the accumulator, subtracts 5 from it, and stores it back to address 0x400. Use address 0x711 to store the address 0x400. Fill in the blanks in the binary. See the pdp-8 programming card in the files section of Canvas for opcodes. Note that all numbers on the PDP-8 programming card are in *octal*, while numbers in the question and below are either hexadecimal (if prefixed by 0x) or binary (if made up of zeroes and ones). Each blank is one binary digit.

| Addr<br>0x700 | Mnemonic<br>CLA       | Binary 65 111 110 000 000 111 110 000 000 |
|---------------|-----------------------|-------------------------------------------|
| 0x701         | TAD I 0x711           | <u>601</u> 10010001                       |
| 0x70_         | TAD 0x712             | 001 01 001 0010                           |
| 0x70_         | DCA I 0x711           | 01110010001                               |
| 0x70_         | HLT                   | 111 100 000 010                           |
| 0x711         | (addr stored here)    | 010 000 000 000                           |
| 0x712         | (data stored here) -5 | 111111011                                 |

4. (7 points) Is code size of a RISC machine typically larger or smaller than with a CISC machine? Why?

RISC code size is larger OK RIJC instructions are simpler and do less. Often more than one is necessary to accomplish the same work as a CISC instruction 5. (7 points) What computer did the term "computer architecture" first apply to?

IBM System/360

6. (7 points) Is 80x86 a RISC or CISC design? Why?

CISCIIt has register-memory instructions.

7. (8 points) In the following VHDL process, if input A changes at time 20nS and no other inputs change after that time, at what time will all the output signals be *guaranteed* to have assumed their final value, regardless of their initial values?

8. (5 points) Suppose in the code below that signal Z changes at 20ns and no other signal changes after that time. When will the output signals of process foo have their final values?

ZONS - not rensitive to change in ?

- 9. (7 points) Consider the following computer system, which has a load-store architecture. What is the average CPI?
  - -ALU operations take 1 cycle and make up 30% of the dynamic instruction count
  - -Floating point instructions are 4 cycles, and make up 7%
  - -Branches take 5 cycles and make up 25%
  - -Loads and stores are 3 cycles and make up the rest of the instructions

10. (10 points) For the machine of problem 9 (copied below), optimization A reduces cycle time to 0.8 of the original cycle time (cycle time must be the same for all instructions) and speeds up branches by 1 cycle. Optimization B speeds up floating point operations by 1 cycle but lengthens the original cycle time by 5%. Which optimization improves performance more?

Machine from problem 9:

- -ALU operations take 1 cycle and make up 30% of the dynamic instruction count
- -Floating point instructions are 4 cycles, and make up 7%
- -Branches take 5 cycles and make up 25%
- -Loads and stores are 3 cycles and make up the rest of the instructions

$$CPI_{B} = 2.97 - 1 \times 0.2S = 2.72 \text{ cycles}$$

$$CPI_{B} = 2.97 - 1 \times 0.07 = 2.91 \text{ cycles}$$

$$Fost_{B} \rightarrow Speederp_{A} = ST \times 1 \times 2.97 = 2.97 = 2.97 = 1.36$$

$$Speederp_{B} = ST \times 1 \times 2.97 = 0.8 \times 2.72 = 1.36$$

$$Speederp_{B} = ST \times 1 \times 2.97 = 0.97$$

$$1.05ST \times 1 \times 2.91 = 0.97$$

11. (10 points) Of the following architectures we have discussed, which one is likely to have the most complicated instruction decode mechanism, and why? PDP-8, RISC-V, or 8080?

12. (9 points) Suppose a given computer has a power supply that must be cooled by a separate fan. The computer fails if either the power supply or its fan fails. The MTTF of the fan is 1 year. The MTTF to failure of the power supply is 5 years. What is the MTTF of the computer due to the power supply/fan system?