# A High-Efficiency SOI CMOS Stacked-FET Power Amplifier Using Phase-Based Linearization

Unha Kim, Student Member, IEEE, and Youngwoo Kwon, Senior Member, IEEE

Abstract—A linearization technique based on the phase correction is proposed for a CMOS stacked-FET power amplifier (PA). The linearizer employs a phase injection circuit as a main linearizer. The phase injection circuit presents envelope-reshaped capacitance to the gate of a driver amplifier to correct for phase compression near saturation. It also helps with AM-AM linearization. Hybrid bias circuit consisting of a diode and a resistor is also employed for static adaptive biasing, which allows the PA to meet stringent linearity requirement across the entire power range. Two stacked-FET linear PAs with the proposed linearizers have been designed using a silicon-on-insulator (SOI) CMOS process at 1.88 and 0.9 GHz. The fabricated PAs show adjacent channel leakage ratios (ACLRs) better than —39 dBc with peak power-added efficiencies (PAEs) of 44.3 and 49.2% at 1.88 and 0.9 GHz, respectively, using 3GPP uplink W-CDMA signal.

Index Terms—CMOS, envelope injection, linear, linearization, power amplifier (PA), SOI, stacked-FET, W-CDMA.

## I. INTRODUCTION

MOS power amplifier (PA) can play an important role not only for WiFi but also for 3G/4G mobile terminals due to the cost and size benefits. However, low breakdown voltage and highly nonlinear nature of the CMOS devices make the design of a watt-level linear PA very challenging, in particular, for applications using high-level modulation schemes. To achieve the required power level for 3G/4G handsets, several power combining techniques such as the stacked-FET and differential cascode have been introduced [1]–[3]. To improve the PA linearity, various linearization techniques have been proposed such as the capacitance compensation, PA-closed loop feedback, and adaptive bias [2]–[7]. However, the overall linearity and PAE cannot match those of GaAs HBT PAs [8].

For modulated signals, PA nonlinearity is determined by the dynamic AM-AM and AM-PM characteristics. The previous works on PA linearization have focused on the correction of AM-AM distortion at high output power  $(P_{\rm out})$  using adaptive biasing or envelope-reshaped gate bias [3]. These methods do not correct for AM-PM distortion and, in some cases, degrade the linearity at backed-off power levels [9]. The idea of using a varactor for AM-PM correction has been presented in [7]. However, the method is limited to the quasi-linear region with negligible AM-AM distortion. Also, it requires a separate DSP chip

Manuscript received July 10, 2014; accepted September 03, 2014. Date of publication September 19, 2014; date of current version December 01, 2014. This work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MSIP) 2013R1A2A1A05006502.

The authors are with the School of Electrical Engineering and Computer Science and INMC, Seoul National University, Seoul 151-742, Korea (e-mail: ykwon@snu.ac.kr).

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LMWC.2014.2357782



Fig. 1. (a) Block diagram of the proposed linear CMOS PA. (b) Capacitance  $(C_{\rm V})$  and gate bias voltage  $(V_{\rm BIAS})$  profiles by the phase and amplitude injection circuits. (c) Gate dc voltage profile by the hybrid bias circuit.

and D/A converter, which makes the application to the self-contained mobile phone PA practically difficult.

In this work, a new linearizer based on AM-PM correction is proposed using an envelope-dependent capacitance injection technique. The AM-PM linearizer of this work also helps recover AM-AM distortion. Combined with auxiliary amplitude injection and hybrid biasing techniques, 1.88 GHz and 0.9 GHz SOI CMOS PAs of this work achieve 44% and 49% PAEs at 28.7 and 29 dBm, respectively, while meeting W-CDMA ACLR of  $-39 \, \mathrm{dBc}$ . These efficiencies are among the highest ever reported from CMOS PAs for handset applications.

# II. CIRCUIT DESIGN

Fig. 1(a) shows an overall block diagram of the proposed PA. The linearizer consists of an envelope-dependent phase injecttion (PI) circuit and an amplitude injection (AI) circuit as well as a hybrid bias circuit. As described in [3], the AI provides the envelope-reshaped gate bias  $(V_{
m BIAS})$  to the main-stage amplifier to recover the compressed envelope magnitude, thus improving AM-AM linearity. However, it often degrades AM-PM since higher  $V_{\rm BIAS}$  during compression increases gate-source capacitance  $(C_{gs})$  of common-source (CS) transistor, which further compresses AM-PM characteristics [4]. In this work, we have employed a PI circuit as a main linearizer and used AI circuit as an auxiliary. To correct for AM-PM distortion, the PI circuit presents the envelope-reshaped capacitance  $(C_{\rm V})$  to the input of the driver amplifier as shown in Fig. 1(b). In addition, this PA contains a hybrid bias circuit to set the power-dependent static bias to the driver-stage as shown in Fig. 1(c). This helps recover the linearity at backed-off power levels.

The overall circuit schematic of the two-stage CMOS PA is shown in Fig. 2. The power- and driver-stages use a quadruple-stacked FET with 20 mm gate-width and a triple-stack with 2 mm gate-width, respectively [1]. The bias of the driver-stage



Fig. 2. (a) Schematic of the proposed linear PA for 1.9 GHz operation. (b)Detailed schematic of the phase and amplitude injection circuits.



Fig. 3. Operation of the phase injector. (a) Dynamic AM-PM curves with phase injection. (b)  $C_{\rm V}$  and phase ( $\angle S_{21}$ ) of the varactor as a function of  $V_{\rm CV}$ .

is set at a higher level than the power-stage. This FET sizing and biasing allows the PA to achieve optimum efficiency and linearity in conjunction with the proposed linearizer. The envelope is detected at the power-stage input, and the envelope-reshaped  $C_{\rm V}$  and  $V_{\rm BIAS}$  are generated by the PI and AI circuits, respectively.  $C_{\rm V}$  is injected to the gate of the driver-stage CS transistor while  $V_{\rm BIAS}$  is applied to the main-stage CS transistor  $(M_1)$ . Since  $C_{\rm gs}$  of  $M_1$  is very large  $(\sim 22~{\rm pF})$ ,  $C_{\rm V}$  is injected to the driver-stage to avoid excessive capacitance loading  $(=C_{\rm gs,M1}+C_{\rm V})$  of the power-stage.

The details of the PI and AI circuits are shown in Fig. 2(b). Envelope detection is performed using two envelope detectors  $(M_5, M_9, C_{\rm F},$  and  $R_{\rm F})$ . Because the CS detectors generate the output envelopes  $(V_{\rm x}$  and  $V_{\rm y})$  in opposite phase to the input envelope,  $V_{\rm x}$  and  $V_{\rm y}$  are flipped again by the inverter-like envelope shapers  $(M_6, M_7, M_{10},$  and  $M_{11})$ . To avoid excessive voltage injection near saturation, two limiters  $(M_8$  and  $M_{12})$  are used.

To explain the PI mechanism, the phase and capacitance variations of a shunt varactor are plotted in Fig. 3. Since the typical AM-PM of the CMOS FET shows compressive characteristics



Fig. 4. Photograph of 1.9 GHz SOI CMOS IC (size =  $1.4 \text{ mm} \times 0.68 \text{ mm}$ ).



Fig. 5. Measured W-CDMA results: (a) 1.88 GHz PA. (b) 0.9 GHz PA.

as shown in Fig. 3(a), the phase injector is required to provide positive slope vs the envelope, which requires negative capacitance slope. Thus, the voltage across the varactor  $(V_{CV})$  is required to track the envelope signal in the opposite direction. This is achieved by applying the detected envelope signal [ $V_{
m det}$  in Fig. 2(b)] to the cathode of the varactor. The varactor is realized using source-drain connected nMOS capacitor. During low to mid  $P_{\text{out}}$  region,  $V_{\text{CV}}$  stays between  $V_0$  and  $V_1$  in Fig. 3(b), where  $C_{\rm V}$  is almost constant, resulting in little PI. When  $P_{\rm out}$ is further increased,  $V_{\rm CV}$  decreases below  $V_1$ , reaching  $V_2$  at the maximum swing. Due to the reduced capacitance of the varactor, positive PI occurs in this region. Thus, the resultant dynamic AM-PM of the composite PA is flattened as shown in Fig. 3(a). Finally, when the PA enters strongly saturation, the limiter  $(M_8)$  is turned on and prevents  $V_{CV}$  from decreasing below  $V_2$ . It is worthwhile to note that the PI also improves AM-AM linearity since the dynamic  $C_V$  correction by the phase injector improves input matching at high power levels where AM-AM is compressed. Simulation shows that gain compression is reduced from 1.8 dB to 1 dB when the PI is applied. The Al circuit works as an auxiliary correction to provide fine adjustment to AM-AM distortion. The required  $V_{\rm BIAS}$  injection range becomes much smaller than that without PI [3], resulting in minimal efficiency degradation. The linearization effect of the circuits can be limited for wide bandwidth signal if the time delay between the incoming RF signal and PI/AI signal ( $C_{\rm V}$  and  $V_{\rm BIAS}$  ) cannot be adjusted properly.

To achieve sufficient linearity margin across the entire power range, it is desirable to set high bias at low power region, lower the bias as the power reaches soft compression and then inject the envelope amplitude at hard compression as shown in Fig. 1(c) [2], [9]. In this work, a hybrid bias circuit consisting of a resistor and a diode is applied to the driver-stage to realize the desired adaptive biasing. As shown in Fig. 2(a), the resistor and the diode are biased differently using dual biases ( $V_{\rm GD1}$  and  $V_{\rm GD2}$ ). The required gate voltage step,  $V_{\rm G.H} - V_{\rm G.L}$  in Fig. 1(c), can be controlled with the voltage difference ( $V_{\rm GD1} - V_{\rm GD2} > 0$ ).



Fig. 6. Measured dynamic AM-AM and AM-PM of 1.88 GHz PA at  $P_{\rm out}=28.7~{\rm dBm}$  using a W-CDMA signal. (a) AI only. (b) PI only.

 $\label{thm:comparison} TABLE\ I$  Performance Comparison of the State-of-the-Art Linear CMOS PAs

| Ref          | CMOS<br>Technology    | Signal | Freq<br>(GHz) | P <sub>out</sub> (dBm) | Gain (dB) | PAE<br>(%) | ACLR (dBc) | V <sub>DD</sub><br>(V) |
|--------------|-----------------------|--------|---------------|------------------------|-----------|------------|------------|------------------------|
| [8]          | GaAs HBT              | W-CDMA | 1.95          | 28                     | N/A       | 44.5       | -38        | 3.4                    |
| [1]*         | 0.13 μm (SOI)         | W-CDMA | 1.9           | 28.5                   | 14.6      | 38.7       | -38        | 6.5                    |
| [2]†         | 0.13 μm               | W-CDMA | 1.88          | 27.1                   | 28.3      | 28         | -40        | 3.0                    |
| [3]*         | 0.18 μm & IPD         | W-CDMA | 1.85          | 26.8                   | 15.8      | 43.3       | -37        | 3.5                    |
| [4]          | $0.5  \mu \mathrm{m}$ | W-CDMA | 1.75          | 24                     | 23.9      | 29         | -35        | 3.3                    |
| [6]†         | $0.18  \mu { m m}$    | W-CDMA | 1.95          | 23.5                   | 26        | 40         | -33        | 3.4                    |
| [10]         | 0.32 μm (SOI)         | W-CDMA | 0.84          | 27.1                   | N/A       | 47.5       | -36        | 4.0                    |
| [11]*        | $0.18  \mu { m m}$    | LTE‡   | 1.85          | 27.8                   | 14.2      | 41         | -31        | 3.5                    |
| This<br>work | 0.32 μm (SOI)         | W-CDMA | 0.9           | 29                     | 28        | 49.2       | -39        | 4.0                    |
|              |                       |        | 1.88          | 28.7                   | 24.5      | 44.3       | -39        | 4.0                    |
|              |                       | LTE‡   | 0.9           | 27.7                   | 28        | 42.9       | -31        | 4.0                    |
|              |                       |        |               | 26.3                   | 28.3      | 36.5       | -35.5      |                        |
|              |                       |        | 1.88          | 27.3                   | 24.5      | 38.5§      | -31        | 4.0                    |
|              |                       |        |               | 26.2                   | 24.7      | 34.3       | -35.5      |                        |

\*Single-stage PAs. †On-chip output matching. ‡Uplink LTE 10 MHz-bandwidth 16-QAM (PAPR = 7.5 dB) \$Estimated PAE of the main-stage amplifier only is 40.5%.

#### III. FABRICATION AND MEASUREMENT

The designed PA was fabricated using an SOI CMOS process. All the MOSFETs have 0.32  $\mu$ m gate length with an oxide thickness of 5.2 nm. Fig. 4 shows a photograph of the fabricated SOI CMOS PA IC for 1.9 GHz operation. The IC was mounted on a 400  $\mu$ m-thick FR4 PCB, where LC-based off-chip output matching network with a loss of 0.33 dB was implemented. The PA was first tested using 3GPP uplink W-CDMA signal at 1.88 GHz.  $V_{\rm DD}$  was set at 4 V and the quiescent currents of the driver and main stages were 14 and 80 mA, respectively. Considering the small dc voltage and swing across each FET stack in the quadruple design ( $V_{\rm DC}=1~{
m V}$  for each stack), we have employed Class-  $F^{-1}$ -type harmonic load termination to improve the efficiency of the stand-alone PA. The measured results are plotted in Fig. 5(a). Three different cases are compared, PI only, both PI/AI with hybrid biasing and no linearization (reference). With both linearizers, the PA shows a gain of 24.5 dB, an ACLR of -39 dBc, and a PAE of 44.3% at  $P_{\rm out} = 28.7 \, {\rm dBm}$ . Compared with the case of no linearization, the maximum linear  $P_{\text{out}}$ , defined by the power meeting  $-39 \, \mathrm{dBc}$  ACLR, is increased by 1.1 dB and PAE by 4.4%. As one can see from Fig. 5(a), most of the linearization effect comes from the PI as expected. The addition of hybrid bias helps improve ACLR in the max power region while trading off ACLR in the mid-power region. PAE degradation by dc power consumption of the linearizer is less than 0.5%. Also, a 900 MHz PA was designed with the similar architecture and fabricated using the same process. W-CDMA test results are plotted in Fig. 5(b), showing a gain of 28 dB, an ACLR of  $-39~\mathrm{dBc}$ , and a PAE of 49.2% at  $P_\mathrm{out}=29~\mathrm{dBm}$ , in which the linear  $P_\mathrm{out}$  and PAE is improved by 0.9 dB and 5%, compared to the reference PA. In the case of 900 MHz PA, no measurable improvement was achieved using AI. LTE performance was also measured with 10 MHz 16-QAM signal. 1.88 GHz PA showed a PAE of 38.5% at  $P_\mathrm{out}=27.3~\mathrm{dBm}$  and 0.9 GHz PA showed a PAE of 42.9% at  $P_\mathrm{out}=27.7~\mathrm{dBm}$  while meeting ACLR $_\mathrm{E-UTRA}=-31~\mathrm{dBc}$ . The PAE of the main-stage alone is estimated to be 40.5% for 1.88 GHz PA.

To validate the linearization effect of the proposed linearizer, the dynamic AM-AM and AM-PM of 1.88 GHz PA were measured with AI and PI circuits separately and the results are plotted in Fig. 6. It is worthwhile to note that the AI degrades AM-PM linearity and shows limited ACLR improvement ( $\sim 0.9~\mathrm{dB}$ ). On the other hand, the proposed PI recovers both AM-AM and AM-PM distortion as shown in Fig. 6(b) and improves ACLR by 4.2 dB. The performance of recently reported linear CMOS PAs is summarized in Table I [10], [11]. The measured efficiency and ACLR are among the best reported from CMOS PAs.

## IV. CONCLUSION

A linearizer based on the envelope-dependent PI has been proposed for a CMOS stacked-FET PA. Together with the auxiliary AI and hybrid bias circuit, the 1.88 GHz W-CDMA CMOS PA meets the stringent linearity (ACLR  $<-39~\mathrm{dBc}$ ) across the entire  $P_\mathrm{out}$  range and shows a PAE higher than 44% at 28.7 dBm, which is comparable to that of a GaAs-based PA.

# REFERENCES

- S. Pornpromlikit et al., "A watt-level stacked-FET linear power amplifier in silicon-on-insulator CMOS," *IEEE Trans. Microw. Theory Tech.*, vol. 58, no. 1, pp. 57–64, Jan. 2010.
- [2] S. Kousai, K. Onizuka, T. Yamaguchi, Y. Kuriyama, and M. Nagaoka, "A 28.3 mW PA-closed loop for linearity and efficiency improvement integrated in a +27.1 dBm WCDMA CMOS power amplifier," J. Solid-State Circuits, vol. 47, no. 12, pp. 2964–2973, Dec. 2012.
- [3] B. Koo, Y. Na, and S. Hong, "Integrated bias circuits of RF CMOS cascode power amplifier for linearity enhancement," *IEEE Trans. Microw. Theory Tech.*, vol. 60, no. 2, pp. 340–351, Feb. 2012.
- [4] C. Wang et al., "A capacitance-compensation technique for improved linearity in CMOS class-AB power amplifiers," J. Solid-State Circuits, vol. 39, no. 11, pp. 1927–1937, Nov. 2004.
- [5] C. Yen and H. Chuang, "A 0.25-um 20-dBm 2.4-GHz CMOS power amplifier with an integrated diode linearizer," *IEEE Microw. Wireless Compon. Lett.*, vol. 13, no. 2, pp. 45–47, Feb. 2003.
  [6] H. Jeon *et al.*, "A cascode feedback bias technique for linear CMOS
- [6] H. Jeon et al., "A cascode feedback bias technique for linear CMOS power amplifiers in a multistage cascode topology," *IEEE Trans. Microw. Theory Tech.*, vol. 61, no. 2, pp. 890–901, Feb. 2013.
- [7] Y. Palaskas et al., "A 5-GHz 20-dBm power amplifier with digitally assisted AM-PM correction in a 90-nm CMOS process," J. Solid-State Circuits, vol. 41, no. 8, pp. 1757–1763, Aug. 2006.
- [8] G. Zhang, S. Chang, S. Chen, and J. Sun, "Dual mode efficiency enhanced linear power amplifiers using a new balanced structure," in *IEEE RFIC Symp. Dig.*, Jun. 2009, pp. 245–248.
- [9] C. Fager et al., "A comprehensive analysis of IMD behavior in RF CMOS power amplifiers," J. Solid-State Circuits, vol. 39, no. 1, pp. 24–34, Jan. 2004.
- [10] M.-S. Jeon, J. Woo, U. Kim, and Y. Kwon, "High-efficiency CMOS stacked-FET power amplifier for W-CDMA applications using SOI technology," *Electron. Lett.*, vol. 49, no. 8, Apr. 2013.
- [11] S. Jin, B. Park, K. Moon, M. Kwon, and B. Kim, "Linearization of CMOS cascode power amplifiers through adaptive bias control," *IEEE Trans. Microw. Theory Tech.*, vol. 61, no. 12, pp. 4534–4543, Dec. 2013.