# A Two-Point Modulation Technique for CMOS Power Amplifier in Polar Transmitter Architecture

Amin Shameli, Aminghasem Safarian, Ahmadreza Rofougaran, Senior Member, IEEE, Maryam Rofougaran, and Franco De Flaviis, Senior Member, IEEE

Abstract—A two-point modulation technique is presented that improves the performance of nonlinear power amplifiers (PAs) in polar transmitters. In this scheme, the output amplitude modulation is performed by controlling the current of the PA. The current control technique enables the PA to provide wideband amplitude modulation, as well as high power control dynamic range. In addition, the supply voltage of the PA is adjusted based on the output power level. The voltage supply adjustment substantially improves the effective power efficiency of the PA. The voltage supply control is performed using a second-order sigma-delta dc-dc converter, which presents an efficiency of over 95% in its operational range. The PA operates at 900 MHz with maximum output power of 27.8 dBm and power efficiency of 34% at maximum output power. The proposed PA achieves 62-dB power control dynamic range with amplitude modulation bandwidth of over 17.1 MHz. The circuits are fabricated in a CMOS 0.18- $\mu$ m process with a 3.3-V power supply.

*Index Terms*—Amplitude modulation, CMOS power amplifier (PA), nonlinear PA, polar transmitter, transmitter.

### I. INTRODUCTION

THE CMOS power amplifier (PA) suffers from low output power, as well as low power efficiency [1]–[3]. To overcome these issues, it is suggested in many papers to employ a polar transmitter architecture, which enables the use of high-power highly efficient nonlinear PAs [4]–[7]. In a polar transmitter, the phase component of the RF signal is amplified through a nonlinear PA, while the amplitude information is applied at the output. Fig. 1 shows the conventional amplitude modulation techniques that are mainly based on the modulation of the supply voltage [4].

In general, the amplitude and phase components in a polar modulator occupy several times more bandwidth compare to the complex signal [4]. This requires a very wideband amplitude modulation technique to be employed for the PA. More-

Manuscript received May 30, 2007; revised October 14, 2007.

A. Shameli and A. Safarian were with the Department of Electrical Engineering and Computer Science, University of California at Irvine, Irvine, CA 92697 USA. They are now with the Broadcom Corporation, Irvine, CA 92617 USA (e-mail: ashameli@broadcom.com; amirs@broadcom.com).

A. Rofougaran and M. Rofougaran are with the Broadcom Corporation, Irvine, CA 92617 USA (e-mail: rezar@broadcom.com; maryam@broadcom.com).

F. De Flaviis is with the Department of Electrical Engineering and Computer Science, University of California at Irvine, Irvine, CA 92697 USA (e-mail: franco@uci.edu).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TMTT.2007.912012



DC/DC Converter:



Fig. 1. Conventional amplitude/power control techniques in polar transmitters.

over, many wireless systems require the transmitter to continuously adjust its output power level to maintain the received signal from all users at the same level. The conventional amplitude modulation techniques suffer from bandwidth limitation, as well as very poor power control capability [8]. To address these issues, a new PA architecture is proposed in [5] that employs a current control technique for amplitude modulation and power control. Compared to conventional methods, the new technique provides superior amplitude modulation bandwidth and power control dynamic range. However, it suffers from the low power efficiency at low output power levels.

In this paper, a two-point modulation technique is proposed, in which the supply voltage is adjusted based on the output power level, while the amplitude is set through the tail current source. The voltage supply adjustment leads to substantial improvement of the efficiency at a low power level. In addition, the circuit takes the advantage of a current-based amplitude modulation technique [5], which results in a very high-power control dynamic range, as well as wideband amplitude modulation. The proposed architecture is explained in detail in Sections II and III. The measurement results of the circuit are presented in Section IV, and finally, a summary and conclusions are provided in Section V.



Fig. 2. Proposed switching PA using two-point modulation technique.

# II. CMOS SWITCHING PA

Shown in Fig. 2 is the proposed PA that employs a two-point modulation technique. In this structure, the output amplitude is controlled by the bias current of the PA. As shown in Fig. 2, the amplitude data and power control command are applied to the tail current source, which generates a current proportional to envelope of the RF output signal [5]. The current is up-converted to the frequency of interest by applying the output of the frequency synthesizer to the switching transistors. This configuration acts similar to a single balanced mixer in which the low-frequency amplitude data is up-converted to the RF frequency using a phase-modulated local oscillator (LO) signal. The tail current source of the PA is designed as a binary weighted digital-to-analog converter (DAC). The generated current is given by

$$I_B(t) = I_{ref}(t) \cdot (B_0 \times 2^0 + B_1 \times 2^1 + \dots + B_{N-1} \times 2^{N-1})$$
(1)

where parameter  $I_{\rm ref}$  is the DAC reference current that is used for amplitude modulation. The digital word  $[B_{N-1}\dots B_0]$  is the power control command that is applied to the digital input of the DAC. Due to the separation between the amplitude modulation and power control, the PA is capable of providing high-resolution amplitude modulation along with a high-power control dynamic range. In addition, the current modulation is relatively fast and is, therefore, suitable for high data-rate wideband applications. The supply voltage of the PA is also adjusted to reduce the dc voltage drop out over the tail current source at a low power level, which improves the efficiency of the circuit. To reduce the LO feedthrough, the PA uses three segments of  $\times 1$ ,  $\times 8$ , and  $\times 64$  [5].

Assuming that the bandwidth of the amplitude modulation data is much lower than the LO frequency, the output envelope can be expressed as [5]

$$\hat{u}_a = \frac{2}{\pi} I_B(t) \cdot R_L. \tag{2}$$

To generate the complex output RF signal including amplitude and phase data, the phase information of the signal is applied to the LO input of the PA, which triggers the switching transistors. As a result, the current waveforms of the switching transistors are expressed as

$$i_{M1}(t) = i_{M2}(t + \pi/\omega_0) = I_{B0}(t) \cdot \text{sign} \left[\cos\left(\omega_0 t + \varphi(t)\right)\right]$$
(3)

where

$$sign(x) = \begin{cases} 0, & x < 0 \\ 1, & x \ge 0. \end{cases} \tag{4}$$

It can be shown that the response of a nonlinear system to a phase modulated signal, i.e.,  $s(t) = \cos[\omega_c t + \varphi(t)]$ , can be expressed as a quasi-Fourier series [9]

$$r(t) = \sum_{n=0}^{n=\infty} b_n \cos(n\omega_0 t + n\varphi(t))$$
 (5)

where the  $b_n$ 's are the same as Fourier coefficients of the system's response to a sinusoidal wave at the frequency of  $\omega_0$ . This implies that by applying the phase modulation data to the LO signal, the phase of the output is modulated. Therefore, the output voltage waveform can be expressed as

$$v_{\rm RF}(t) = \hat{u}_{\rm RF}(t) \cdot \cos(\omega_0 t + \varphi(t)). \tag{6}$$

As can be seen in (6), the proposed PA generates the output RF signal by combining the phase and amplitude data. In reality, however, the nonidealities of the circuit results in the distortion of the amplitude data. The increase of the input amplitude modulation signal leads to saturation of the output envelope, which is known as AM–AM distortion [7]. The AM–AM distortion can be reduced by using a predistortion filter, which distorts the amplitude data in order to compensate the nonlinearity effect of the PA. In addition, using a closed-loop polar transmitter can substantially reduce the AM–AM distortion of the PA [6].

The main issue of using the current control technique for amplitude modulation is the dependency of the power efficiency on the output level [5]. This problem has been solved by adjusting the supply voltage based on the output envelope. This technique is explained in detail in Section III.

## III. EFFICIENCY IMPROVEMENT TECHNIQUE

Equation (2) can be used to express the instantaneous output power of the circuit as

$$P_{\text{out}}(t) = \frac{2}{\pi^2} \cdot I_B^2(t) \cdot R_L. \tag{7}$$

Using (2) and (7), the instantaneous power efficiency of the circuit can be expressed as

$$\eta(t) = \frac{P_{\text{out}}(t)}{V_{DD} \cdot I_B(t)} = \frac{\hat{u}_a(t)}{\pi \cdot V_{DD}}.$$
 (8)

Equation (8) indicates the circuit has low power efficiency when the output envelope is small. This phenomenon is more critical in applications with high power control dynamic range. As implied by (8), the efficiency of the circuit can be improved by adjusting the supply voltage according to the output level. Theoretically, the output envelope is independent of the voltage for supply voltage level of higher than a minimum required amount to keep the tail current source in the active region. Therefore, if the supply control is performed at a high efficiency, it will improve the efficiency of the circuit at low output levels.

In the proposed PA, the supply voltage is adjusted according to the power control command. Since the power control rate is slower compare to the envelope modulation, the supply modulation can be performed by using a high-efficiency switching regulator. This technique is very effective to improve the effective efficiency of the PA. The effective efficiency represents the amount of power transmitted to the antenna, for a long period of time, divided by the total consumed power. This parameter depends on the probability distribution function (PDF) of the transmitter's output power and can be expressed as

$$\eta_{\text{eff}} = \frac{\overline{P}_{\text{OUT}}}{\overline{P}_{\text{IN}}} = \frac{\int_{P_{\text{min}}}^{P_{\text{max}}} p \cdot \text{PDF}(p) \cdot dp}{\int_{P_{\text{min}}}^{P_{\text{max}}} \frac{p}{\eta_{\text{av}}(p)} \cdot \text{PDF}(p) \cdot dp}$$
(9)

where  $\eta_{\rm av}(p)$  is the average power efficiency at the output power level of p and  $P_{\rm max}$  and  $P_{\rm min}$  are the maximum and minimum output power levels of the system. The effective efficiency indicates the maximum battery life, which is a very important parameter in wireless applications. On the other hand, the maximum efficiency indicates the maximum power dissipation of the circuit, which is important for thermal behavior of the chip. As an example, the PDF of the output power for wideband code division multiple access (WCDMA) transmitter (data link) is shown in Fig. 3. According to this graph, the output power level is around 10 dBm for the most of the operation time. Therefore, in this system, it is very important to have high efficiency at 10-dBm output power.



Fig. 3. PDF of transmitting power for WCDMA (data link).



Fig. 4. Supply control circuit.

To control the supply voltage, we need to determine the minimum required supply voltage for a specific output power level. It can be shown that the amplitude of the differential voltage over the balance port of the balun is given by [5]

$$\hat{u}_a = \pi (V_{DD} - V_B) \tag{10}$$

where  $V_B$  is the voltage over the tail current source. Using (10), the supply voltage level has to be higher than a specific value given by

$$V_{DD,\min} = V_{B,\min} + \frac{1}{\pi} \sqrt{2 \cdot R_L \cdot P_{\max}}$$
 (11)

where  $P_{\rm max}$  is the maximum instantaneous power and  $V_{B, {\rm min}}$  is the minimum voltage required over the tail current source.

The supply adjustment is performed using a switching sigma-delta dc-dc converter shown in Fig. 4. The circuit includes a low-pass second-order sigma-delta modulator, which generates a digital pulse train according to the 5-bit digital input [10], [11]. The sigma-delta modulator is implemented on field-programmable gate array (FPGA). The digital input indicates the level of the required voltage and varies from "00,...,0" to "11,...,1" for the output dc voltage of 0–3.3 V. The modulator output is applied to the switching inverter, which switches on/off the supply voltage of the PA according to the output of the sigma-delta modulator. Using a low-pass LC filter, the desired supply voltage is generated at the output. Due to the high dc current of the inductor and low cutoff frequency of the LC filter, the filter is realized by using off-chip components  $L=100~\mu{\rm H}$  and  $C=300~\mu{\rm F}$ .

The efficiency of the proposed circuit can be calculated similar to a class-D amplifier [12]–[14]. The quality factor of the



Fig. 5. Microphotographs of the fabricated test chips.

off-chip inductor is high and, therefore, the loss of the output filter is negligible. In addition, using large devices for the output driver  $M_1$  and  $M_2$  guarantees the low voltage drop over each of the switching transistors when it is on. However, at each switching transition of high-to-low or low-to-high, the parasitic capacitor at the output node of the driver is charged or discharged accordingly. This introduces a power loss in the circuit. The parasitic capacitance at the output is relatively large due to the large transistor sizes and, therefore, the main source of the loss in the circuit is the switching loss, which is a function of the clock frequency. Due to the low power control rate, i.e., a few kilohertz, the dc output level of the switching dc-dc converter varies at low frequency. Therefore, the switching can be performed at a low rate, which guarantees the high efficiency of the circuit. The fabricated circuit operates at the clock frequency of 2 MHz.

# IV. MEASUREMENT RESULTS

The proposed switching PA and the dc–dc converter have been fabricated using a TSMC CMOS 0.18- $\mu$ m process. The die photographs of these circuits are shown in Fig. 5. The PA occupies an area of 2.25 mm², which includes the bandstop filter that suppresses  $3\omega_0$  and  $5\omega_0$ . The PA requires an off-chip balun to deliver the output power to a single-ended load. The dc–dc converter occupies an area of 0.375 mm² and employs an off-chip low-pass LC filter. The PA operates at frequency of 900 MHz, and the dc–dc converter uses the clock frequency of 2 MHz. The circuits employ 3.3-V supply voltage.

a The measurement setup is shown in Fig. 6. In order to test the PA in polar configuration, the PA is driven using Agilent Technologies' E4438C signal generator. This signal generator consists of two baseband generators, i.e., BB1 and BB2, that can be operated at the same time. There is an internal upconverter mixer, which is configured to upconvert the output of BB1 with a 900-MHz carrier signal. To drive the PM and AM paths of the PA, the baseband PM and AM data of a particular modulation is uploaded to BB1 and BB2, respectively. The RF output, which is the output of the internal mixer, is applied to the LO path of the PA, while the AM path is driven using the BB2 output. The synchronization of AM and PM data can be internally performed through the signal generator. In addition,



Fig. 6. Measurement setup.



Fig. 7. Measured output power versus the input power control word for different segments of  $\times 1$ ,  $\times 8$ , and  $\times 64$ .

the output power is controlled by a power control word, which is also used to set the level of the supply voltage. The proper voltage level for each power control word is stored in a lookup table, as shown in Fig. 6.

Shown in Fig. 7 is the measured output power of the PA for different segments of  $\times 1$ ,  $\times 8$ , and  $\times 64$ . The output power is measured for different values of a 7-bit power control word varying from 1 to 127 for each segment of the circuit. The circuit presents 62-dB power control dynamic range with a maximum output power of 27.8 dBm. The minimum output power level of the circuit is mainly limited by the LO feedthrough, which covers the output signal of the PA for output power levels of less than -34 dBm. The power efficiency of the PA is shown in Fig. 8 versus the output power. The circuit achieves the power efficiency of 34% at its maximum output power level. The power efficiency is decreased as the PA operates at lower output power levels. It is shown in Fig. 8 that the voltage adjustment technique effectively improves the power efficiency at low output power levels. This data includes the loss of the switching dc-dc converter. The efficiency of the dc-dc converter is shown in Fig. 9 for different output voltage of the circuit while it drives a resistive load of  $6 \Omega$ . Fig. 9 indicates that the efficiency of the circuit in the range of operation, 1–3.3 V, is more than 95%.

To compare the power efficiency of the fabricated circuit with the existing PAs, the power efficiency versus the output power of various commercial WCDMA PAs are measured. Using this



Fig. 8. Measured power efficiency versus output power for: (1) a fixed 3.3-V supply and (2) adjusted supply voltage according to the output power.



Fig. 9. Efficiency of the sigma–delta supply control circuit with load of 6  $\Omega$ .

TABLE I
MAXIMUM AND EFFECTIVE POWER EFFICIENCY OF
DIFFERENT PAS FOR WCDMA (DATA LINK)

|                       | fcarrier | $\eta_{\text{max}}$ | P <sub>in,av</sub> | $\eta_{eff}$ |
|-----------------------|----------|---------------------|--------------------|--------------|
| Proposed PA w. Adj.   | 900MHz   | 34.0%               | 170mW              | 26.5%        |
| Proposed. PA w/o Adj. | 900MHz   | 34.0%               | 375mW              | 12.0%        |
| Skyworks 77173        | 1950MHz  | 36.8%               | 344mW              | 13.1%        |
| Anadigics AWT6272R    | 836MHz   | 38.6%               | 365mW              | 12.3%        |
| RFMD 5188             | 1950MHz  | 44.2%               | 413mW              | 10.9%        |

data and also the PDF function of the WCDMA transmitting power, shown in Fig. 3, the effective efficiency of each PA is calculated. The results are shown in Table I. As shown in this table, the effective efficiency of the proposed PA with a supply control loop is almost more than twice the effective efficiency of any other PA. In addition, the proposed PA is fabricated in the CMOS process, which enables the integration of the complete transceiver on a single die.

The two-tone test is performed by applying two tones with  $f_1=1.9\,\mathrm{MHz}$  and  $f_2=2.1\,\mathrm{MHz}$  to the amplitude modulation



Fig. 10. Measured two-tone test results of the amplitude modulation for  $P_{\rm out}=25.7$  dBm and  $f_1=1.9$  MHz and  $f_2=2.1$  MHz.



Fig. 11. Measured output referred —1-dB compression point of the amplitude modulation versus carrier output power (relative to the carrier).

path. In this measurement, the output power is set to 25.7 dBm and a 2-MHz tone is applied to the amplitude modulation path, while a 900-MHz LO signal is applied to switching transistors. Due to nonlinearity effects of the circuit, the output spectrum contains intermodulation components. Fig. 10 shows the measured first harmonic and the third-order intermodulation term of the modulated signal at the output spectrum for the output power of 25.7 dBm. The circuit exhibits the third-order output intercept point (OIP3) of -26.7 dBm. In the proposed PA, the linearity of the amplitude modulation is a function of the output power. Fig. 11 shows the output referred -1-dB compression point of the amplitude modulation for different output power levels. The bandwidth of the amplitude modulation is measured by applying a tone to the AM path and measuring the frequency at which the AM component at the output drops by 3 dB. The results are shown in Fig. 12 for different output power levels. At the maximum output power level, the circuit exhibits the AM bandwidth of 17.1 MHz, which is the highest reported among switching PAs designed for polar transmitters.

The AM-PM conversion is measured using a network analyzer to measure the variations of the carrier's phase versus the normalized output envelope. The results are shown in Fig. 13



Fig. 12. Measured amplitude modulation -3-dB bandwidth for different output power levels.



Fig. 13. Measured AM-PM conversion of the proposed switching PA for various output power levels.

for output power levels of 27.8, 25.7, and 23.4 dBm that correspond to the power control words of "11111111," "10111111," and "1001111," respectively. As shown in this figure, the AM–PM conversion is increased by increasing the output power level of the PA. The circuit exhibits the maximum phase shift of 5° at carrier output power of 27.8 dBm.

To better examine the performance of the fabricated PA, the circuit is tested by both EDGE and WCDMA signals. The output spectrum for EDGE and WCDMA signals are shown in Figs. 14 and 15, respectively. In both cases, the AM signal loaded into the BB2 of the signal generator is pre-distorted to compensate for the nonlinearity of the AM path. However, as the output power increases, both AM–AM and AM–PM characteristics of the PA become worst and, therefore, the output spectrum spreads out. This effect can be seen in Figs. 14 and 15 for EDGE and WCDMA signals. To avoid the violation of the output spectrum mask at high output power levels, it is required to use other techniques to compensate the nonlinearity of the PA. An example of these could be closed-loop feedback,



Fig. 14. Measured output spectrum for EDGE signal for output power level of 22, 16, 10, and 4 dBm.



Fig. 15. Measured output spectrum for WCDMA signal for output power level of 22, 16, 10, and 4 dBm.

TABLE II
SUMMARY OF THE FABRICATED PA CIRCUIT

| Operational frequency                              | 900MHz                                   |  |
|----------------------------------------------------|------------------------------------------|--|
| Maximum output power                               | 27.8 dBm                                 |  |
| Power efficiency @ $P_{out} = 27.8 \text{dBm}$     | 34%                                      |  |
| Power control dynamic range                        | > 62 dB                                  |  |
| Amplitude Modulation BW                            | ≥ 17.1 MHz                               |  |
| Amp. Mod. $P_{-1dB,output}$ @ $P_{out} = 25.7$ dBm | -12.6 dBc                                |  |
| Amp. Mod. OIP3 @ $P_{out} = 25.7$ dBm              | -1 dBc                                   |  |
| AM to PM @ $P_{out}$ = 27.8dBm                     | < 0.4 degree/dB                          |  |
| Efficiency of the DC-DC Converter                  | >95%; 1V< <i>V</i> <sub>DDPA</sub> <3.3V |  |

although loop stability might have to be carefully checked. The summary of the measurement results of the fabricated test chips is shown in Table II.

#### V. CONCLUSIONS

This paper introduces a new technique to modulate the output amplitude of nonlinear PAs in polar transmitters. The proposed method substantially improves the performance of the circuit. The measurement results show substantial improvement in the amplitude modulation capability, as well as the power control dynamic range compare to the existing nonlinear PAs. It is also shown that the proposed method considerably improves the effective efficiency of the PA.

#### ACKNOWLEDGMENT

The author would like to thank T. Frost and E. Roth, both with the Broadcom Corporation, Irvine, CA, for their valuable help in the design of the test board and the measurement of the circuit.

### REFERENCES

- [1] A. Hajimiri, "Fully integrated RF CMOS power amplifiers—A prelude to full radio integration," in *IEEE Radio Freq. Integrated Circuit Symp. Dig.*, Jun. 12–14, 2005, pp. 439–442.
- [2] K. Choi and D. J. Allstot, "Parasitic—Aware design and optimization of a CMOS RF power amplifier," *IEEE Trans. Circuits Syst. I, Reg. Papers*, vol. 53, no. 1, pp. 16–25, Jan. 2006.
- [3] I. Aoki, S. D. Kee, D. B. Rutledge, and A. Hajimiri, "Fully integrated CMOS power amplifier design using the distributed active-transformer architecture," *IEEE J. Solid-State Circuits*, vol. 37, no. 3, pp. 371–383, Mar. 2002.
- [4] P. Nagle, P. Burton, E. Heaney, and F. McGrath, "A wideband linear amplitude modulator for polar transmitters based on the concept of interleaving delta modulator," *IEEE J. Solid-State Circuits*, vol. 37, no. 12, pp. 1748–1756, Dec. 2002.
- [5] A. Shameli, A. Safarian, A. Rofougaran, M. Rofougaran, and F. De Flaviis, "A novel DAC based switching power amplifier for polar transmitters," in *IEEE Custom Integrated Circuit Conf. Dig.*, Sep. 10–13, 2006, pp. 137–140.
- [6] T. Sowlati, D. Rozenblit, R. Pullela, M. Damgaard, E. McCarthy, D. Koh, D. Ripley, F. Balteanu, and I. Gheorghe, "Quad-band GSM/GPRS/EDGE polar transmitter," *IEEE J. Solid-State Circuits*, vol. 39, no. 12, pp. 2179–2189, Dec. 2004.
- [7] P. Reynaert and M. S. J. Steyaert, "A 1.75-GHz polar modulated CMOS RF power amplifier for GSM-EDGE," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2598–2608, Dec. 2005.
- [8] D. K. Su and W. J. McFarland, "An IC for linearizing RF power amplifiers using envelope elimination and restoration," *IEEE J. Solid-State Circuits*, vol. 33, no. 12, pp. 2252–2258, Dec. 1998.
- [9] K. K. Clark and D. T. Hess, Communication Circuits: Analysis and Design. Reading, MA: Addison-Wesley, 1971.
- [10] R. C. C. Cheung, K. P. Pun, S. C. L. Yuen, K. H. Tsoi, and P. H. W. Leong, "An FPGA-based re-configurable 24-bit 96 kHz sigma-delta audio DAC," in *IEEE Int. Field Programmable Technol. Conf.*, Dec. 15–17, 2003, pp. 110–117.
- [11] R. C. Ledzius and J. Irwin, "The basis and architecture for the reduction of tones in a sigma-delta DAC," *IEEE Trans. Circuits Syst. II, Analog Digit. Signal Process.*, vol. 40, no. 7, pp. 429–439, Inl. 1993
- [12] T. H. Lee, The Design of CMOS Radio-Frequency Integrated Circuits, 2nd ed. Cambridge, U.K.: Cambridge Univ. Press, 2004.
- [13] S. D. Kee, I. Aoki, A. Hajimiri, and D. Rutledge, "The class-E/F family of ZVS switching amplifiers," *IEEE Trans. Microw. Theory Tech.*, vol. 51, no. 6, pp. 1677–1690, Jun. 2003.
- [14] Y. Y. Woo, Y. Yang, and B. Kim, "Analysis and experiments for high-efficiency class-F and inverse class-F power amplifier," *IEEE Trans. Microw. Theory Tech.*, vol. 54, no. 5, pp. 1969–1974, May 2006.



Amin Shameli received the B.S. degree in electrical engineering from the Sharif University of Technology, Tehran, Iran, in 2001, the M.S. degree in electrical engineering from the Isfahan University of Technology, Isfahan, Iran, in 2003, and the Ph.D. degree in electrical engineering from the University of California at Irvine, in 2007.

From 2004 to 2006, he was with the Broadcom Corporation, Irvine, CA, as an Intern involved with an RF identification (RFID) research and development project. He is currently a Staff Scientist with

the Broadcom Corporation, where he is involved in the design of transmitters for cellular wireless applications. His research interests include polar transmitters, RFID systems, and ultra-low-power RF circuits.

Dr. Shameli was the recipient of the Gold Medal presented at the 1997 National Computer Olympiad, Tehran, Iran.



Aminghasem Safarian received the B.S. and M.S. degrees in electrical engineering from the Sharif University of Technology, Tehran, Iran, in 2000 and 2002, respectively, and the Ph.D. degree in electrical engineering from the University of California at Irvine, in 2006.

He is currently with the Broadcom Corporation, Irvine, CA, where he is a Staff Scientist. His research interest is RF integrated circuits for wireless communication systems.



Ahmadreza (Reza) Rofougaran (S'93–M'95–SM'05) received the B.S.E.E., M.S.E.E., and the Ph.D. degree from the University of California at Los Angeles (UCLA), in 1986, 1988, and 1998, respectively.

In July 2000, he joined the Broadcom Corporation, Irvine, CA (through Innovent System's acquisition), where he is currently a Fellow/Chief Technologist. Since 2000, he has been in charge of all RF CMOS radios for Bluetooth, wireless local area networks (WLANs), and cellular. In addition to product

development, he also leads the research and development of next-generation software-defined RF cellular radios, RFID products, and smart/software define antennas. He has authored or coauthored over 45 technical papers. He holds over 75 issued or pending U.S. patents.

Dr. Rofougaran was the recipient of several premium international IEEE awards. His technical contributions in RF CMOS have also been recognized worldwide by both industry and academia.



**Maryam Rofougaran** received the B.S. and M.S. degrees in electrical engineering from the University of California at Los Angeles (UCLA), in 1992 and 1995, respectively.

While with UCLA, she played a significant role in the pioneering design of a single-chip 900-MHz RF CMOS transceiver. She cofounded Innovent Systems, which was acquired by the Broadcom Corporation, Irvine, CA, in 2000. She is currently a Senior Director of engineering with the Broadcom Corporation, where she is involved with wireless products.

She has authored or coauthored numerous papers. She holds several patents in the area of wireless systems and IC design.

Ms. Rofougaran was the recipient of the 1995 European International Solid-State Circuits Conference (ISSCC) Best Paper Award, the 1996 International ISSCC Jack Kilby Award for Outstanding Paper, the 1997 ISSCC Jack Raper Award for Outstanding Technology Direction, and the 1998 Design Automation Conference Best Paper Award.



Franco De Flaviis (M'99–SM'07) was born in Teramo, Italy, in 1963. He received the Laurea degree in electronics engineering from the University of Ancona, Ancona, Italy, in 1990, and the M.S. and Ph.D. degrees in electrical engineering from the University of California at Los Angeles (UCLA) in 1994 and 1997, respectively.

In 1991, he was an Engineer with Alcatel, where he specialized in the area of microwave mixer design. In 1992, he was Visiting Researcher with UCLA, where he was involved with low intermodulation mixers. He

is currently an Associate Professor with the Department of Electrical Engineering and Computer Science, University of California at Irvine. He has authored or coauthored over 100 papers in reference journals and conference proceedings. He has authored three book chapters. He has filed several international patents. His research interest include the development of microelectromechanical systems (MEMS) for RF applications fabricated on unconventional substrates such as printed circuit board and microwave laminates with particular emphasis on reconfigurable antenna systems. He is also active in the research field of highly integrated packaging for RF and wireless applications.

Dr. De Flaviis is a member of the URSI Commission B.