# A Fully-integrated High Power Wideband Power Amplifier in 0.25 µm CMOS SOS Technology

Jing-Hwa Chen<sup>1</sup>, Sultan R. Helmi<sup>1</sup>, Dan Nobbe<sup>2</sup>, Saeed Mohammadi<sup>1</sup> Purdue University<sup>1</sup>, West Lafayette, IN, Peregrine Semiconductor<sup>2</sup>, Arlington Heights, IL

Abstract — A fully-integrated wideband power amplifier (PA) is implemented in 0.25 µm CMOS silicon-on-sapphire (SOS) technology. The PA is designed with 4 stacked dynamically biased Cascode cells to increase the overall output voltage swing as well as the output impedance. The fully-insulating substrate in the SOS process significantly suppresses the effect of parasitic capacitance and hence minimizes the amplitude and phase differences among drain-source voltage waveforms across each transistor. The PA measures a saturated output power (PSAT) of 34.4 dBm (2.75 W) at 1.4 GHz with a peak PAE and corresponding DE of 38% and 48%, respectively, when biased under a 16 V supply. The measured output power is above 33 dBm (2 W) from 1 to 1.8 GHz. The linearity of the PA is measured with both uplink WCDMA and 10 MHz QPSK LTE signals at 1.4 GHz. The measured output power at ACLR of -33 dBc is 29.2 dBm for the WCDMA signal and 26.3 dBm for the LTE signal. The stacked PA occupies a compact chip area of 2.2

Index Terms — CMOS, RF power amplifiers, silicon-on-sapphire, wideband.

## I. INTRODUCTION

CMOS technology has been considered as the most attractive technology platform for implementing system-onchip (SoC) designs because of its low manufacturing cost and integration capability with digital circuits. Implementing a wideband fully-integrated CMOS PA with several watts of output power, however, remains challenging mainly because the low breakdown voltages of high performance CMOS transistors that limit the maximum allowable voltage swings across transistor terminals. Watt-level CMOS PAs have been demonstrated using power combining techniques [1-4]. The on-chip power combiners, nevertheless, occupy large chip area and degrade the PA's efficiency due to limited combining efficiency that can be practically achieved using standard metallization. Stacked PA, on the other hand, have been demonstrated to deliver high output power while providing high output impedance [5]. Traditionally, the internodal parasitic capacitance limited the maximum number of transistors that can be efficiently stacked to 4. A stacked PA with 16 stacked transistors using an additional post-fabrication substrate transfer technique has been demonstrated to suppress the adverse effect of parasitic capacitance [5]. In this work, a fully-integrated wideband stacked PA, designed with 4 stacked Cascode cells (8 stacked transistors), is implemented in 0.25 µm CMOS SOS technology. The fully-insulating substrate ( $R_S > 10^{14} \Omega \cdot cm$ ) in the CMOS SOS technology significantly suppresses the parasitic capacitance and allows 8 transistors to be stacked efficiently. The PA measures a high



Fig. 1 The circuit schematic of the wideband stacked power amplifier.

output power above 2 W over a wide frequency range from 1 to 1.8 GHz.

### II. STACKED PA DESIGN

The circuit schematic of the fully-integrated CMOS PA designed with 4 stacked transformer-coupled Cascode cells is depicted in Fig. 1. The stack configuration adds the drainsource voltage swings across each stacked transistor constructively to increase the total output voltage swing. The transistors are biased in Class AB operating region where the voltage at the top of the stack swings to 2×V<sub>DD</sub>. To prevent gate oxide breakdown, the gate terminal of each transistor is dynamically-biased through resistor dividers (R<sub>1</sub> to R<sub>3</sub>), which sets the gate voltage between the corresponding drain and source voltages. The Cascode cells provide high gain and high output impedance, and ensure stability. The transistors are implemented with width of 10 mm to provide sufficient gain as well as the necessary output impedance for the operation in 1 to 2 GHz frequency range. The high output impedance of the stacked Cascode cells minimizes the loss from the output matching network and facilitates wideband impedance



Fig. 2 Simulated P<sub>SAT</sub>, peak PAE, and fractional bandwidth of stacked PAs designed with different number of stacked cells.



Fig. 3 Measured output power, gain, PAE, and DE at 1.4 GHz when biased under two supply voltages.

matching to a 50  $\Omega$  load using a single-stage on-chip LC matching network. The input power is coupled to the Cascode cells using on-chip transformers. The primary coils of the input transformers connected in series provide high input impedance to match to 50  $\Omega$ .

Fig. 2 shows the simulated PSAT, peak PAE, and -3 dB output power fractional bandwidth (FBW) of PAs designed with different number of stacked Cascode cells. In the simulation, transistor widths are kept constant at 10 mm and the output matching network is designed to achieve maximum output power using a single-stage LC section. As shown in the figure, the peak PAE and FBW for one Cascode cell are dominated by the loss from the output matching network with high output impedance transformation ratio. By increasing number of stacked cells, the FBW and PAE improve due to reduced loss from the output matching network. The output power increases proportional to V<sub>DD</sub> since the supply voltage doubles as the number of stacked cells doubles while the bias current is kept constant. For 8 stacked cells, however, the voltage combining efficiency of stacked cells drops leading to reduced overall efficiency. The drop in combining efficiency



Fig. 4 Measured  $P_{SAT}$ , gain, PAE, and corresponding DE from 1 to 2 GHz when biased under two supply voltages.



Fig. 5 Measured ACLR and DE versus output power using WCDMA signal at 1.4 GHz when biased under two supply voltages.

is attributed to a finite phase delay through the transformer ladder leading to small phase shifts to the drain-source voltages across each transistor. In this work, 4 stacked cells with 10 mm width are selected to achieve highest PAE  $\sim\!\!40\%$  and a high output power above 34 dBm.

# III. MEASUREMENT RESULTS

Fig. 3 plots the measured output power, gain, PAE, and DE of the stacked PA under two supply voltages at 1.4 GHz. The current densities of  $I_D$ = 17 mA/mm and  $I_D$ = 8 mA/mm at 13.5 V and 16 V, respectively, are selected to achieve highest peak PAE. The PA under a supply voltage of 16 V measures a saturated output power of 34.4 dBm (2.75 Watts) with peak PAE and corresponding DE of 38% and 48%, respectively. Fig. 4 plots the measured  $P_{SAT}$ , gain, peak PAE, and corresponding DE from 1 to 2 GHz with the two supply voltages. When the PA is biased under  $V_{DD}$ = 16 V, the measured  $P_{SAT}$  is above 33 dBm from 1 to 1.8 GHz with peak PAE and corresponding DE above 24.5% and 33%, respectively.

TABLE I
COMPARISON OF WATT-LEVEL CMOS PAS

| Reference | Technology          | Frequency<br>(GHz) | P <sub>SAT</sub> (dBm) | Peak<br>PAE<br>(%) | Chip<br>Area<br>(mm²) | Power<br>Density<br>(W/mm <sup>2</sup> ) | WCDMA<br>P <sub>OUT</sub> (dBm) | LTE/WLAN P <sub>OUT</sub> (dBm) | Topology                          |
|-----------|---------------------|--------------------|------------------------|--------------------|-----------------------|------------------------------------------|---------------------------------|---------------------------------|-----------------------------------|
| [1]       | CMOS<br>130 nm      | 1.2-2.1<br>@1.85   | 32                     | 15.3               | 4 X 1.5               | 0.264                                    | 28<br>@-38.7dBc ACLR            | LTE<br>24.9 @-34.9 dBc ACLR     | Power<br>Combined                 |
| [2]       | CMOS<br>180nm       | 1.95               | 30.5                   | 42.1               | 2.72                  | 0.4125                                   | 28<br>@-35 dBc ACLR             | N/A                             | Differential                      |
| [3]       | CMOS<br>180 nm      | 2.4                | 34                     | 34.9               | 3.44                  | 0.73                                     | N/A                             | WLAN<br>23.5 @-25 dB EVM        | Power<br>Combined                 |
| [4]       | CMOS<br>90 nm       | 0.93               | 29.4                   | 25.8               | 3.3                   | 0.27                                     | N/A                             | LTE w/DPD<br>26 @-25 dB EVM     | Power<br>Combined                 |
| [5]       | CMOS<br>45 nm       | 1.5-2.4<br>@1.8    | 30.2                   | 23.8               | 1.2                   | 0.833                                    | 25.1<br>@ -40.6 dBc ACLR        | N/A                             | Stacked PA<br>w/ AlN<br>substrate |
| This work | CMOS<br>0.25 µm SOS | 1 - 1.8<br>@1.4    | 34.4                   | 38                 | 0.9 X 2.4             | 1.27                                     | 29.2<br>@-33 dBc ACLR           | LTE<br>26.3 @-33 dBc ACLR       | Stacked<br>Cascode                |



Fig. 6 Measured ACLR and DE versus output power using LTE signal at 1.4 GHz when biased under  $V_{DD}$ =13.5 V.

The stacked PA is measured using uplink WCDMA signal with chip rate of 3.84 Mcps. The ACLR is measured at 5 MHz offsets from the center frequency. Fig. 5 plots the measured ACLR and DE versus output power at 1.4 GHz under two supply voltages. The PA delivers an output power of 29.2 dBm and DE of 29.1% at ACLR of -33 dBc when biased under  $V_{\rm DD}$ = 16 V. Fig. 6 plots the measured ACLR and DE at 1.4 GHz using uplink 10 MHz QPSK LTE signal with peak-to-average ratio of 7.2 dB. The measured output power and DE are 26.3 dBm and 16.7%, respectively, while satisfying the ACLR of -33 dBc and EVM of 4.48% under supply voltage of 13.5 V.

## IV. CONCLUSION

Table I summarizes the performance of the presented stacked PA on UltraCMOS technology in comparison with other watt-level CMOS PAs reported to date. The presented stacked PA achieves the highest output power in GHz operating range while delivering more than 2 W of output power from 1 to 1.8 GHz. Fig. 7 shows the chip micrograph of the stacked PA. The PA occupies a compact chip area of 2.2 mm² including pads. The stacked scheme eliminates the large area required for on-chip power combiners and hence achieves a relatively high power density (1.27 W/mm²).



Fig. 7 Chip micrograph of the stacked PA.

### ACKNOWLEDGEMENT

The authors would like to thank Peregrine Semiconductor for chip fabrication and Bryan Hash, Chris Olson, and Joe Schultz from Peregrine Semiconductor for the valuable discussions and measurement support.

## REFERENCES

- [1] J. Fritzin, C. Svensson, and A. Alvandpour, "A +32 dBm 1.85 GHz class-D outphasing RF PA in 130nm CMOS for WCDMA/LTE," in *Proc. European Microw. Conf. (EuMC)*, Sept. 2011, pp.127-130.
- [2] B. Koo, T. Joo, Y. Na, and S. Hong, "A fully integrated dual-mode CMOS power amplifier for WCDMA applications," in *IEEE Int. Solid-State Circuits Conf. Tech. Dig.*, Feb. 2012, pp. 82-84.
- [3] J. Kim, W. Kim, H. Jeon, Y. Huang, Y. Yoon, H. Kim, C. Lee, and K.T. Kornegay, "A fully-integrated high-power linear CMOS power amplifier with a parallel-series combining transformer," *IEEE J. Solid-State Circuits*, vol. 47, no. 3, pp. 599-614, March 2012.
- [4] B. Francois and P. Reynaert, "A fully integrated watt-Level linear 900-MHz CMOS RF power amplifier for LTEapplications," *IEEE Trans. Microw. Theory Tech.*, vol.60, no.6, pp.1878-1885, June. 2012.
- [5] J.-H. Chen, S. R. Helmi, H. Pajouhi, Y. Sim, and S. Mohammadi, "A wideband RF power amplifier in 45-nm CMOS SOI technology with substrate transferred to AlN," *IEEE Trans. Microw. Theory Tech.*, vol.60, no.12, pp.4089-4096, Dec. 2012.