# Analysis and Design of a Polar Digitally Modulated CMOS PA Based on Switched Constant-Current

Rui Gomes, Cândido Duarte<sup>©</sup>, *Member, IEEE*, and José Carlos Pedro<sup>©</sup>, *Fellow, IEEE* 

Abstract—Typical polar digital power amplifiers (DPAs) employ unit-cells operated in class-E or  $D^{-1}$ , denoting a switched-resistance operation which degrades linearity. Besides introducing higher demand on digital predistortion (DPD), it also requires extra quantization bits, impacting the overall efficiency and system complexity. To address this, the present work makes use of an optimized constant-current cascode unit-cell which is combined with reduced conduction angle to achieve linear and efficient operation, while minimizing the effort on DPD and/or calibration. A design strategy is developed which focuses on the cascode bias voltage and transistor relative dimensions as design parameters, allowing cascode efficiency optimization without compromising linearity or reliability. A single-ended polar switched constant-current DPA is implemented in 180-nm standard CMOS. Continuous-wave measurements performed at 800 MHz demonstrate an output power of 24 dBm with a PAE of 47%. The DPA dynamic behavior was tested with a 64-QAM signal with 10 MS/s, achieving an average PAE of 20.9% with a peak-to-average power ratio (PAPR) of 8.7 dB and adjacent-channel leakage ratio (ACLR) = 40.34 dB. These results demonstrate comparable performance with the prior art while using only 6-bits clocked at 100 MHz baseband sampling frequency.

Index Terms—CMOS, current-mode (CM), linearity, radio-frequency integrated circuits, switched-mode power amplifier.

#### I. Introduction

OBILE device quest for lower cost, smaller form factors and longer battery lifetime is constantly pushing the performance and integration limits of CMOS RF transmitters (TXs) [1]. CMOS scaling has always accelerated digital processing, which favors the switched-mode transistor operation when compared to its linear capabilities, motivating

Manuscript received May 21, 2019; revised October 18, 2019; accepted October 22, 2019. Date of publication December 4, 2019; date of current version January 31, 2020. This work was supported in part by the European Regional Development Fund (ERDF) through the Operational Programme for Competitiveness and Internationalization, and in part by COMPETE 2020 through the PORTUGAL 2020 Partnership Agreement and the Portuguese National Innovation Agency (ANI) as a part of the Project ROMOVI under Grant POCI-01-0247-FEDER-017945. The work of R. Gomes was supported by the Fundação para a Ciência e a Tecnologia (FCT), Ministério da Ciência, Tecnologia e Ensino Superior, Portugal, under Grant PD/BD/128196/2016. (Corresponding author: Cândido Duarte.)

- R. Gomes and C. Duarte are with the Institute for Systems and Computer Engineering, Technology and Science (INESC TEC), 4200-465 Porto, Portugal, and also with the Faculty of Engineering, University of Porto, 4200-465 Porto, Portugal (e-mail: candidoduarte@fe.up.pt).
- J. C. Pedro is with the Instituto de Telecomunicações, Universidade de Aveiro, Campus Universitário de Santiago, P-3810-193 Aveiro, Portugal (e-mail: jcpedro@ua.pt).

Color versions of one or more of the figures in this article are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TMTT.2019.2952835



Fig. 1. (a) SR and (b) SCAP DPA unit-cell.

the design of digitally assisted RF TXs to address such development demands [1]. The use of digital techniques in advanced CMOS nodes enables not only higher process robustness, flexibility, and integration but also lower power consumption by slashing the count of the blocks and enabling higher TX efficiency [2], [3]. The digital power amplifier (DPA) allows the digital baseband to be closer to the antenna, since it performs power modulation by individually turning on/off an array of sub-PAs, according to an amplitude code word (ACW).

Triode-operated sub-PAs dominate the majority of CMOS implementations due to digital amenity and higher drain efficiency than their analog counterparts [4]–[11]. Hence, each unit-cell usually acts as a switched-resistance (SR) or switched-capacitor (SCAP) [4] (see Fig. 1), which enables efficient switched-mode class-E [5],  $F^{-1}$  [6], D [7], or  $D^{-1}$  [11]. Unfortunately, this introduces excessive AM-AM and AM-PM nonlinearities that are generally corrected by means of digital predistortion (DPD). Due to RF-DAC operation, the DPA's effective number of bits (ENOB) and sampling frequency need to be reasonably large to achieve adequate spectral replica suppression and reduce quantization noise [8], [9]. Thus, nonlinear DPAs must spare extra design bits to circumvent nonuniform quantization noise, which increases design complexity and power consumption [8], [10]. These impairments are even worse on the polar DPA since it experiences bandwidth expansion due to the nonlinear coordinate conversion. When aiming to reconstruct modulated signals with large instantaneous bandwidths (e.g., 10-40 MHz), polar DPA DPD blocks must run  $\approx 10-20 \times$  higher than the modulated bandwidth, dissipating more power than the driver stages [9].

Less-intensive DPD operation is desirable since it can relax the up-sampling frequency, number of bits, and TX complexity, as well as leading to improved system efficiency [9], [11]. Hashemi *et al.* [12] proposed a class-E based unit-cell

0018-9480 © 2019 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See https://www.ieee.org/publications/rights/index.html for more information.



Fig. 2. Typical CM DPA implementations [8], [15], [16].

DPA with intrinsically linear behavior by combining nonlinear transistor width sizing, overdrive voltage control, and multiphase (MP) RF clocking. Park et al. [11] proposed an adaptive biasing scheme with a feedforward capacitor technique to mitigate the intrinsic AM-PM distortion of class-D<sup>-1</sup> unit-cells. A DPA based on SCAP is presented in [13], which achieves linear behavior at the expense of lower output power (≈0 dBm). As an alternative, digitally assisted current-mode (CM) DPAs (see Fig. 2) can achieve superior linearity, lowering the requirements for TX calibration [8], [9], [14]-[16]. In comparison with SR and SCAP, the power stage is operated in constant transconductance  $(g_m)$ , leading to linear response at the expense of efficiency. Besides, to generate adequate RF power, the output stage is generally cascoded/stacked [8], [14]-[16]. This introduces not only additional complexity in the process of efficiency optimization but also increased levels of nonlinearity [17], [18]. Zheng and Luong [16] addressed this problem with a constant- $g_m$  cascode class-AB DPA, where the AM-AM/PM linearization was achieved by tuning the common-gate (CG) bias voltage with a replica feedback PA.

This article presents a fully digital polar CM-DPA with efficient operation aiming at reducing or eliminating DPD. To enable this, a constant-current squared-driven cascode power stage is investigated. A design strategy is developed to improve the typical cascode efficiency–power tradeoff by exploring higher efficiency loadlines without comprising linearity and reliability. This strategy will be studied on standard CMOS, with a circuit implementation on a 180-nm process node. This article is organized as follows. Section II describes the main idea behind the proposed architecture, while Section III discusses in detail the RF power stage efficiency, power-output capability and linearity. Section IV presents a single-ended (SE) circuit realization, and Section V presents the measurement results.

## II. PROPOSED CM-DPA ARCHITECTURE

To withstand large RF voltage swings, cascode stages are usually employed where the CG is a thick-gate device, while the common-source (CS) is a thin-gate nMOS for reduced power dissipation and higher gain [11]. In typical constant- $g_m$  DPAs, both nMOS must be operated in saturation, which trades off RF power and reliability for efficiency [8], [15], [16]. Furthermore, to achieve a fully digital design, the CM-DPA should



Fig. 3. Proposed fully digital CM DPA with constant input impedance to the PM driver and highly linear switched constant-current operation.

be driven by a constant amplitude square-wave, as proposed in this article and illustrated in Fig. 3. This removes the need for dedicated drivers and allows digital "AND" mixing as in SR- and SCAP-based designs [5], [16]. Likewise, this also guarantees that the input impedance,  $Z_{\rm IN}$ , remains approximately constant with varying ACW, reducing the AM-PM distortion [16]. For a cascoded unit-cell DPA, the efficiency is given by

$$\eta_D = \eta_{\rm casc} \times \eta_{\rm wv} \tag{1}$$

where  $\eta_{\rm casc} = V_O/V_{\rm DD}$  is the intrinsic cascode efficiency,  $V_O$  being the output voltage swing, and  $\eta_{\rm wv}$  is the drain current-voltage waveform (wv) efficiency. For simplicity, class B-like matching conditions are considered. Fig. 4 illustrates in blue the dynamic loadlines of squared driven thick-gate nMOS transistors for 180- and 55-nm nodes, where the overdrive voltage is  $V_{\rm OV} = V_{\rm GS} - V_T = V_{\rm DD} - V_T$ . From these, we can state that: 1) the ratio  $V_O/V_{\rm DD}$  is nowhere close to unity and 2) the typical squared current waveform leads to high power dissipation given that  $i_{DS}(t) \cdot v_{DS}(t) \gg 0$ , reaching only  $\eta_{\rm wv} = 63.66\%$  when the duty-cycle (DT) is 50%. To counteract: 1) a reduction in  $V_{OV}$  allows for higher voltage swing (red loadlines), increasing efficiency by  $\eta_{incr} = 18\% (V_{GS} = 2.0 \text{ V})$ and  $\eta_{\rm incr} = 16\%$  ( $V_{\rm GS} = 1.5$  V) at the expense of power-output capability reduction of  $\simeq$  2. As for the 2), the conduction angle can be reduced to increase  $\eta_{wv}$  without significant impact on the power-output capability when compared to class-B operation [19]. Therefore, to tackle the cascode efficiency-power tradeoff, we propose to explore loadlines with higher efficiency by combining reduced conduction angle and lower saturation voltages. Contrary to a single nMOS scenario, it will be demonstrated that the cascode sub-PA can effectively operate with lower saturation voltages without comprising RF power and reliability. This operation region can be achieved by either: 1) reducing the CS  $V_{OV}$  voltage or 2) appropriately selecting  $V_P$  and CG-CS width ratio  $W_T/W_B$ . The former is not practical since it would require an extra voltage domain and higher design complexity; therefore, the latter is pursued in this article. Unlike in typical CM-DPAs, the approach taken here allows the CS to be operated in either point of the I-V loadline, considering that the CG is used to sustain the constant-current operation. Hence, this degree of freedom is



Fig. 4. Dynamic  $i_{\rm DS}(t)$  versus  $v_{\rm DS}(t)$  CM-DPA loadlines trajectories using class B-like matching conditions (all harmonics short-circuited) plotted in output characteristics of thick-gate nMOS with two different (over) drive input voltages. (a) CMOS 180-nm node. (b) CMOS 55-nm technology.

used to optimize the cascode efficiency—power tradeoff. The RF power supply is 3.5 V to achieve a reasonable tradeoff between output power, impedance transformation ratio, and RF voltage stress [20].

# III. DESIGN OF CASCODE CM UNIT-CELL: EFFICIENCY, POWER-OUTPUT CAPABILITY AND LINEARITY

To predict the theoretical efficiency and power-output capability of the CM-DPA, a simple, yet reasonably accurate model will be presented. Afterward, switched-mode capacitive dynamic power dissipation is discussed and its impact minimized. Phase and amplitude linearity are analyzed and the impact of channel length modulation (CLM) is assessed, demonstrating highly linear behavior. Furthermore, we also verify that the impact of nonlinear parasitic capacitors in the overall linearity is negligible. Finally, reduced DT is combined to provide higher efficiency.

# A. Efficiency and Power-Output Capability

To provide a linear response, the cascode must be able to keep the constant-current operation and avoid crossing operating regions (e.g., triode to saturation or vice-versa) during full ACW sweep [16]. Hence, each PA subunit must



Fig. 5. Cascode cell acting as a highly efficient linear switched current-source.

be able to: 1) achieve low-power dissipation; 2) be able to deliver adequate RF power; and 3) provide rather linear AM-AM and AM-PM responses. Hypothetically, the cascode should behave as an ideal dependent current-source that is switched on–off by the RF PM signal, as depicted in Fig. 5. To guarantee the desired AM-AM profile,  $M_T$  and  $M_B$  can work either as: 1) current-current (CC), 2) current-resistance (CR), or 3) resistance-current (RC). The latter can be seen as a particular case of CC that occurs for large output power (PBO  $\leq$  6–7 dB), whereas at low output power, the cell goes back to CC. This has been widely discussed as a source of AM-PM nonlinearity [14], [16], thus being avoided here.

Since  $M_T$  and  $M_B$  can operate either in triode  $(r_{\rm ON})$  or saturation  $(g_m)$  modes, a simple model is developed to predict the RF output power and  $\eta_{\rm casc}$  based on dc I-V curves. Hence, each nMOS will be modeled as

$$I_{\text{DS}} = \begin{cases} 2 \cdot k' \cdot \frac{W}{L} \cdot V_{\text{OV}}^{\alpha_1} \cdot V_{\text{DS}}, & V_{\text{DS}} \le \frac{1}{2} V_{\text{DS}, \text{AT}} \\ k' \cdot \frac{W}{L} \cdot V_{\text{OV}}^{\alpha_1}, & V_{\text{DS}} \ge \frac{1}{2} V_{\text{DS}, \text{AT}} \end{cases}$$
(2)

where W and L are the width and the channel length, respectively;  $k' = \mu \cdot C_{\rm ox}$ ;  $V_{\rm OV} = V_{\rm GS} - V_T$ , where  $V_T$  is the threshold voltage; and  $V_{\rm DS_{SAT}} = C \cdot (V_{\rm GS} - V_T)^{a_2}$  is the drain saturation voltage with C as a scaling constant. This simplified I-V model is derived from the Nth power law model [21]. Body effect is neglected since the CG is implemented with triple-well nMOS. Also, CG and CS channel lengths are  $L_T = 340$  nm and  $L_B = 180$  nm,  $V_{T_T} \approx 0.65$  V and  $V_{T_B} \approx 0.5$  V. The parameter k' assumes different values for thin and thick devices. Considering  $L_{T,B} = L_{\rm min}$ , we will represent  $k'_T = \rho \cdot k'_B$ , where  $\rho \sim 0.35$ . Constant  $\alpha_1$  assumes near unitary values for short-channel MOSFETs, while  $C_{T,B}$  and  $\alpha_{2_{T,B}}$  are fit as proposed in [21] to model triode-saturation transition.

When the cascode operates in CR,  $I_O$  is imposed by the CG and is equal to  $I_{\text{DS}_T} = (W_T/L_B) \cdot \rho \cdot k_B' \cdot (V_P - V_X - V_{T_T})$ . The  $V_{X_{\text{CR}}}$  value is simply given by  $I_O \cdot r_{\text{ON}_B}$ , hence

$$V_{X_{\text{CR}}} = \frac{(V_P - V_{T_B}) \cdot \rho \cdot (W_T / W_B) \cdot V_{\text{DS}_{\text{SAT}_B}}}{2 \cdot V_{\text{OV}_B} + \rho \cdot (W_T / W_B) \cdot V_{\text{DS}_{\text{SAT}_B}}}$$
(3)

and consequently the maximum RF output voltage is given by  $V_O = V_{\rm DD} - (V_{X_{\rm CR}} + V_{{\rm DS}_{{\rm SAT}_T}})$ . As for the CC condition, the output current is obtained by solving  $I_{{\rm DS}_T} = I_{{\rm DS}_B}$ , which results in

$$V_{X_{\text{CC}}} = V_P - V_T - \frac{W_B \cdot V_{\text{OV}_B}}{\rho \cdot W_T} \tag{4}$$



Fig. 6. (a) Cascode  $I_O$  current. (b) Cascode  $V_X$  node voltage. Markers denote BSIM results, while (---) illustrates the adopted model estimates for CR behavior and (---) CC operation.



Fig. 7. (a) Normalized peak output power. (b) Peak DPA efficiency as a function of  $W_T/W_B$  and several different  $V_P$  values. Both CR and CC operation modes are denoted by (---) and (---) lines, respectively.

while the peak output voltage is  $V_O = V_{\rm DD} - (V_{\rm DS_{SAT}} + V_{\rm DS_{SAT}})$ . The output current is

$$I_O = I_{\text{DS}_{T,B}} = \frac{W_T}{L_{\text{min}}} \cdot \rho \cdot k_B' \cdot (V_P - V_{X_{\text{CC}}} - V_{T_T}). \tag{5}$$

To verify the validity of this simplified I-V model, Fig. 6 illustrates  $I_O$  and  $V_X$  (both normalized) between the calculated values (dashed curves) and simulated (BSIM) models (markers) for three different  $V_P$  values. As expected, the largest deviations occur near the soft triode-saturation transition. Nevertheless, the model provides useful guidance to assess the impact of  $V_P$  and  $W_T/W_B$  on DPA performance.

Intrinsic cascode efficiency and output power,  $P_{\rm out}$ , are calculated and plotted in Fig. 7 as a function of  $W_T/W_B$  for several  $V_P$  values. On one hand, high  $V_P$  and large  $W_T/W_B$  lead to high  $I_O$  values (due to CC regime), while  $V_O$  decreases substantially leading to deteriorated  $\eta_{\rm casc}$ . On the other hand, relatively low values of  $V_P$  and large width ratios lead to CR operation where achievable output power is greater than in CC due to increased  $V_O \cdot I_O$ . Moreover, efficiency enhancement of  $\eta_{\rm incr} \approx 20\text{--}30$  % are easily achievable. However, one must ensure that  $V_P$  is neither high (e.g.,  $V_P \sim 3.3$  V) or low ( $V_P \sim 1$  V) enough to stress the gate-drain oxide in excess. For this, the maximum  $V_{\rm DG}$  should not exceed

 $2 \cdot V_{\text{DD}_{\text{nom}}}$  [5], [17], which is 1.8 and 3.3 V for thin and thick nMOS

$$V_{\rm DG} = \begin{cases} V_{\rm DD} + V_O - V_P \le 6.6 \text{ V}, & \text{thick-gate} \\ V_P - V_{T_T} \le 3.6 \text{ V}, & \text{thin-gate.} \end{cases}$$
 (6)

According to (6), selecting  $V_P=2.0~{\rm V}$  and  $W_T/W_B=2.5~{\rm results}$  in a maximum voltage of  $V_{{\rm DG}_T}\approx 4.1~{\rm V}$  and  $V_{{\rm GD}_B}\approx 1.5~{\rm V}$ , which indicates perfectly safe operation given that these values are both below 60% of maximum  $\Delta V_{{\rm DG}}$ , while delivering  $\eta_{{\rm casc}}\approx 72\%$  and a reasonable cell power-output capability. Thus, operating in CR mode with  $V_P\approx 2~{\rm V}$  and  $W_K/W_B\approx 2.5~{\rm yields}$  a good tradeoff between power-output capability, efficiency and MOSFET reliability. Interestingly, as  $W_T/W_B$  assumes high values (i.e.,  $\geq 3.5$ ), the cell theoretically delivers both high efficiency and output power in CR mode. Note that at  $W_T/W_B \geq 4$ , the cell enters in CC mode with considerably good output power and reasonably high efficiency ( $\eta_{\rm casc}$  only decreases  $\approx 3$ –4% from  $W_T/W_B=2.5~{\rm to}~W_T/W_B=4.5$ ).

#### B. Dynamic Capacitive Power Dissipation

As in a typical CM operation, the DPA output capacitance is absorbed into the matching network [20]. However, the



Fig. 8. (a) Parasitic capacitances and main node voltages when the unit-cell is switching. (b) Illustration of the charge/discharge process of parasitic capacitances that are not resonated by the output matching network. (c) Equivalent linear model of the proposed cascode CM-DPA.



Fig. 9.  $P_{V_X}$  as a function of  $W_T/W_B$  for several  $V_P$  values. Curve (---) illustrates CR behavior and (---) the CC operation.

cascode structure has parasitic capacitors that cannot resonate with the output network since their voltage levels are being forced upon. Fig. 8(a) and (b) illustrates  $V_X$  node voltage variation as the cascode toggles on/off, resulting in a square-like waveform. When the cascode is off, the output matching network charges  $V_X$  node through  $M_{T_0}$  up to  $V_P - V_{T_T}$ . However, as it turns on,  $V_X$  is rapidly adjusted to allow for constant-current operation. Red and blue arrows indicate the charge-discharge current path of  $V_X$  node, indicating that the energy accumulated in each RF cycle is being dissipated by  $M_{B_0}$ . This effect has already been identified as a nonnegligible source of efficiency degradation in switched-mode cascode PAs [17]. Even though its impact on CM operation is diminished, it must not be overlooked [18]. Although an analytical closed-form solution does not exist [17], we will assume the following expression for the power dissipation,  $P_{V_x}$ :

$$P_{V_X} \approx \frac{1}{2} \cdot (C_{M_T} + C_{M_B}) \cdot f_{RF} \cdot (V_P - V_{X_{ON}} - V_{T_T})^2$$
 (7)

where  $C_{M_T} = (W_T/W_B) \cdot C_{M_B}^{-1}$  and  $C_{M_B}$  are the contributions of  $M_T$  and  $M_B$ , respectively, and  $V_{X_{\rm ON}}$  is either given in (3) or (4), allowing us to estimate the relative impact of  $V_P$  and  $W_T/W_B$ . Fig. 9 portrays the evolution of  $P_{V_X}$  as a function of  $W_T/W_B$  for several  $V_P$  voltages. As  $V_P$  is set to lower values, the power loss is reduced, while

 $W_T/W_B$  increments/decrements the power loss in CR/CC mode. Based on this, choosing low  $V_P$  voltage will result in lower power dissipation, particularly for CR mode. Hence,  $V_P \in [1.8-2.5]$  V enables  $W_T/W_B$  ratios above 2, allowing high  $\eta_{\rm casc}$  and  $P_{\rm out}$  while mitigating capacitor-induced dynamic power dissipation. Therefore, no extra silicon area is required based on the proposed CM-DPA operation [18].

# C. Phase Linearity

DPA phase linearity can be impaired by various effects, namely, supply parasitic inductors [22], [23], layout/ routing delay [6], [22] and input-output code-dependent impedances [8], [9], [11], [16], [24]. Parasitic supply inductance creates nonzero settling time at the power supply rails, which leads to variable delay as the current draw is timevarying [22], [23]. Its impact is more pronounced when using old process nodes, aiming for Watt-level Pout or amplifying high bandwidth signals, and it can be reduced by employing low inductance packaging or by integrating power management and digital TX on the same die/package [23], [25]. Due to DPA-segmented nature, RF routing lines and layout parasitics can produce cell to cell delays that result in PM distortion, this being mitigated by careful layout techniques and short routing traces [6], [22]. Code-dependent input impedance can be reduced to almost negligible levels by replacing class-B unit-cells with switched-mode sub-PAs, allowing for digital mixing before the output stage [5], [16].

As the DPA is modulating the output power, each unit-cell experiences time-varying voltage swing. This can cause parasitic capacitors to transit between operating regions, leading to ACW-dependent output capacitance, which in turn modulates the matching network and creates PM distortion [11]. The cascode unit-cell parasitic capacitances are shown in Fig. 8(a) and (b). Note that CG gate terminal is ac-grounded ( $\Delta V_g \approx 0$ ). The total DPA output capacitance will depend on the weighted sum of the on–off cells, where the latter can be expressed as

$$C_d = \begin{cases} C_{\text{DG}_T} + C_{\text{DS}_T} / (C_{\text{DS}_B} + C_{\text{DG}_B} + C_{\text{GS}_T}), & \text{OFF} \\ C_{\text{DG}_T} + C_{\text{DS}_T} \cdot (1 - 1/|A_1|), & \text{ON} \end{cases}$$
(8)

where  $|A_1|$  is the gain from the cascode node,  $V_X$ , to  $V_O$ ,  $C_{DG} = W \cdot C_{ov}$  for either cutoff or saturation where  $C_{ov}$  is

 $<sup>^{1}</sup>$ For simplicity, it is assumed that both transistors contribute equally to  $V_{X}$  parasitic capacitance.

the overlap capacitance and  $C_{\rm DS}^2$  is the nonlinear drain-bulk junction capacitance that remains fairly constant regardless of  $V_{\rm BS}$  up to triode region [26]. The total output capacitance,  $C_{\rm out}$ , is a combination of the on–off cells [see Fig. 8(c)] and is calculated as

$$C_{\text{out}}(ACW) = ACW \cdot C_{d_{\text{ON}}} + (ACW_{\text{max}} - ACW) \cdot C_{d_{\text{OUE}}}$$
 (9)

where  $C_{d_{\mathrm{OFF}}} \approx C_{\mathrm{DG}_T} + C_{\mathrm{DS}_T}$  considering relatively small  $W_T/W_B$ ,  $|A_1| = (I_{f_{1_u}} \cdot R_L \cdot \mathrm{ACW})/\Delta V_X$ , where  $\Delta V_X = V_{X_{\mathrm{ON}}} - V_{X_{\mathrm{ON}}}$  and  $I_{f_{1_u}}$  is the unit-cell fundamental current. Thus

$$C_{\rm out}(ACW)$$

$$\approx C_{\mathrm{DG}_{T}} \cdot \mathrm{ACW}_{\mathrm{max}} + C_{\mathrm{DS}_{T}} \cdot \left[ \mathrm{ACW}_{\mathrm{max}} - \frac{\mathrm{ACW} \cdot \Delta V_{X}}{I_{f_{1_{u}}} \cdot R_{L} \cdot \mathrm{ACW}} \right]$$

$$= C_{\mathrm{DG}_{T}} \cdot \mathrm{ACW}_{\mathrm{max}} + C_{\mathrm{DS}_{T}} \cdot \mathrm{ACW}_{\mathrm{max}} \cdot \left[ 1 - \frac{\Delta V_{X}}{I_{f_{1_{u}}} \cdot R_{L}} \right]$$
 (10)

which indicates that, on a first-order approach,  $C_{\text{out}}$  is constant regardless of power modulation. This remains accurate as long as the output resistance of the cascode stays high compared to  $R_L$ , leading to constant  $V_X$  voltage over ACW and the thin/thick-gate operated over constant region (cascode in either CR or CC). Simulation results indicate that  $C_{\text{out}}$  variation is  $\leq 0.5\%$  for  $W_T/W_B \in [1,4]$  and  $V_P \in [1.6,2.8]$  V over full ACW range.<sup>3</sup> Therefore, designing the DPA to operate in CR mode enables improved performance over typical CM designs without sacrificing PM linearity.

# D. CLM

The CM DPA can be modeled by the linear time-invariant circuit illustrated in Fig. 8(c), where  $Z_L$  is the output load presented by the matching network at the fundamental harmonic. For simplicity,  $I_d = I_{f_{1u}}$  to represent only the fundamental tone, while  $R_d$  and  $C_d$  are the unit-cell output resistance and capacitance, respectively. Assuming  $Z_L = R_L$  the output amplitude can be expressed by

$$V_O(ACW) = ACW \cdot I_d \cdot (R_L // (R_d / ACW))$$
 (11)

indicating that as  $R_d/\text{ACW}$  becomes comparable with  $R_L$ , AM-AM distortion occurs [8], [27]. As transistors are shrinking in size, this effect is even more pronounced. One way to circumvent this is to adopt the cascode technique to increase output resistance. To assess the impact of CLM, we will the express the output resistance as  $1/(\lambda \cdot I_d)$ . Thick and thin devices are fit to  $\lambda_T = 0.04$  and  $\lambda_T = 0.13$  and, for  $L \geq 250$  nm,  $\lambda$  is practically independent of  $V_{\rm GS}$  [28]. The cascode output resistance  $R_d$  is given as follows:

$$R_d = \frac{1}{I_d} \cdot \left(\frac{1}{\lambda_T} + \frac{1}{\lambda_B} + \frac{1}{\lambda_T} \cdot \frac{1}{\lambda_B} \cdot \frac{g_{m_T}}{I_d}\right). \tag{12}$$

Fig. 10 shows us the theoretical AM-AM distortion based on (12), indicating that the soft triode-saturation transition will dominate the AM-AM linearity over CLM.



Fig. 10. Theoretical AM-AM distortion as a function of  $V_P$  and  $W_T/W_B$  (soft triode-saturation transition impact excluded).

## IV. CIRCUIT IMPLEMENTATION

A proof-of-concept SE DPA was implemented and fabricated in 180-nm bulk CMOS to experimentally evaluate the proposed architecture. The IC measures  $1550 \times 1550 \ \mu \text{m}^2$  and the area is pad dominated due to a large number of IOs. Due to semi-manual bond-wire-related spacing constraints, only 34 IC pads are possible; thus, 10 are selected to provide a low-impedance analog ground connection for the cascode output stage, while 5+5 are used for the digital supply rails.

The DPA unit-cell was designed to have  $W_T/W_B = 2.5$  and  $V_P = 2.0 \text{ V}$  as it provides a good tradeoff between power, linearity, efficiency and reliability. A fully thermometer code approach is used in this implementation and  $W_{B_u} = 23 \mu m$ . Fig. 11(a) shows the 6-bit AM resolution DPA floor plan. The DPA core is composed of 63 equally sized cells surrounded by dummy cells for improved process uniformity [5]. Each unit-cell has an AND-OR AM signal decoder, a time synchronizer flip-flop, RF buffer (inverter), and an AND gate acting as a digital mixer [5]. This implementation allows the use of the widespread row-column decoder approach, which guarantees monotonicity and reduces glitches on the AM-AM/PM characteristics, increasing the overall linearity. Also, the flip-flop helps to ensure on-chip AM-PM synchronization to enable wideband power modulation with reduced glitches [13]. Row, column, and binary-to-thermometer decoders are implemented through digital synthesis (RTL). Due to relatively high parasitics, which induce large surge currents on digital supplies rails, the analog and digital return paths are separated and united off-chip. For simplicity, DT = 25% is used since it can be easily generated on chip by driving an AND/NAND cell with quadrature PM signals. Thus, the quadrature RF PM signals are generated by driving a quadrature balun with the RF PM signal, while 50- $\Omega$  resistors are placed as near as possible to chip pads to avoid unwanted reflections. Afterward, the signal is squared and appropriately buffered to each row by a chain of inverters to guarantee uniform delay. To reduce the settling time on  $V_P$ , a  $C_{\text{byp}} = 200 \ pF$  is used to ac ground all CG gates [29]. Note that on a differential implementation, such a capacitor would be dismissed [11]. All digital logic runs at  $V_{\rm DD_{DIG}} = 1.8$  V while the DPA output is biased at  $V_{\rm DD_{RF}} = 3.5 \text{ V}$  through an RF choke L = 33 nH.

 $<sup>^2</sup>$ For simplicity  $C_{GS}$  in cutoff will be assumed to be on the same order value of  $C_{DS}$  in saturation [26].

<sup>&</sup>lt;sup>3</sup>Only nMOS intrinsic capacitors are considered, therefore  $C_{\text{out}}(ACW)$  impact will be even lower after layout parasitic capacitors are accounted for.





Fig. 11. (a) SE circuit implementation of proposed CM-DPA. (b) Microphotograph of the IC bond-wired to the test PCB.



Fig. 12. DPA simulated AM-AM and AM-PM performance.

Due to their digitally intensive nature, DPAs provide enough flexibility to operate across wide frequency spans, being only limited by the output matching network. An RF frequency of 800 MHz is chosen to test the proposed 180-nm DPA to reduce the effects of slower rise/fall times at GHz-frequency when compared to more advanced nodes. In this article, an off-chip  $\pi$  matching network is used to transform the 50- $\Omega$  reference impedance to  $R_L \approx 10~\Omega$  at 800 MHz with an insertion loss of 0.5 dB. Please observe that only  $C_1$  is integrated on chip to provide a capacitive low-impedance path to higher order current harmonics. Moreover, an harmonic trap is used to mitigate the effect of the second





Fig. 13. DPA measurement setup for CW and modulated tests.

harmonic in  $V_{\rm DS}$  [19]. Fig. 12 shows the final DPA-simulated AM-AM/PM performance while delivering peak  $P_{\rm out}=24.5$  dBm with  $\eta_D=54$  % and  $\eta_{\rm sys}=50$  %. This indicates the suitability of the proposed DPA to realize highly linear and efficient operation, being suitable to be integrated on-die with remaining baseband circuitry to form a fully digital TX with reduced DPD requirements.

# V. EXPERIMENTAL RESULTS

To experimentally validate the proposed design, an IC was fabricated and bond-wired to an FR4 printed-circuit board (PCB), as illustrated in Fig. 11(b), where all I/Os and power supplies are interfaced via PCB traces + bond-wires. Fig. 13 shows the measurement setup that was used to validate continuous wave (CW) and modulated performance. A computer with MATLAB is used to generate all data and control the measurement equipment. The BB PM modulated data are uploaded to an R&S SMJ100a vector signal generator (VSG) that outputs the RF PM signal which is used to drive the PCB. The ACW data are stored on the data pattern generator (DPG) Agilent 16822A. To guarantee proper alignment between AM and PM paths, the DPG uses the BB clock from the VSG as a reference. PCB and IC delay mismatches cannot be easily corrected since the coarse adjustment is only  $n_c/f_s$  samples. For this, the DPG allows delaying the AM BB clock with respect to the PM signal in steps of  $D_{\text{frac}} = n_f/(15 \cdot f_s)$ .



Fig. 14. (a) Peak CW efficiency at  $f_c = 800$  MHz. (b) Peak efficiency and RF power over frequency.



Fig. 15. (a) AM-AM and (b) AM-PM profiles obtained from raw static measurements and simulations.

To measure the dc power consumption, a Tektronix oscilloscope model DPO3052, equipped with a wideband current probe (TCP0030A) is used, while the RF power is measured with an Agilent N1913A power meter. To assess the dynamic behavior, modulated signals are captured and down-converted to BB with a vector signal analyzer (VSA) R&S FSQ8. Afterward, the data are transferred to the PC and demodulation is performed. To suppress time-varying carrier offsets, both the VSA and the VSG share the 10-MHz reference clock.

When performing dynamic measurements with high sampling frequency ( $f_s \geq 50$  MHz), fast glitches (RF speed) were observed on the AM-AM characteristic. These result from the voltage ringing induced by digital supply parasitic inductances (PCB + bond-wire) that generate time-varying  $V_{\rm DD_{\rm DIG}}$  that is momentarily captured by the synchronizer flip-flop (updated every RF cycle). Also, the ringing magnitude, and consequently its settling time will also vary with ACW. Note that on a fully digital TX the core DPA would have smaller parasitics due to shorter power interconnects and on-chip decoupling, eliminating these effects [7], [22], [30], [31]. For this reason, the following measurement were carried out considering  $V_{\rm DD_{RF}} = 3.5$  V and  $V_{\rm DD_{DIG}} = 2.2$  V and  $V_{\rm P} = 1.9$  V.

#### A. Static Measurements

Fig. 14(a) shows the efficiency as a function of ACW. The measured peak drain efficiency was  $\eta_D = 52\%$  while the system efficiency was  $\eta_{\rm sys} = 47$  %, showing reasonable agreement with simulated results ( $\eta_D = 54 \%$  and  $\eta_{\text{sys}} = 50 \%$ ). Fig. 14(b) shows the efficiency and RF power as a function of frequency, where  $P_{\text{out}} = 24 \text{ dBm}$  was measured at 800 MHz. To measure the linearity in static conditions a ramp signal is generated and uploaded to the DPG with  $f_{\text{ramp}} = 1 \text{ kHz}$ with a fixed PM phase, providing enough settling time to fade away possible dynamic effects. Fig. 15 depicts the raw static AM-AM and AM-PM profiles measured at 800 MHz. The amplitude linearity is consistent with the simulation results, indicating that it is kept under 1 dB for full-ACW. The measured AM-PM profile shows some discrepancy that results from parasitic inductances on the digital power supply [22]. Thus, an estimate is used to derive a lumped-model on the digital supply rail [22], where the simulated AM-PM result is shown in dashed red, demonstrating good agreement with the measurements. Therefore, by using the simulation results, one can calculate the added phase shift due to parasitics as  $\Delta \phi$  = Simulated w/ bond-wire - Simulated w/o bond-wire, and estimate the intrinsic DPA phase linearity by subtracting



Fig. 16. (a) Demodulated 5—Msym/s 16-QAM constellation. (b) PSD with and without PM path DPD. Note that no AM DPD is applied.



Fig. 17. (a) PSD of 20—Msym/s 64-QAM. (b) EVM, ACLR, and  $\eta_{SVS}$  for 64-QAM as a function of baudrate. Note that no AM DPD is applied.

 $\Delta\phi$  to the measured extrinsic results, leading to the gray curve with square markers. This enables us to infer from the extrinsic measurement the intrinsic linearity of the DPA, which reasonably matches the simulated results. Therefore, compared to the typical highly compressed AM-AM and nonlinear AM-PM profiles of triode operated unit-cells [5], [11], [23], [32], the proposed design attains improved raw linearity.

# B. Dynamic Signal Measurements

Wideband complex modulated signals are employed to access the dynamic performance of the proposed DPA. Polar TXs are particularly sensitive to AM-PM misalignments [8]. Therefore, coarse tuning and fine-tuning are employed to ensure that the adjacent-channel leakage ratio (ACLR) and error vector magnitude (EVM) are both optimized. The baseband sampling frequency is fixed at  $f_s = 100$  MHz and up-sampling is applied to all M-QAM signals after polar decomposition with a raised cosine filter with a span of 20 symbols and roll-off of 0.2. A 5 – Msym/s 16-QAM signal with peak-to-average power ratio (PAPR) of 8.6 dB is used to perform AM-PM alignment. Fig. 16 shows the demodulated constellation and power spectral density (PSD) after alignment. Also, a memoryless lookup table (LUT)-based

DPD is applied on the PM up-sampled signal, demonstrating an increase of  $\approx$ 12 dB on noise PSD and EVM from 4.18% to EVM= 1.57% without the need for digital power backoff. A two-tone test with 2-MHz spacing is performed with PM DPD achieving 38.7 dBc, representing an improvement of 11 dBc when compared to the situation without PM DPD. The DPA was also tested with 64-QAM and 256-QAM with 10 and 20 Msym/s baudrate, achieving EVM = 1.86% and EVM = 2.36%, respectively. Thus, this demonstrates the high level of linearity that the proposed CM-DPA is able to achieve with reduced design complexity and improved system efficiency. Fig. 17(a) reports an ACLR of 37.5 dB for a BW = 22-MHz wideband signal (20-Msym/s 64-QAM) with PM DPD only. Considering that the output signal-tonoise ratio (SNR) around the carrier is dominated by the AM quantization noise

$$SNR_i = 6.02 \cdot N + 1.76 + 10 \cdot \log_{10} (f_s / (2 \cdot BW))$$
 (13)

where N is the number of bits,  $f_s$  is the sampling frequency, and BW is the signal bandwidth, the achievable SNR would be SNR<sub>i</sub> = 41.44 dB, thus a depreciation of only  $\approx$  4 dB is verified during measurements. Fig. 17(b) shows the evolution of 64-QAM EVM and ACLR as a function of signal bandrate (PAPR = 8.7 dB). The measured system efficiency

| [Ref.]<br>Year | CMOS<br>node | Architecture<br>unit cell               | $f$ (GHz), $P_{\text{Sat}}$ (dBm), PAE | MNT<br>on chip | BW, Mod<br>EVM <sub>rms</sub>                          | Linearization                                       | ACLR <sub>1</sub> (dBc) | <b>f</b> samp ( <b>MHz</b> ) | Res.        |
|----------------|--------------|-----------------------------------------|----------------------------------------|----------------|--------------------------------------------------------|-----------------------------------------------------|-------------------------|------------------------------|-------------|
| [32]<br>2017   | 40<br>nm     | Digital polar<br>class E/F <sub>2</sub> | 2.6,<br>17.2, 45 %                     | ×              | 40 MHz, QAM<br>NA                                      | Nonlinear sizing $+ V_{OV}$ control $+ MP RF$ clock | 40                      | 625                          | 9<br>bits   |
| [16]<br>2015   | 65<br>nm     | Digital polar<br>class AB               | 2.1,<br>22.8, 27.6 %                   | $\sqrt{}$      | 20 MHz, 802.11g<br>-28 dB                              | Replica PA<br>SCAP DPM                              | 46 <sup>†</sup>         | 246                          | 9+6<br>bits |
| [11]<br>2018   | 28<br>nm     | Digital polar class $D^{-1}$            | 2.5,<br>24.5, 42.7 %*                  | $\checkmark$   | $20 \mathrm{MS/s}, 64\text{-QAM} \\ -32.4 \mathrm{dB}$ | AM DPD + Feedforward Cap + Bias Scheme              | 31.2                    | NA                           | 8<br>bits   |
| [14]<br>2017   | 28<br>nm     | Digital IQ<br>CM stacked                | 1.0<br>21, 33 %                        | ×              | 40 MHz, WLAN 64-QAM<br>-30.3 dB                        | 2D-DPD                                              | NA                      | 500                          | 12<br>bits  |
| [33]<br>2017   | 28<br>nm     | Digital-IQ SCAP<br>+ cell sharing       | 0.8<br>13.9, 40.4 %                    | ×              | 10 MHz, LTE 16-QAM<br>-26 dB                           | No                                                  | 32.5                    | 100                          | 6<br>bits   |
| [23]<br>2017   | 130<br>nm    | Digital<br>MP SCAP                      | 1.8<br>26, 24.9 %                      | $\checkmark$   | 10 MHz, LTE 16-QAM<br>-29 dB                           | 2D<br>DPD                                           | 30.8                    | 200                          | 7<br>bits   |
| [22]<br>2018   | 65<br>nm     | Digital split<br>array MP SCAP          | 1.8<br>24, 40 %                        | $\checkmark$   | 1.4 MHz, LTE 64-QAM<br>-31.5 dB                        | AM/PM<br>DPD                                        | 30.7                    | 100                          | 13<br>bits  |
| [30]<br>2017   | 65<br>nm     | Digital polar VM<br>Doherty SCAP        | 0.9<br>24, 45 %                        | ×              | 40 MHz, 802.11ac 256-QAM<br>-34.8 dB                   | AM/PM<br>DPD                                        | NA                      | 360                          | 10<br>bits  |
| [34]<br>2017   | 180<br>nm    | Analog<br>Class-B/AB                    | 1.85<br>27°, 32 %°                     | $\checkmark$   | 10 MHz, LTE 16-QAM<br>-30.3 dB                         | Anti-phase<br>+ MGTR                                | 30                      | _                            | _           |
| This work      | 180<br>nm    | Digital polar<br>CM cascode             | 0.8<br>24, 47 %                        | ×              | $20{ m MS/s},256	ext{-QAM} \ -32.5{ m dB}$             | - PM DPD                                            | 37.6                    | - 100                        | 6<br>bits   |
|                |              |                                         |                                        |                | 10 MS/s, 64-QAM                                        |                                                     | 40.34                   | - 100                        |             |

 $-34.6\,\mathrm{dB}$ 

TABLE I
COMPARISON WITH STATE-OF-THE-ART DPA TXS

NA = not available; †measured at 30 MHz; \*drain efficiency; \*graphically estimated from available data at 1 dB gain compression point;

is approximately  $\eta_{\text{sys}} = 21\%$  while the degradation on both EVM and ACLR are dominated by the decreased ratio  $f_s/\text{BW}$ .

Table I compares the proposed architecture with the state-of-the-art DPAs. Note that the test signal PAPR for all references is usually between 7 and 9 dB, not shown in the table for the sake of simplicity. Compared to the prior art, this article approach requires less design complexity, lower number of bits, and less sampling frequency to achieve a given EVM and/or ACLR. This eventually leads to a higher  $\eta_{\rm sys}/\eta_D$  ratio which is already favored in this design by adopting power cells with higher gain than traditional nonlinear DPAs. Therefore, this demonstrates that inherently linear CM power cells are good candidates to be used in the future high-performance digital TXs to optimize both the efficiency and the linearity while also reducing design complexity.

# VI. CONCLUSION

This article presented a linear and efficient CM-DPA with relaxed requirements for DPD. Instead of adopting the commonly used linear switched constant- $g_m$  approach (analog-based), we proposed a linear switched constant-current design (digital-centric), allowing higher digital integration and lower design complexity. The core of the DPA is the cascode unit-cell which supports the constant-current operation throughout the entire PBO range. To circumvent the typical efficiency degradation of cascode/CM operation, both the polarization voltage and transistor relative width are optimized to explore higher efficiency loadlines without comprising linearity or reliability. This optimization is combined with a reduction in the conduction angle to further increase the efficiency. When compared to typical SR and SCAPs TXs (class-E and D/D<sup>-1</sup>), comparable efficiency is achieved while relaxing

the requirements for sampling frequency as well as the number of bits to quantize the modulated signal in order to achieve a target ACLR. Thus, compared to the prior art, the proposed design effectively reduces the need for DPD since no AM correction is applied, whereas most of DPAs require both AM and PM DPD when aiming to power amplify high PAPR signals with modulated BW = 5-20 MHz. Besides lower design complexity and power consumption, this alleviates the burden that is usually placed on DPD without requiring extra silicon area for calibration/compensation circuitry.

#### REFERENCES

- [1] R. B. Staszewski *et al.*, "All-digital PLL and transmitter for mobile phones," *IEEE J. Solid-State Circuits*, vol. 40, no. 12, pp. 2469–2482, Dec. 2005.
- [2] R. B. Staszewski, "Digital RF and digitally-assisted RF (invited)," in Proc. IEEE Int. RF Integr. Technol. Symp. (RFIT), Beijing, China, Nov. 2011, pp. 9–16.
- [3] K. Muhammad, R. B. Staszewski, and D. Leipold, "Digital RF processing: Toward low-cost reconfigurable radios," *IEEE Commun. Mag.*, vol. 43, no. 8, pp. 105–113, Aug. 2005.
- [4] P. Liang et al., "Digital transmitter design for mobile devices," IEEE Commun. Mag., vol. 51, no. 10, pp. 114–123, Oct. 2013.
- [5] M. S. Alavi, R. B. Staszewski, L. C. N. de Vreede, and J. R. Long, "A wideband 2×13-bit all-digital I/Q RF-DAC," *IEEE Trans. Microw. Theory Techn.*, vol. 62, no. 4, pp. 732–752, Apr. 2014.
- [6] L. Ye, J. Chen, L. Kong, E. Alon, and A. M. Niknejad, "Design considerations for a direct digitally modulated WLAN transmitter with integrated phase path and dynamic impedance modulation," *IEEE J. Solid-State Circuits*, vol. 48, no. 12, pp. 3160–3177, Dec. 2013.
- [7] S.-M. Yoo, J. S. Walling, E. C. Woo, B. Jann, and D. J. Allstot, "A switched-capacitor RF power amplifier," *IEEE J. Solid State Circuits*, vol. 46, no. 12, pp. 2977–2987, Dec. 2011.
- [8] C. Presti, F. Carrara, A. Scuderi, P. Asbeck, and G. Palmisano, "A 25 dBm digitally modulated CMOS power amplifier for WCDMA/EDGE/OFDM with adaptive digital predistortion and efficient power control," *IEEE J. Solid-State Circuits*, vol. 44, no. 7, pp. 1883–1896, Jul. 2009.

- [9] M. Mehrpoo, M. Hashemi, Y. Shen, L. C. N. de Vreede, and M. S. Alavi, "A wideband linear I/Q-interleaving DDRM," IEEE J. Solid-State Circuits, vol. 53, no. 5, pp. 1361–1373, May 2018.
- [10] M. Hashemi, M. S. Alavi, and L. C. N. De Vreede, "Pushing the linearity limits of a digital polar transmitter," in *Proc. 13th Eur. Microw. Integr. Circuits Conf. (EuMIC)*, Madrid, Spain, Sep. 2018, pp. 174–177.
- [11] J. S. Park, Y. Wang, S. Pellerano, C. Hull, and H. Wang, "A CMOS wideband current-mode digital polar power amplifier with built-in AM-PM distortion self-compensation," *IEEE J. Solid-State Circuits*, vol. 53, no. 2, pp. 340–356, Feb. 2018.
- [12] M. Hashemi, Y. Shen, M. Mehrpoo, M. S. Alavi, and L. C. N. de Vreede, "An intrinsically linear wideband polar digital power amplifier," *IEEE J. Solid-State Circuits*, vol. 52, no. 12, pp. 3312–3328, Dec. 2017.
- [13] A. Ba et al., "A 1.3 nJ/b IEEE 802.11ah fully-digital polar transmitter for IoT applications," *IEEE J. Solid-State Circuits*, vol. 51, no. 12, pp. 3103–3113, Dec. 2016.
- [14] W. M. Gaber, P. Wambacq, J. Craninckx, and M. Ingels, "A 21-dBm I/Q digital transmitter using stacked output stage in 28-nm bulk CMOS technology," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4744–4757, Nov. 2017.
- [15] A. Kavousian, D. K. Su, M. Hekmat, A. Shirvani, and B. A. Wooley, "A digitally modulated polar CMOS power amplifier with a 20-MHz channel bandwidth," *IEEE J. Solid-State Circuits*, vol. 43, no. 10, pp. 2251–2258, Oct. 2008.
- [16] S. Zheng and H. C. Luong, "A WCDMA/WLAN digital polar transmitter with low-noise ADPLL, wideband PM/AM modulator, and linearized PA," *IEEE J. Solid-State Circuits*, vol. 50, no. 7, pp. 1645–1656, Jul. 2015.
- [17] A. Mazzanti, L. Larcher, R. Brama, and F. Svelto, "Analysis of reliability and power efficiency in cascode class-E PAs," *IEEE J. Solid-State Circuits*, vol. 41, no. 5, pp. 1222–1229, May 2006.
- [18] Y. Yin, X. Yu, Z. Wang, and B. Chi, "An efficiency-enhanced stacked 2.4-GHz CMOS power amplifier with mode switching scheme for WLAN applications," *IEEE Trans. Microw. Theory Techn.*, vol. 63, no. 2, pp. 672–682, Feb. 2015.
- [19] S. C. Cripps, RF Power Amplifiers for Wireless Communications. Norwood, MA, USA: Artech House, 2006.
- [20] Y. Cho, K. Moon, B. Park, J. Kim, and B. Kim, "Voltage-combined CMOS Doherty power amplifier based on transformer," *IEEE Trans. Microw. Theory Techn.*, vol. 64, no. 11, pp. 3612–3622, Sep. 2016.
- [21] T. Sakurai and A. R. Newton, "A simple MOSFET model for circuit analysis," *IEEE Trans. Electron Devices*, vol. 38, no. 4, pp. 887–894, Apr. 1991.
- [22] Z. Bai, A. Azam, D. Johnson, W. Yuan, and J. S. Walling, "Split-array, C-2C switched-capacitor power amplifiers," *IEEE J. Solid-State Circuits*, vol. 53, no. 6, pp. 1666–1677, Jun. 2018.
- [23] W. Yuan and J. S. Walling, "A multiphase switched capacitor power amplifier," *IEEE J. Solid-State Circuits*, vol. 52, no. 5, pp. 1320–1330, May 2017.
- [24] P. T. M. V. Zeijl and M. Collados, "A digital envelope modulator for a WLAN OFDM polar transmitter in 90 nm CMOS," *IEEE J. Solid-State Circuits*, vol. 42, no. 10, pp. 2204–2211, Oct. 2007.
- [25] Q. Zhu et al., "A digital polar transmitter with DC-DC converter supporting 256-QAM WLAN and 40-MHz LTE-A carrier aggregation," IEEE J. Solid-State Circuits, vol. 52, no. 5, pp. 1196–1209, May 2017.
- [26] W. Kim, K. S. Yang, J. Han, J. J. Chang, and C. H. Lee, "An EDGE/GSM quad-band CMOS power amplifier," *IEEE J. Solid-State Circuits*, vol. 49, no. 10, pp. 2141–2149, Oct. 2014.
- [27] R. Gomes, C. Duarte, and J. C. Pedro, "Investigation of AM-AM performance in CMOS digital power amplifiers," in *Proc. Int. Symp. Wireless Commun. Syst. (ISWCS)*, Poznań, Poland, Sep. 2016, pp. 528–532.
- [28] A. Hiroki, A. Yamate, and M. Yamada, "An analytical MOSFET model including gate voltage dependence of channel length modulation parameter for 20nm CMOS," in *Proc. Int. Conf. Elect. Comput. Eng. (ICCEE)*, Dhaka, Bangladesh, Dec. 2008, pp. 139–143.
- [29] M. Ingels, D. Dermit, Y. Liu, H. Cappelle, and J. Craninckx, "A 2×14 bit digital transmitter with memoryless current unit cells and integrated AM/PM calibration," in *Proc. 43rd IEEE Eur. Solid-State Circuits Conf. (ESSCIRC)*, Leuven, Belgium, Sep. 2017, pp. 324–327.
- [30] V. Vorapipat, C. S. Levy, and P. M. Asbeck, "Voltage mode Doherty power amplifier," *IEEE J. Solid-State Circuits*, vol. 52, no. 5, pp. 1295–1304, May 2017.
- [31] S.-M. Yoo et al., "A class-G switched-capacitor RF power amplifier," IEEE J. Solid-State Circuits, vol. 48, no. 5, pp. 1212–1224, May 2013.

- [32] M. Hashemi, L. Zhou, Y. Shen, M. Mehrpoo, and L. de Vreede, "Highly efficient and linear class-E CMOS digital power amplifier using a compensated Marchand balun and circuit-level linearization achieving 67% peak DE and -40dBc ACLR without DPD," in *IEEE MTT-S Int. Microw. Symp. Dig.*, Jun. 2017, pp. 2025–2028.
- [33] H. Jin, D. Kim, and B. Kim, "Efficient digital quadrature transmitter based on IQ cell sharing," *IEEE J. Solid-State Circuits*, vol. 52, no. 5, pp. 1345–1357, May 2017.
- [34] J. Park, C. Lee, J. Yoo, and C. Park, "A CMOS antiphase power amplifier with an MGTR technique for mobile applications," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 11, pp. 4645–4656, Nov. 2017.



Rui Gomes was born in Oliveira de Azeméis, Portugal, in 1993. He received the M.Sc. degree in electrical and computer engineering from the Faculty of Engineering of the University of Porto, Porto, Portugal, in 2016. His master's thesis concerned the design of intrinsically linear and efficient digital transmitters in CMOS. He is currently a student of the MAP-Tele Doctoral Program in Telecommunications, a Portuguese joint program, with the University of Minho, Braga, Portugal, the University of Aveiro, Aveiro, Portugal, and the University of

Porto.

He is also a Researcher with the Institute for Systems and Computer Engineering, Technology and Science (INESC TEC; formerly INESC Porto), Porto. His current research interests include the study and design of digitally assisted transmitters and advanced RF systems for real-time positioning.



Cândido Duarte (S'06–M'14) received the Licenciatura and Ph.D. degrees in electrical and computer engineering from the Faculty of Engineering of the University of Porto (FEUP), Porto, Portugal.

Since 2009, he has been with the Electronics and Communications Engineering (ECE) Department, FEUP, as a Lecturer in courses of electronics, sensors, and instrumentation. He is currently a Researcher with the Institute for Systems and Computer Engineering, Technology and Science

(INESC TEC; formerly INESC Porto), Porto. He has coauthored *Circuit Design: Anticipate, Analyze, Exploit Variations: Statistical Methods and Optimization*. His scientific interests include wireless transceiver architectures, low power mixed-signal design, and CMOS circuits for mobile communication systems.



**José Carlos Pedro** (S'90–M'95–SM'99–F'07) was born in Espinho, Portugal, in 1962. He received the Diploma, Doctoral, and Habilitation degrees in electronics and telecommunications engineering, from the University of Aveiro, Aveiro, Portugal, in 1985, 1993, and 2002, respectively.

From 1985 to 1993, he was an Assistant Lecturer with the University of Aveiro, where he has been a Professor since 1993. He is currently a Full Professor with the University of Aveiro, where he is also a Senior Research Scientist with the Institute of

Telecommunications. He has authored or coauthored more than 150 articles in international journals and symposia. He is the Leading Author of *Intermodulation Distortion in Microwave and Wireless Circuits* (Artech House, 2003). His main scientific interests include active device modeling and the analysis and design of various nonlinear microwave and optoelectronics circuits, in particular, the design of highly linear multicarrier power amplifiers and mixers.

Dr. Pedro was an elected Fellow of the IEEE for his contributions to the nonlinear distortion analysis of microwave devices and circuits in 2007. He received the Marconi Young Scientist Award in 1993 and the 2000 Institution of Electrical Engineers (IEE) Measurement Prize. He served the IEEE in the Portuguese MTT/AP/ED Joint Chapter and the MTT-11 Technical Committee and as a Reviewer and an Associate Editor for the MTT TRANSACTIONS and a Reviewer for the Microwave Theory and Transactions-International Microwave Symposium (MTT-IMS) and the European Microwave Conference (EuMC). He has served his university department as the Coordinator for the Scientific Council and as the Department Head.