# Dynamic Feedback Linearizer of RF CMOS Power Amplifier

Seunghoon Kang<sup>©</sup>, *Member, IEEE*, Eun-Taek Sung, *Student Member, IEEE*, and Songcheol Hong<sup>©</sup>, *Member, IEEE* 

Abstract—A dynamic feedback linearizer for an RF CMOS power amplifier (PA) is presented, which consists of a negative feedback network and a dynamic feedback control circuit to inject a reshaped envelope signal to the network. The linearizer compensates for the gain compression of the RF CMOS PA in high-power region by reducing the feedback dynamically, and it also reduces the amplitude-to-phase modulation (AM-PM) distortions. The PA including the linearizer was fabricated using a 0.18- $\mu$ m RF CMOS process, which has an output transmission-line transformer on a printed circuit board. It delivers an output power of 28.1 dBm at 1.7 GHz with power added efficiency of 40.9%, and adjacent channel leakage ratio (ACLR<sub>E-UTRA</sub>) of under -30 dBc for a 10-MHz 16-QAM long-term evolution signal without digital predistortions.

Index Terms—CMOS, feedback, linearization, power amplifier (PA).

### I. Introduction

S THE demand for cost-effective handheld systems with a rapid high-data-rate increase, there is a huge interest in CMOS PAs. However, designing a watt-level power amplifier (PA) with CMOS transistors is very challenging due to their low breakdown voltage, low substrate resistivity, and no substrate via hole to the ground. Differential cascode structures are commonly used in RF CMOS PAs to overcome these shortcomings. However, when nonconstant envelope signals such as quadrature amplitude modulation (QAM) signals enter the input of a PA, PA nonlinearities generate amplitudeamplitude modulation (AM-AM) and amplitude-phase modulation (AM-PM) distortions. These degrade its adjacent channel leakage ratios (ACLRs). Therefore, the linearization methods are introduced to make highly linear and efficient RF CMOS PAs, which include feedbacks, feedforwards, and digital predistortions [1]. While these are quite effective, additional complexity, chip area, and power consumption are not negligible for a handset PA. To overcome these problems, analog/RF predistortion linearizers are widely used because of their simplicity and low-power consumptions [2], [3]. These include nMOS transistors that operate as variable resistors according to average input power. In [2], the linearizer

Manuscript received April 15, 2018; revised July 9, 2018; accepted July 27, 2018. Date of publication August 21, 2018; date of current version October 5, 2018. This work was supported in part by the Korea Government (MSIP) through IITP (Development on millimeter-wave beamforming IC for 5G mobile Communication) under Grant 2017-0-00409, in part by the Korea Government (MEST) under Grant 2017R1A2A1A05001361, in part by Samsung Electro-Mechanics Company Ltd., and in part by the IC Design Education Center. (Corresponding author: Seunghoon Kang.)

The authors are with the Department of Electrical Engineering, South Korea Advanced Institute of Science and Technology, Daejeon 305-701, South Korea (e-mail: nightly@kaist.ac.kr).

Color versions of one or more of the figures in this paper are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LMWC.2018.2861881



Fig. 1. (a) Conceptual block diagram of the PA with a DFL. (b) Gain and phase characteristics of the PA according to the  $R_F$  control.

compensates for the AM–PM distortion caused by a nonlinear gate–drain capacitance ( $C_{\rm gd}$ ) of a common-gate (CG) amplifier in the high-output power region, but it does not improve the AM–AM distortion. In [3], the linearizer compensates for the gain compression that occurs in the high-output power region by reducing the feedback of a PA, but it does not affect the AM–PM distortion. This is because the linearizers are not adaptable to change their feedback resistances dynamically according to instantaneous input powers.

In this letter, a dynamic feedback linearizer (DFL) is proposed to reduce the nonlinearity of a PA. It consists of a feedback network and a feedback control circuit, as shown in Fig. 1(a). The increase of  $R_F$  in the feedback network increases the power gain and phase of a PA, as shown in Fig. 1(b). Therefore, the appropriate control of  $R_F$  according to the input power can effectively linearize the gain compression and phase lag of a PA.

# II. DYNAMIC FEEDBACK LINEARIZER

### A. Linearization of AM-AM

The proposed DFL consists of a negative feedback network and its control circuit, as shown in Fig. 2. Although the DFL looks similar to the previous feedback linearizer presented in [3], the method used to control the feedback voltages is different. Unlike the previous linearizer where  $V_{\rm F1}$  is fixed,  $V_{\rm F1}$  in the proposed linearizer is dynamically controlled by the RF input power. The control circuit, which consists of a nMOS

1531-1309 © 2018 IEEE. Personal use is permitted, but republication/redistribution requires IEEE permission. See http://www.ieee.org/publications\_standards/publications/rights/index.html for more information.



Fig. 2. Schematic of the PA with the proposed DFL.



Fig. 3. (a) AM–AM and  $R_V$  versus output power with and without the DFL. (b) AM–PM and CG  $C_{\rm gd}$  versus output power with and without the DFL.

transistor  $(M_1)$  with an R–C low-pass filter, detects the envelope of an RF input signal. When  $V_{F1}$  becomes lower than the source voltage  $(V_2)$  of the pMOS transistor  $(M_A)$  in the control circuit, it is designed to control the equivalent resistance  $(R_V)$  of  $M_F$ . The  $M_A$  helps the  $V_F$  to change faster when the input power increases. As a result, as shown in Fig. 3(a), the DFL achieves a steep slope of the  $R_V$ – $P_{\rm OUT}$  curve, which enables significant AM–AM linearity improvements.

To reduce the AM-AM distortion, predistortion linearizers are often implemented with cold-mode FETs due to their simple configurations and zero-power consumptions [3], [4]. The increase of the input power changes the operation modes of the cold-FETs from a triode to a saturation/cutoff mode, which leads to an increase in the equivalent resistance of the FETs. This increases the gain of a PA at a high output power, and its AM-AM distortion can be compensated. Here, large resistance variations of the control FETs are preferred to have enough linearization effects. However, because it is hard for previous linearizers to achieve drastically increasing resistances with the output powers, the resistance variations have to be designed to occur over a wider power range. This usually causes unwanted gain expansion (gain peaking) at a low output power.

## B. Linearization of AM-PM

In a typical cascode CMOS PA,  $C_{\rm gd}$  of a CG amplifier is the major nonlinear source to generate AM-PM distortions [5]. The nonlinear  $C_{\rm gd}$  of a CG amplifier is



Fig. 4. (a) Simplified single-ended cascode PA with a negative feedback network. (b) Equivalent model of the circuit (a).

expressed as

$$C_{\rm gd} = WC_{\rm ov}$$
 (saturation)  
=  $WC_{\rm ov} + WL_{\rm eff}C_{\rm ox}/2$  (triode) (1)

where W,  $L_{\rm eff}$ ,  $C_{\rm ox}$ , and  $C_{\rm ov}$  are the width, effective channel length, gate oxide capacitance per unit area, and overlap capacitance per unit width, respectively. The average  $C_{\rm gd}$  increases with the increase of the output power because the CG device enters the triode region, as shown in Fig. 3(b). An AM–PM distortion with steep phase lagging caused by the increased average  $C_{\rm gd}$  degrades the ACLR.

As shown in Fig. 1(b), the increase of  $R_F$  makes a phase lead in the entire power range. To compensate a PA with a phase lag, the control circuit has to gradually inject a decreasing envelope signal to the gate of the feedback transistor  $M_F$  as the output power increases. This is exactly the same feedback control as in the AM-AM distortion control. Therefore, the proposed DFL can also greatly reduce both AM-PM and AM-AM distortions at the same time, as shown in Fig. 3(a) and (b).

Fig. 4 shows a simplified single-ended PA of a differential PA with a negative feedback network and its equivalent circuit model. The input and output matching networks are modeled by  $Z_L$  and  $Z_S$ , respectively. The common-source (CS) and CG amplifiers are modeled by voltage-controlled current sources  $g_m V_{gs}$  and output resistances  $r_o$ .  $C_X$ ,  $C_Y$ , and  $C_Z$  are the node capacitances.  $R_{in}$  is an input resistance. It is found in Fig. 4(b) that the dominant zero frequency of the cascode PA with the negative feedback network is the same as that of a CS amplifier with the feedback, which is given as

$$\omega_z = \{C_F(R_F - 1/g_m)\}^{-1}$$
 (2)

where  $g_m$  is about 0.5 A/V in watt-level PAs, and  $R_F$  is in the tens to hundreds of Ohms ( $\Omega$ ). Because the  $R_F$  is greater than  $1/g_m$ , the zero appears in the left half-plane. In this letter, because the  $R_F$  gradually increases as the output power increases, the zero moves to the lower frequencies. In other words, the increase in  $R_F$  at a certain frequency causes phase-lead characteristics as shown in Fig. 5(a), which compensates for a PA with a phase-lag AM-PM. Fig. 5(a) shows the comparison of the transfer functions from the circuit simulation and its analytic model, which show a good agreement. From Fig. 5(b), the AM-PM distortion due to the increase of  $C_{\rm gd}$  of CG amplifier can be minimized by the increase of  $R_F$  with output power.



Fig. 5. (a) Magnitude and phase of the transfer function  $(V_{\rm out}/V_{\rm in})$  of simplified PA in Fig. 4 versus feedback resistances  $(R_F)$  with various frequencies. Simulations with the analytical model (solid line) and the simulator model (dashed line). (b) AM–PM contours (dashed line) according to CG  $C_{\rm gd}$  and  $R_F$  using the analytical model.



Fig. 6. Photographs of the proposed CMOS PA IC with the DFL and PA modules with a PCB transformer.



Fig. 7. Measurements using a 16-QAM 10-MHz LTE signal. (a) ACLR $_{\rm E-UTRA}$ , gain, and PAE versus the average output power at 1.7 GHz. (b) Output power and PAE satisfying an ACLR $_{\rm E-UTRA}$  < -30 dBc from 1.4 to 2.0 GHz.

# III. IMPLEMENTATION AND MEASUREMENT RESULTS

Fig. 2 shows the schematic of the proposed PA with the DFL. The PA is designed as a two-stage amplifier to ensure a sufficient power gain. A differential cascode topology is used to reduce the ground bond-wire effect and to mitigate excessive voltage stresses on the power MOSFETs. The output network is implemented using a transmission-line transformer in a six-layer printed circuit board (PCB) transformer and surface mount device capacitors. Series resistors ( $R_G$ ) at the gate of the CS amplifier not only stabilize the PA but also help the interstage matching because it reduces the required turn ratio of the matching transformer by increasing the PA input impedance. Fig. 6 shows the photographs of the fabricated RF CMOS PA integrated circuit (IC) with a 0.18- $\mu$ m CMOS process and the PA module with the PA IC and the output PCB transformer.

Fig. 7(a) shows the measured ACLR<sub>E-UTRA</sub>, gain and power-added efficiency (PAE) versus the average output power using a 16-QAM 10-MHz long-term evolution (LTE) signal at 1.7 GHz. The small signal gain is 28.5 dB, and the maximum output power that satisfies an ACLR<sub>E-UTRA</sub> under  $-30~\mathrm{dBc}$ 

TABLE I
PERFORMANCE COMPARISONS OF RECENTLY REPORTED LTE CMOS PAS

| Ref.          | PA<br>Process | Freq.<br>(GHz) | P <sub>OUT</sub> / PAE<br>(dBm / %) | ACLR<br>(dBc) | V <sub>DD</sub><br>(V) | Feature                        |
|---------------|---------------|----------------|-------------------------------------|---------------|------------------------|--------------------------------|
| [6] *         | 180 nm        | 1.85           | 27.5 / 42.4                         | -36.5         | 4.0                    | Envelope Tracking              |
| [7]+          | 40 nm         | 1.9            | 23.4 / 23.3                         | -30           | 1.5                    | Dual-mode<br>Doherty           |
| [8]*          | 90 nm         | 1.95           | 26.0 / 34.0                         | -33           | 3.7                    | EER                            |
| [9] +         | 130 nm        | 2.4            | 27 / 22.2                           | -32.1         | 3.3                    | Class-O                        |
| [10]*         | 130 nm<br>SOI | 0.7-0.9        | 26-28<br>/29-32                     | -33           | 3.3                    | Reconfigurable<br>MMPA         |
| This<br>work* | 180 nm        | 1.4-2.0        | 27.5-28.1<br>/ 38.9-43              | -30           | 3.3                    | Dynamic feedback<br>linearizer |

Measured with 16-QAM 10\*/20+ MHz bandwidth signal.

is 28.1 dBm with a PAE of 40.9%. Fig. 7(b) shows the measured performances of the PA using a 16-QAM 10-MHz LTE signal from 1.4 to 2.0 GHz. The PA achieves an output power of 27.5–28.1 dBm, a PAE of 38.9% to 43% with an ACLR<sub>E-UTRA</sub> < -30 dBc from 1.4 to 2.0 GHz without any digital predistortions. Table I shows the comparison of the performance with those of the recently reported CMOS PAs for LTE applications.

### IV. CONCLUSION

A linearization method with DFL for an RF CMOS PA is proposed, which reduces the AM-AM and AM-PM distortions at the same time. The proposed PA has an output power of 28.1 dBm with a PAE of 40.9% and an ACLR<sub>E-UTRA</sub> under -30 dBc, which is comparable to the state-of-the-art CMOS PAs.

### REFERENCES

- A. Katz, J. Wood, and D. Chokola, "The evolution of PA linearization: From classic feedforward and feedback through analog and digital predistortion," *IEEE Microw. Mag.*, vol. 17, no. 2, pp. 32–40, Feb. 2016.
- [2] K. Onizuka, H. Ishihara, M. Hosoya, S. Saigusa, O. Watanabe, and S. Otaka, "A 1.9 GHz CMOS power amplifier with embedded linearizer to compensate AM-PM distortion," *IEEE J. Solid-State Circuits*, vol. 47, no. 8, pp. 1820–1827, Aug. 2012.
- [3] S. Kang, D. Baek, and S. Hong, "A 5-GHz WLAN RF CMOS power amplifier with a parallel-cascoded configuration and an active feedback linearizer," *IEEE Trans. Microw. Theory Techn.*, vol. 65, no. 9, pp. 3230–3244, Sep. 2017.
- [4] K.-Y. Kao, Y.-C. Hsu, K.-W. Chen, and K.-Y. Lin, "Phase-delay cold-FET pre-distortion linearizer for millimeter-wave CMOS power amplifiers," *IEEE Trans. Microw. Theory Techn.*, vol. 61, no. 12, pp. 4505–4519, Dec. 2013.
- [5] W. Kim, K. S. Yang, J. Han, J. J. Chang, and C. H. Lee, "An EDGE/GSM quad-band CMOS power amplifier," *IEEE J. Solid-State Circuits*, vol. 49, no. 10, pp. 2141–2149, Oct. 2014.
- [6] S. Jin et al., "A highly efficient CMOS envelope tracking power amplifier using all bias node controls," *IEEE Microw. Wireless Compon. Lett.*, vol. 25, no. 8, pp. 517–519, Aug. 2015.
- [7] E. Kaymaksut and P. Reynaert, "Dual-mode CMOS doherty LTE power amplifier with symmetric hybrid transformer," *IEEE J. Solid-State Circuits*, vol. 50, no. 9, pp. 1974–1987, Sep. 2015.
- [8] K. Oishi et al., "A 1.95 GHz fully integrated envelope elimination and restoration CMOS power amplifier using timing alignment technique for WCDMA and LTE," *IEEE J. Solid-State Circuits*, vol. 49, no. 12, pp. 2915–2924, Dec. 2014.
- [9] A. F. Aref, R. Negra, and M. A. Khan, "Class-O: A highly linear class of power amplifiers in 0.13 μm CMOS for WCDMA/LTE applications," in *IEEE Int. Solid-State Circuits Conf. (ISSCC) Dig. Tech. Papers*, Feb. 2015, pp. 1–3.
- [10] P. Ferris, G. Tant, A. Giry, J. D. Arnould, and J. M. Fournier, "A 130-nm SOI CMOS reconfigurable multimode multiband power amplifier for 2G/3G/4G handset applications," in *Proc. IEEE RFIC Symp.*, May 2016, pp. 254–257.