# HW 2.3 Report Emma Brugman Sabrina Temesghen Dulce Torres

### Introduction

In this assignment, we utilized NVIDIA GPUs to parallelize a particle simulation on Perlmutter. The overarching goal was to achieve O(N) time complexity by leveraging spatial binning and GPU-based bin assignment and sorting to limit force computations to a particle's local neighbors. This report outlines our implementation, including kernel design, synchronization methods, and memory management strategies, optimized for execution on an A100 GPU.

### Methods

## Bin Counting (bin count kernel) & Sorted Particle Array (bin sort kernel):

Assigning particles to spatial bins using the atomic *bin\_counts* to reduce the computational complexity of O(N^2) to O(N) from reducing the number of force calculations. This is done by only applying force computations to the local neighbors using their bin assignments based on spatial coordinates. Each bin's indices (*bin\_x*, *bin\_y*) are computed but dividing the particles (x, y) positions by the bin size (*bin\_size*) and then stored as the bin id (*bin\_id*). To avoid race conditions during bin assignments, we used atomic operations (*atomic add*) so that the particle counts are incremented into the bins accurately.

Once we have the resulting 1D array of the number of particles in each bin, we implement a prefix\_sum indexing (bin\_prefix) using the thrust libraries, thrust::exclusive\_scan. This allows for the prefix sum array to set a start index for each bin to efficiently retrieve particles from bins in the subsequent kernels.

Using bin\_sort\_kernel, the particles are organized into their respective bins based on their (x,y) coordinates. An atomic array (bin\_offsets) is used to track the particle's position within each bin so that each particle's position (target\_idx) is different. The position is determined by the sum of the starting index (bin\_prefix[bin\_id]) and the offset within that bin. The sorted particles (sorted\_particles) and their sorted ids (sorted\_ids) were used to efficiently and accurately carry out particle reordering after GPU computations complete.

## Force:

The *compute\_forces\_gpu* function was revised to calculate particle interactions strictly within neighboring spatial bins. Each GPU thread is mapped to a single spatial bin and processes all particles assigned to that bin *(bin\_start, bin\_end)*. Neighboring bins are identified based on their spatial coordinates *(nx, ny)*, and particle data from these neighboring bins is directly accessed from shared memory (sorted\_particles). This localized approach reduces computational complexity from O(N^2) to approximately O(N), significantly improving efficiency. Force interactions between particles are computed using the GPU-specific function *apply\_force\_gpu*, optimized for memory access patterns and computational performance within the CUDA environment.

## Particle Reordering:

At the end of the *simulate\_one\_step*, once the force and move computation have been implemented, the particles are stored in a sorted bin order that is not suitable for maintaining the particles identity across time steps as it will lead to an inaccurate tracking of each particle over time. To prevent this, we reordered the particles back to their original ordering by copying the *sorted\_particle\_gpu* and *sorted\_ids\_gpu* arrays back to the host. Each particle is reordered by their *sorted\_ids* to its corresponding original index in the global memory.

## GPU Synchronization & Memory Access:

#### *AtomicAdd*

As mentioned above, we used atomic operations (atomicAdd) in bin\_count\_kernel and the (bin\_sort\_kernel). Using the atomic operations we can safely manage the written memory in the GPU kernels. This synchronization method was used to serialize access to the shared memory location in gpu. By preventing multiple threads from simultaneously working in the same bins we guarantee that the particle positions within the sorted bins are correct while also preserving the integrity of the data.

## CudaMemcpy

Synchronization between the kernels and the CPU-GPU interactions were also managed using memory transfer functions. The CPU and GPU global memory transferred data using CUDA API function (cudaMemcpy) to synchronize the GPU computations with CPU operations. As seen after using the GPU kernels compute\_force\_gpu and move\_gpu, the particles were copied from GPU memory (sorted\_particles\_gpu and sorted\_ids\_gpu) and back to the CPU memory (sorted\_particles\_host and sorted\_ids\_host) for the particle reordering. Host and device transfers under cudaMemcpy were explicitly using cudaMemcpyHostToDevice and cudaMemcpyDeviceToHost (Figure 1).

```
// Reordering step
std::vector<particle_t> sorted_particles_host(num_parts);
std::vector<int> sorted_ids_host(num_parts);

cudaMemcpy(sorted_particles_host.data(), sorted_particles_gpu, num_parts * sizeof(particle_t), cudaMemcpyDeviceToHost);
cudaMemcpy(sorted_ids_host.data(), sorted_ids_gpu, num_parts * sizeof(int), cudaMemcpyDeviceToHost);

std::vector<particle_t> reordered_particles(num_parts);
for (int i = 0; i < num_parts; i++)
    reordered_particles[sorted_ids_host[i]] = sorted_particles_host[i];

cudaMemcpy(parts_gpu, reordered_particles.data(), num_parts * sizeof(particle_t), cudaMemcpyHostToDevice);</pre>
```

**Figure 1.** Reordering step in GPU parallelization. After GPU computation, particle data is transferred back to host memory using cudaMemcpy to restore the original particle order

Memory on the device itself was also carefully managed. The GPU arrays (bin\_counts, bin\_offsets, and bin\_prefix) were allocated using the thrust vectors to manage memory on the device and integrated with the CUDA pointers (thrust::raw pointer cast). In combination, thrust::exclusive scan illustrates

synchronization between the host and device as the prefix sum is computed on the device but immediately used in the device kernels.

Lastly, all of the memory allocated on the device from *sorted\_particles\_gpu*, *sorted\_ids\_gpu*, and *particle\_ids\_gpu*, were all freed using *cudaFree*. *CudaFree* deallocates the memory that was previously allocated using the cudaMalloc().

## **Exploratory Versions from Team Members**

In this section, team members developed an independent version of the GPU kernel. These implementations explored different strategies and overlapping techniques in comparison to the final code.

Optimizations to the given starter code took into consideration the memory hierarchy of the A100 GPU. Emphasis was made utilizing shared memory in order to limit global memory access. Several helper functions were added to facilitate the use of shared memory in the compute forces function.

The first helper function, bin\_particles, allocated particles to a specific bin depending on their assigned bin identification numbers. Bin identification numbers were assigned based on a particle's x and y coordinate. The number of particles assigned to each bin was recorded using a global array, bin\_counts. In order to safely increment the count associated with a bin, atomicAdd was utilized.

Once each particle was assigned to a bin, particles were allocated to a position in a sorted array by bin identification number. This consisted of applying thrust's inclusive scan to calculate an array of prefix sums, bin\_offsets, from the bin\_counts array. Since bin\_offsets is a globally shared variable, atomicAdd was used to access a bin's corresponding prefix sum. On the other hand, since each position in the sorted array corresponded to a single particle in the system, no atomic operations were necessary when writing to the sorted array.

Bin assignments were utilized in the compute\_forces\_gpu function in order to limit the access to global memory. Every thread in the grid was assigned a unique particle based on thread id. Neighboring bin cells were then determined based on the bin identification number associated with the particle. Particles from these neighboring bins were then written into a shared array. This calculation was followed by a synchronization step to ensure all particles were written into the shared array prior to computing forces. A for loop was then used to apply the force between a thread's particles and all the particles in the shared array.

After applying the force, the move function was applied across particles in the system. In order to distribute the move calculation across threads, each thread was responsible for moving particles in their respective bins. Although the focus of such implementation was to improve performance through limited access to global memory, the resulting time complexity was not linear.

In another attempt, optimizations to the starter code were aimed at improving the performance through spatial locality and GPU memory efficiency.

## Binning

Binning was implemented as a strategy to reduce the time complexity to O(n) by limiting the particle interactions to local neighborhoods. The grid was divided into a 2D grid of uniform bins. Each particle was then assigned to a bin based on its position. This allowed the simulation to compute interactions only within a particle's own bin and its immediate neighbors, which reduced the number of calculations.

#### Thrust Functions

In order to facilitate the binning, Thrust functions were utilized to implement the prefix sums and bin sorting. Once each particle was assigned to a bin ID and the number of particles per bin was tracked using an array, a prefix sum was performed using Thrust's *inclusive\_scan* function to produce bin start indices, where each bin's particles begin in an array. Additionally, Thrust functions *transform*, *fill*, and *raw pointer cast* were utilized to assign bin IDs and manage memory across device vectors.

#### Atomic Instructions

Atomic instructions were used to update the bin counts array to ensure correctness within the parallel execution. The array that contained the particle ids also utilized *atomicAdd* based on the prefix sums to avoid write collisions when placing particles into their respective bins.

### Shared Memory

To optimize the performance of this implementation, shared memory was utilized into the force computations. Rather than access particles from global memory, particles from neighbor bins were loaded into shared memory blocks. The threads computed the forces using the cached values. Synchronization with \_\_syncthreads() ensured that the particles were in shared memory before performing the force calculations

#### Results



Figure 2. Strong scaling plot for 1000 particle, 10,000 particle, and 100,000 particle systems.



**Figure 3.** Weak scaling plot for a particle to thread ratio of 2.



**Figure 4.** GPU Runtime Breakdown by Operation. Profiler-based breakdown of GPU runtime across computation, memory operations, synchronization, and data transfer, highlighting the relative cost of each component.



**Figure 5.** Time complexity plot for 1,000 particles, 10,000 particle, 100,000 particle, and 1,000,000 particle systems.

## **Discussion**

Analysis of Figure 4 Runtime:

Computation Time:

The computation time is spent in the gpu kernel for *compute\_force\_gpu*, *bin\_sort\_kernel*, *move\_gpu*, and *bin\_count\_kernel*. Approximately 26.1% of the total kernel time is spent in *compute\_force\_gpu*. This is not a surprise since the majority of the time is spent computing the pairwise interactions across each particle's neighboring bins. Binning the particles in the *bin\_sort\_kernel* and *bin\_count\_kernel* take up ~26.3% (**Figure 4**). Force computation scales linearly with O(N) as the number of particles increases due to the spatial binning.

## Synchronization Time:

An analysis of the overall runtime shows that GPU computation time is less than the combined synchronization and memory transfer overhead. Approximately 70% of the total GPU execution time is attributed to synchronization. Although we do not explicitly call *cudaStreamSynchronize()* in our code, the CUDA runtime performs implicit synchronization before memory transfers using *cudaMemcpy* and between kernel launches. These waits ensure that GPU operations complete before proceeding with host-side operations or data transfers. As the number of particles increases, this synchronization overhead is expected to grow especially without the use of asynchronous memory copies or overlapping computation and communication.

#### Communication:

Memory transferred between CPU and GPU using *cudaMemcpy* takes up  $\sim$ 13% as majority of this cost stems from transferring the sorted particle array and ID's to and from the device in the reordering step. The *Host-to-Device* transfers accounts for 60.4% while the Device-to-Host transfer accounts for 39.6% of the total communication time (**Figure 4**). As the system grows, we can continue to expect this overhead to scale linearly with the number of particles.

## Analysis of benchmarking plots

Performance of the optimized code was further assessed through strong scaling, weak scaling, and time complexity plots. As shown in Figure 2, the number of particles was held constant for three different systems while increasing the number of threads. An ideal performance would have been presented by an inverse linear relationship between the number of processes and the corresponding times—the time should have decreased with increasing thread count. However, instead, the time remains relatively constant as the number of processes increases. Taking into account the profiling shown in Figure 4, it is believed the lack of performance is due to the global memory access that occurs in the compute forces gpu functions. Similar trends were observed during weak scaling and time complexity analysis. Maintaining a constant ratio between the particle and process count should have resulted in a constant time across the different data points. However, the weak scaling plot shown in Figure 2 shows a steady increase as the size of the system increases. Both strong and weak scaling results are consistent with what is observed in the time complexity plot of Figure 5. Although four different data points were plotted for several different threads, only three are shown in the plot. This is due to the rapid increase of time that is observed when increasing the size of the system. Thus, the time complexity does not scale to a linear time when increasing the size of the system. Overall, it is believed the trends observed across the different benchmarks are a result of memory access time.

### Conclusion

Furthermore, future implementations would focus on cutting down memory access time. It was evident in both the time profiling and benchmark plots that a limitation to the current optimized code was access to global memory. Thus, future implementations would focus on utilizing a shared memory array within grid blocks rather than accessing a global array.

As previously discussed, synchronization time remains a dominant factor, both implicitly and explicitly. To address this, future optimizations may involve reducing synchronization frequency and minimizing the number of memory transfer calls. This can be achieved by overlapping memory transfers, for example, through the use of *cudaMemcpyAsync* instead of the synchronous *cudaMemcpy*. Additionally, further performance gains could be realized by performing the reordering step entirely on the GPU, thereby eliminating unnecessary host-device memory transfers.

### **Contributions:**

**Sabrina Temesghen**: Implemented several parallelization methods, Contributed to write up **Dulce Torres**: Implemented several parallelization methods, Performance Plots/Analysis and Results **Emma Bruggman**: Implemented several parallelization methods, Contributed to write up