## **UART Receiver Design Ideas**

This section is to understand how to formulate the design intuitively.

Take note that this project works for clock speed other than 50MHz and bit rate other than 115200 bits/s too (simply change the appropriate parameters in verilog files). In this section, we will see how the parameters are calculated.

Let's say we are using a CPLD with clock speed 50MHz, and we are interested in designing an UART receiver with bit rate 115200 bits/s. Then, CLOCKS\_PER\_BIT = clock speed / bit rate =  $(50 \text{ M clocks/s}) / (115200 \text{ bits/s}) \approx 434 \text{ clocks per bit.}$  Besides, we set the data width (number of data bits in a packet) to 8 bits (1 byte).

Now, let's discuss the timing diagram below. Do not worry about the initial underscore like "i\_", "w\_", "o\_", "r\_". They are only used in Verilog coding later on (to represent input, wire, output, register respectively). They are not important for the design formulation.



Initially, i\_RX = 1 during IDLE. When i\_RX = 0, we know that it can be a START bit, so, for finite state machine (FSM), r\_current\_state is changed to START. At this time, we activate clock counter to start counting (labelled w\_clock\_count in the diagram). Take note that w\_clock\_count is zero indexed, so, later when you see some values that are minus one, do not freak out, if you are familiar with programming language that use zero-indexed style (sorry to MATLAB users!), you should already know why we need minus one.

Anyway let's get back to the discussion. When w\_clock\_count reaches CLOCK\_PER\_BIT/2 - 1 = 434/2 - 1 = 216, we can output a pulse (o\_equal) to

signify that half of the START bit is about to be elapsed (the next posedge of clock is where we are at half of the START bit). This pulse is very useful, we can delayed it by half cycle to reset clock count back to zero at next posedge, we can delayed it by one cycle as a posedge to instruct shift register to shift in the i\_RX bit and increment bit index (like what happens at middle of Bit 0 of i\_RX, where the w\_bit\_index is incremented by 1), more on these in the next paragraph.

Let's get the discussion back to the middle of START bit. After the middle of START bit, r\_current\_state of FSM is set to DATA, and we continue counting for a length of CLOCKS\_PER\_BIT (and not CLOCK\_PER\_BIT/2 – 1 like during r\_current\_state = START). So, we see that r\_current state can be used to select how long to elapse before outputting o\_equal. When w\_clock\_count reaches CLOCKS\_PER\_BIT – 1 = 434-1 = 433, we again output a pulse (o\_equal). The posedge right after w\_clock\_count = 433 is when we are at halfway of Bit 0. Therefore, we delay the pulse by one cycle as a posedge for shift register to shift in i\_RX (i.e. to sample Bit 0) and increment w\_bit\_index by 1. w\_clock\_count is again reset back to zero, and the process continues.

After sampling Bit 6, w\_bit\_index is incremented to 7, which is equal to DATA\_WIDTH -1 = 8-1. Since this is the last data bit of the packet (Bit 7, the MSB), we can output o\_equal\_MSB = 1 to tell that we are at the last data bit. This o\_equal\_MSB is useful to tell finite state machine to change r\_current\_state from DATA to STOP later on.

When Bit 7 has been sampled at middle of Bit 7, r\_current\_state transitions into STOP state. As we discussed just now, r\_current state can be used to select how long to elapse before outputting o\_equal. When we are at middle of Bit 7, we need one and a half of CLOCKS\_PER\_BIT to complete the packet, therefore, we can use r\_current\_state=STOP to tell the clock counter to keep counting for CLOCKS\_FOR\_STOP = 1.5\*CLOCKS\_PER\_BIT = 1.5\*434 = 651. Since we are using zero-indexed counting, the w\_clock\_count will reach maximum value of CLOCKS\_FOR\_STOP – 1 = 651-1=650.

After w\_clock\_count reaches 650, it will again be reset back to zero, we have just completed receiving one packet! After this, there are two possibilities: 1) In case the sender sends another packet, then we will have START bit again and our receiver will continue the counting and sampling process. 2) In case the sender doesn't send another packet, then receiver is at rest at IDLE state again. During IDLE state, there is no counting and sampling the bits, the clock counter and bit index counter just relax and wait for any future START bit.

With the thinking process so far, we can see that our UART receiver design should consist of four things

- 1) receiver\_shifter.v: To store the sampled bits (received data) from i\_RX. In this project, the received data will be displayed on 2 7segment displays.
- 2) receiver\_bit\_counter.v: To keep track of w\_bit\_index and output o\_equal\_MSB. o\_equal\_MSB is used to tell r\_current\_state when to transition from DATA to STOP state.
- 3) receiver\_clock\_counter.v: To keep track of w\_clock\_count and output o\_equal. o\_equal is useful to reset clock counter itself, tell FSM when to transition, tell when receiver\_shifter should sample the bit data, tell when bit counter should increment etc.
- 4) receiver\_control.v: The FSM that will tell r\_current\_state. r\_current state can be used to disable shifting (and hence sampling) of receiver\_shifter, tell when bit\_counter and clock\_counter should not be counting etc.

# **UART Receiver Datapath Design**

When discussing datapath and control unit design, this timing diagram will be referred extensively.



### receiver\_shifter.v



The shifter consists of a right shift register and a flip flop with asynchronouns reset. Let's first look at the right shift register. It is a generic serial-in-parallel-out (SIPO) right shift register with active low asynchronous reset and active low shift enable. The serial shift in (i\_shift\_in) is fed with i\_RX, so that when the right shift register shifts, we are sampling i\_RX. The posedge to instruct it to shift is obtained from w\_equal\_delayed\_one\_cycle (that is, o\_equal delayed one cycle, as discussed in the timing diagram just now). On first thought, it seems like we should disable shift when the current state is not DATA. But on closer inspection on timing diagram, we need to delayed by half cycle, this is to prevent w\_equal\_delayed\_one\_cycle from causing unwanted shifting. Also, this ensures no hold time violation when sampling Bit 7. So, i\_shift\_enL = ~w\_state\_is\_DATA\_delayed\_half\_cycle.

Lastly, since o\_paralleL\_shift\_out keeps changing when shifting, we need another flip flop to store the final received data. In other words, o\_received\_data changes only when data is received completely. The right time to store o\_parallel\_shift\_out into the flip flop is at posedge of w\_state\_is\_STOP\_delayed\_half\_cycle (at posedge of i\_state\_is\_STOP, the right\_shift\_register is sampling MSB data bit, so we have to delay the posedge by half cycle to prevent storing data when right\_shifting\_register is shifting).

#### receiver\_bit\_counter.v



The bit counter consists of a flip flop with asynchronous reset, a comparator to tell o\_equal\_MSB and an adder to increment w\_bit\_index by one. Since we are sending 8 data bits per packet, BIT\_COUNTER\_WIDTH = ceil( log2(DATA\_WIDTH-1) ) = ceil( log2(8-1)) = 3. The clock for bit counter is w\_equal\_delayed\_one\_cycle (i.e. o\_equal delayed by one cycle as discussed before in timing diagram).

There are three conditions when we should not reset the bit counter. Firstly, the most obvious condition is when i\_resetL (the global active low reset) is high. Secondly, we don't want reset when i\_state\_is\_DATA. However, on a closer inspection on the timing diagram, we notice that having the second condition is still not enough, because the w\_equal\_delayed\_one\_cycle right after the middle of the START bit may cause unwanted increment of w\_bit\_index. So, the third condition is to make sure resetL is zero during the first half cycle of the first clock during i\_state\_is\_DATA, and this is done by & with ~w\_state\_is\_START\_delayed\_half\_cycle. All together, we feed the i\_async\_resetL with the expression i\_resetL & i\_state\_is\_DATA & ~w\_state\_is\_START\_delayed\_half\_cycle.

### receiver\_clock\_counter.v



The clock counter consists of a flip flop with active low synchronous reset, adder to increment  $w_{clock}$  count by 1, three comparators and two multiplexers. Notice that the bit counter we discussed previously used asynchronous reset because the clock fed into bit counter is slow, so asynchronous reset is more appropriate. Anyway, let's get our focus back on clock counter. The maximum value that  $w_{clock}$  count can be is  $CLOCKS\_FOR\_STOP-1 = 651-1 = 650$ , so  $CLOCK\_COUNTER\_WIDTH = ceil(log2(CLOCKS\_FOR\_STOP-1)) = ceil(log2(651-1)) = 10$ .

The clock for the flip flop is i\_clock. Using states from FSM as selector for the multiplexers, we can select at what value should the clock counter reset. When state is STOP, the number of clocks to elapse is one and a half CLOCKS\_PER\_BIT. When state is DATA, the number of clocks to elapse is CLOCKS\_PER\_BIT. Else (when state is START), we only need half CLOCKS\_PER\_BIT.

Now let's consider when we should not reset the clock counter. First condition is obviously when the global active-low reset is high (i\_resetL = 1). Secondly, we need reset when w\_equal\_delayed\_half\_cycle (i.e. o\_equal delayed by half cycle), and because reset is active low, we negate it to ~ w\_equal\_delayed\_half\_cycle. Third condition where we don't want reset is when current state is START or DATA or STOP. However, taking a closer look at timing diagram, to prevent unwanted w\_clock\_count increment right after IDLE (we are using zero-indexed counting, so the first clock count during START should be 0 and not 1), we use w\_state\_is\_START\_delayed\_half\_cycle (i.e. i\_state\_is\_START delayed half cycle). All together, we feed i\_sync\_resetL with i\_resetL & ~w\_equal\_delayed\_half\_cycle & (w\_state\_is\_START\_delayed\_half\_cycle | i\_state\_is\_DATA | i\_state\_is\_STOP).

# **UART Receiver Control Unit Design**

The control unit is nothing but an FSM.

#### receiver\_control.v



The logic w\_equal\_delayed\_half\_cycle is o\_equal delayed half cycle, while w\_equal\_MSB\_delayed\_half\_cycle is o\_equal delayed half cycle. Delaying by half cycle is done intentionally to prevent hold time violation. Although synthesizer may insert delay to ensure zero hold time requirement, we would rather be safe and do the delay ourselves.

Starting from IDLE state, as long as i\_RX is high, we should stay at IDLE state. If i\_RX, then we know it can be incoming START bit.

At START state, as long as the clock counter has not issued pulse (the w\_equal\_delayed\_half\_cycle), state will stay. If there is pulse from clock

counter, we check whether i\_RX is still low, if it's high, then we conclude that the incoming START bit was just a glitch in system, and then state is back to IDLE. However, if i\_RX is still low, state transitions to DATA.

During DATA state, there will be a few pulses from clock counter because the pulses are used to instruct clock counter itself to reset, or to sample data bit, or for bit counter to increment. However, the condition that will eventually trigger transition to STOP state is if we have already sampled the MSB.

At STOP state, as long as there is not pulse from clock counter to indicate that STOP state should ends, state will stay in STOP state. When there is pulse, we check if i\_RX is 0. If it is, then we transition to START state, because next data is probably about to be received. If it is not, then the state simply go back to IDLE.

#### **UART Receiver Code**

Here are all the code for this UART receiver project. The Verilog HDL files are organized in the repository like this:



#### Generic

This folder contains commonly-used blocks.

```
generic/adder.v
                                                                   generic/equal_comparator.v
module adder #(
                                                                   module equal comparator#(
                                                                     parameter WIDTH=8
  parameter WIDTH=8
)(
                                                                   )(
  input [WIDTH-1:0] i_a, i_b,
                                                                     input [WIDTH-1:0] i_a, i_b,
  output [WIDTH-1:0] o y
                                                                     output
                                                                                         o_c
                                                                     assign o c = (i a == i b);
  assign o y = i a + i b;
endmodule
                                                                   endmodule
```

```
generic/flip_flop_sync_reset.v
generic/flip_flop_async_reset.v
module flip flop async reset #(
                                                                        module flip flop sync reset #(
  parameter WIDTH=8
                                                                          parameter WIDTH=8
)(
                                                                        )(
                         i_clock,
                                                                                                  i_clock,
  input
                                                                          input
  input
                         i_async_resetL,
                                                                                                  i_sync_resetL,
                                                                          input
  input
           [WIDTH-1:0] i d,
                                                                          input
                                                                                      [WIDTH-1:0] i d,
  output reg [WIDTH-1:0] o_q
                                                                          output reg [WIDTH-1:0] o_q
);
                                                                          always @(posedge i clock) begin
  always @(posedge i_clock or negedge i_async_resetL) begin
    if (~i_async_resetL) o_q <= 0;</pre>
                                                                            if (~i_sync_resetL) o_q <= 0;</pre>
    else o q <= i d;</pre>
                                                                            else o q <= i d;</pre>
                                                                          end
  end
endmodule
                                                                        endmodule
```

```
generic/half_delayer.v
                                                                      generic/one_cycle_delayer.v
module half cycle delayer(
                                                                      module one cycle delayer(
  input i_clock,
                                                                         input i_clock,
  input i_async_resetL,
                                                                         input i_resetL,
                                                                         input i_to_be_delayed_one_cycle,
  input i_to_be_delayed_half_cycle,
  output reg o_delayed_half_cycle
                                                                         output o_delayed_one_cycle
  always @(negedge i_clock or negedge i_async_resetL) begin
                                                                         wire w delayed half cycle;
    if (~i_async_resetL) o_delayed_half_cycle <= 0;</pre>
                                                                         half_cycle_delayer inst_half_cycle_delayer(
    else o_delayed_half_cycle <= i_to_be_delayed_half_cycle;</pre>
                                                                           .i clock(i clock),
  end
                                                                           .i_async_resetL(i_resetL),
endmodule
                                                                           .i_to_be_delayed_half_cycle(i_to_be_delayed_one_cycle),
                                                                           .o_delayed_half_cycle(w_delayed_half_cycle)
                                                                         );
                                                                         flip_flop_async_reset #(
                                                                           .WIDTH(1)
                                                                         ) inst_flip_flop_async_reset(
                                                                           .i_clock(i_clock),
                                                                           .i_async_resetL(i_resetL),
                                                                           .i_d(w_delayed_half_cycle),
                                                                           .o q(o delayed one cycle)
                                                                         );
                                                                       endmodule
```

```
generic/mux2.v
                                                                      generic/right_shift_register.v
module mux2 #(
                                                                      module right_shift_register #(
  parameter WIDTH=1
                                                                        parameter WIDTH=8
)(
                                                                      )(
  input [WIDTH-1:0] i_d0, i_d1,
                                                                                                i_clock,
                                                                        input
                                                                                                i_async_resetL,
  input i_s,
                                                                        input
  output [WIDTH-1:0] o_y
                                                                        input
                                                                                                i_shift_enL,
                                                                        input
                                                                                                i_shift_in,
  assign o_y = i_s ? i_d1 : i_d0;
                                                                        output reg [WIDTH-1:0] o_parallel_shift_out
endmodule
                                                                        always @(posedge i_clock or negedge i_async_resetL) begin
                                                                          if (~i_async_resetL) o_parallel_shift_out <= 0;</pre>
                                                                           else if (~i_shift_enL) o_parallel_shift_out <= {i_shift_in, o_p</pre>
                                                                      arallel_shift_out[WIDTH-1:1]};
                                                                        end
                                                                      endmodule
```

### **Peripheral**

Under this folder is code for peripheral attached to UART receiver. In this project, two seven-segment displays will be used to display the data received in 2-digit hexadecimal value.

```
peripheral/hex_display.v
                                                                      peripheral/ascii display.v
module hex display(
                                                                     module ascii display(
  input [3:0] i_hex,
                                                                        input [7:0] i_hex_2_digits,
  output reg [6:0] o segment
                                                                        output [13:0] o segment 2 digits
  );
                                                                      );
                                                                       hex display inst hex display digit0(
  //o segment[6] is A
                                                                          .i_hex(i_hex_2_digits[3:0]),
  //o segment[0] is G
  always @(i_hex)
                                                                          .o segment(o segment 2 digits[6:0])
                                                                        );
    begin
      case (i_hex)
                                                                        hex display inst hex display digit1(
          4'b0000 : o segment <= 7'h7E; //0
                                                                          .i_hex(i_hex_2_digits[7:4]),
          4'b0001 : o segment <= 7'h30; //1
                                                                          .o_segment(o_segment_2_digits[13:7])
          4'b0010 : o segment <= 7'h6D; //2
          4'b0011 : o segment <= 7'h79; //3
                                                                        );
                                                                      endmodule
          4'b0100 : o segment <= 7'h33; //4
          4'b0101 : o segment <= 7'h5B; //5
          4'b0110 : o segment <= 7'h5F; //6
          4'b0111 : o_segment <= 7'h70; //7
          4'b1000 : o segment <= 7'h7F; //8
          4'b1001 : o segment <= 7'h7B; //9
          4'b1010 : o segment <= 7'h77; //A
          4'b1011 : o segment <= 7'h1F; //B
          4'b1100 : o_segment <= 7'h4E; //C
          4'b1101 : o segment <= 7'h3D; //D
          4'b1110 : o segment <= 7'h4F; //E
          4'b1111 : o segment <= 7'h47; //F
       endcase
    end
endmodule
```

#### Receiver

Under this folder is code for datapath and control unit of the UART receiver.

```
receiver/receiver_shifter.v
module receiver shifter #(
  parameter CLOCK_COUNTER_WIDTH=10,
  parameter BIT_COUNTER_WIDTH=3,
  parameter DATA_WIDTH=8,
  parameter CLOCKS_PER_BIT=434
  input i_clock,
  input i resetL,
  input i_RX,
  input i_state_is_DATA,
  input i_state_is_STOP,
  input i_equal,
  output [DATA WIDTH-1:0] o received data
  wire w equal delayed one cycle;
  one_cycle_delayer inst_one_cycle_delayer_for_equal(
    .i clock(i clock),
    .i_resetL(i_resetL),
    .i to be delayed one cycle(i equal),
    .o delayed one cycle(w equal delayed one cycle)
  );
  wire w_state_is_DATA_delayed_half_cycle;
  half cycle delayer inst half cycle delayer for DATA(
    .i_clock(i_clock),
    .i_async_resetL(i_resetL),
    .i_to_be_delayed_half_cycle(i_state_is_DATA),
    .o_delayed_half_cycle(w_state_is_DATA_delayed_half cycle)
  );
```

```
wire [DATA WIDTH-1:0] w parallel shift out;
  right_shift_register #(
    .WIDTH(DATA WIDTH)
 ) inst right shift register(
    .i_clock(w_equal_delayed_one_cycle),
    .i_async_resetL(i_resetL),
    .i_shift_enL(~w_state_is_DATA_delayed_half_cycle),
    .i_shift_in(i_RX),
    .o_parallel_shift_out(w_parallel_shift_out)
 );
  wire w_state_is_STOP_delayed_half_cycle;
  half_cycle_delayer inst_half_cycle_delayer_for_STOP(
    .i_clock(i_clock),
    .i_async_resetL(i_resetL),
    .i_to_be_delayed_half_cycle(i_state_is_STOP),
    .o_delayed_half_cycle(w_state_is_STOP_delayed_half_cycle)
 );
 flip_flop_async_reset #(
    .WIDTH(DATA_WIDTH)
 ) inst_register(
    .i_clock(w_state_is_STOP_delayed_half_cycle),
    .i_async_resetL(i_resetL),
    .i_d(w_parallel_shift_out),
    .o_q(o_received_data)
 );
endmodule
```

```
receiver/receiver_bit_counter.v

module receiver_bit_counter #(
   parameter BIT_COUNTER_WIDTH=3,
   parameter DATA_WIDTH = 8
)(
```

```
input i clock,
  input i_resetL,
  input i_state_is_START,
  input i_state_is_DATA,
  input i_equal,
  output o_equal_MSB
);
  wire w equal delayed one cycle;
  one cycle delayer inst one cycle delayer for equal(
    .i_clock(i_clock),
    .i resetL(i resetL),
    .i_to_be_delayed_one_cycle(i_equal),
    .o delayed one cycle(w equal delayed one cycle)
  );
  wire [BIT COUNTER WIDTH-1:0] w adder;
  wire [BIT_COUNTER_WIDTH-1:0] w_bit_index;
  wire w resetL;
  flip_flop_async_reset #(
    .WIDTH(BIT_COUNTER_WIDTH)
  ) inst flip flop async reset(
    .i_clock(w_equal_delayed_one_cycle),
    .i_async_resetL(w_resetL),
    .i_d(w_adder),
    .o_q(w_bit_index)
  );
  localparam [BIT_COUNTER_WIDTH-1:0] lp_constant_for_DATA_WIDTH_minus_one = DATA_WIDTH-1;
  equal_comparator #(
    .WIDTH(BIT COUNTER WIDTH)
  ) inst equal MSB comparator(
    .i_a(w_bit_index),
    .i_b(lp_constant_for_DATA_WIDTH_minus_one),
    .o_c(o_equal_MSB)
  );
```

```
localparam [BIT_COUNTER_WIDTH-1:0] lp_constant_for_one = 1;
  adder #(
    .WIDTH(BIT_COUNTER_WIDTH)
 ) inst_adder(
    .i_a(w_bit_index),
    .i_b(lp_constant_for_one),
    .o_y(w_adder)
 );
  wire w_state_is_START_delayed_half_cycle;
  half_cycle_delayer inst_half_cycle_delayer_for_START(
    .i_clock(i_clock),
    .i_async_resetL(i_resetL),
    .i_to_be_delayed_half_cycle(i_state_is_START),
    .o_delayed_half_cycle(w_state_is_START_delayed_half_cycle)
 );
  assign w_resetL = i_resetL & (~w_state_is_START_delayed_half_cycle & i_state_is_DATA);
endmodule
```

```
receiver/receiver_clock_counter.v

module receiver_clock_counter #(
    parameter CLOCK_COUNTER_WIDTH=10,
    parameter CLOCKS_PER_BIT=434
)(
    input i_clock,
    input i_resetL,
    input i_state_is_START,
    input i_state_is_DATA,
    input i_state_is_STOP,
    output o_equal
);
    wire [CLOCK_COUNTER_WIDTH-1:0] w_adder;
```

```
wire [CLOCK COUNTER WIDTH-1:0] w clock count;
wire w_resetL;
flip_flop_sync_reset #(
  .WIDTH(CLOCK_COUNTER_WIDTH)
) inst_flip_flop_sync_reset(
  .i_clock(i_clock),
  .i_sync_resetL(w_resetL),
  .i_d(w_adder),
  .o_q(w_clock_count)
);
localparam [CLOCK_COUNTER_WIDTH-1:0] lp_constant_for_one = 1;
adder #(
  .WIDTH(CLOCK_COUNTER_WIDTH)
) inst_adder(
  .i_a(w_clock_count),
  .i_b(lp_constant_for_one),
  .o_y(w_adder)
);
localparam [CLOCK_COUNTER_WIDTH-1:0] lp_CLOCKS_FOR_START_minus_one = CLOCKS_PER_BIT/2 - 1;
wire w_equal_CLOCKS_FOR_START_minus_one;
equal_comparator #(
  .WIDTH(CLOCK_COUNTER_WIDTH)
) inst_equal_comparator_for_CLOCKS_PER_BITS_minus_one(
  .i_a(w_clock_count),
  .i_b(lp_CLOCKS_FOR_START_minus_one),
  .o_c(w_equal_CLOCKS_FOR_START_minus_one)
);
localparam [CLOCK_COUNTER_WIDTH-1:0] lp_CLOCKS_FOR_DATA_minus_one = CLOCKS_PER_BIT - 1;
wire w_equal_CLOCKS_FOR_DATA_minus_one;
equal_comparator #(
  .WIDTH(CLOCK_COUNTER_WIDTH)
) inst_equal_comparator_for_CLOCKS_FOR_DATA_minus_one(
```

```
.i_a(w_clock_count),
  .i_b(lp_CLOCKS_FOR_DATA_minus_one),
  .o_c(w_equal_CLOCKS_FOR_DATA_minus_one)
);
localparam [CLOCK_COUNTER_WIDTH-1:0] lp_CLOCKS_FOR_STOP_minus_one = (CLOCKS_PER_BIT/2 + CLOCKS_PER_BIT) - 1;
wire w_equal_CLOCKS_FOR_STOP_minus_one;
equal_comparator #(
  .WIDTH(CLOCK_COUNTER_WIDTH)
) inst_equal_comparator_for_CLOCKS_FOR_STOP_minus_one(
  .i_a(w_clock_count),
  .i_b(lp_CLOCKS_FOR_STOP_minus_one),
  .o_c(w_equal_CLOCKS_FOR_STOP_minus_one)
);
wire w_equal_stage1;
mux2 #(
  .WIDTH(1)
) inst_mux2_stage1(
  .i_d0(w_equal_CLOCKS_FOR_START_minus_one),
  .i_d1(w_equal_CLOCKS_FOR_DATA_minus_one),
  .i_s(i_state_is_DATA),
  .o_y(w_equal_stage1)
);
mux2 #(
  .WIDTH(1)
) inst_mux2_stage2(
  .i_d0(w_equal_stage1),
  .i_d1(w_equal_CLOCKS_FOR_STOP_minus_one),
  .i_s(i_state_is_STOP),
  .o_y(o_equal)
);
wire w_equal_delayed_half_cycle;
```

```
half_cycle_delayer inst_half_cycle_delayer_for_equal(
    .i_clock(i_clock),
    .i_async_resetL(i_resetL),
    .i_to_be_delayed_half_cycle(o_equal),
    .o_delayed_half_cycle(w_equal_delayed_half_cycle)
 );
  wire w_state_is_START_delayed_half_cycle;
  half_cycle_delayer inst_half_cycle_delayer_for_START(
    .i_clock(i_clock),
    .i_async_resetL(i_resetL),
    .i_to_be_delayed_half_cycle(i_state_is_START),
    .o_delayed_half_cycle(w_state_is_START_delayed_half_cycle)
 );
  assign w_resetL = i_resetL &
            ~w_equal_delayed_half_cycle &
            (w_state_is_START_delayed_half_cycle | i_state_is_DATA | i_state_is_STOP);
endmodule
```

```
receiver/receiver_datapath.v
module receiver datapath #(
  parameter CLOCK_COUNTER_WIDTH=10,
  parameter BIT_COUNTER_WIDTH=3,
  parameter DATA_WIDTH=8,
  parameter CLOCKS_PER_BIT=434
)(
                          i_clock,
  input
                          i_resetL,
  input
                          i_RX,
  input
                          i_state_is_START,
  input
  input
                          i_state_is_DATA,
                          i_state_is_STOP,
  input
```

```
output
                        o equal,
                        o_equal_MSB,
output
output [DATA_WIDTH-1:0] o_received_data
receiver_shifter #(
  .CLOCK COUNTER WIDTH(CLOCK COUNTER WIDTH),
  .BIT_COUNTER_WIDTH(BIT_COUNTER_WIDTH),
  .DATA WIDTH(DATA WIDTH),
  .CLOCKS_PER_BIT(CLOCKS_PER_BIT)
) inst_receiver_shifter(
  .i clock(i clock),
  .i_resetL(i_resetL),
  .i_RX(i_RX),
  .i_state_is_DATA(i_state_is_DATA),
  .i_state_is_STOP(i_state_is_STOP),
  .i equal(o equal),
  .o_received_data(o_received_data)
);
receiver_bit_counter #(
  .BIT COUNTER WIDTH(BIT COUNTER WIDTH),
  .DATA_WIDTH(DATA_WIDTH)
) inst receiver bit counter(
  .i_clock(i_clock),
  .i_resetL(i_resetL),
  .i_state_is_START(i_state_is_START),
  .i_state_is_DATA(i_state_is_DATA),
  .i_equal(o_equal),
  .o_equal_MSB(o_equal_MSB)
);
receiver_clock_counter #(
  .CLOCK COUNTER WIDTH(CLOCK COUNTER WIDTH),
  .CLOCKS_PER_BIT(CLOCKS_PER_BIT)
) inst receiver clock counter(
```

```
.i_clock(i_clock),
.i_resetL(i_resetL),
.i_state_is_START(i_state_is_START),
.i_state_is_DATA(i_state_is_DATA),
.i_state_is_STOP(i_state_is_STOP),
.o_equal(o_equal)
);
endmodule
```

```
receiver/receiver_control.v
module receiver_control(
 input i_clock,
  input i_resetL,
  input i_RX,
  input i_equal,
 input i_equal_MSB,
 output o_state_is_START,
 output o_state_is_DATA,
 output o_state_is_STOP
);
 localparam [1:0]
    IDLE = 2'b00,
    START = 2'b01,
    DATA = 2'b10,
    STOP = 2'b11;
  reg [1:0] r_current_state, r_next_state;
  wire w_equal_delayed_half_cycle;
  half_cycle_delayer inst_half_cycle_delayer_for_equal(
    .i_clock(i_clock),
    .i_async_resetL(i_resetL),
    .i_to_be_delayed_half_cycle(i_equal),
    .o_delayed_half_cycle(w_equal_delayed_half_cycle)
```

```
);
wire w equal MSB delayed half cycle;
half_cycle_delayer inst_half_cycle_delayer_for_equal_MSB(
  .i clock(i clock),
  .i_async_resetL(i_resetL),
  .i to be delayed half cycle(i equal MSB),
  .o_delayed_half_cycle(w_equal_MSB_delayed_half_cycle)
);
always @(r_current_state, i_RX, w_equal_delayed_half_cycle, w_equal_MSB_delayed_half_cycle) begin
  r next state = r current state;
  case (r_current_state)
    IDLE:
       if (i RX) r next state <= IDLE;</pre>
       else if (~i RX) r next state <= START;</pre>
    START:
       if (~w_equal_delayed_half_cycle) r_next_state <= START;</pre>
       else if (w equal delayed half cycle & i RX) r next state <= IDLE;</pre>
       else if (w equal delayed half cycle & ~i RX) r next state <= DATA;</pre>
     DATA:
       if (w equal delayed half cycle & ~w equal MSB delayed half cycle) r next state <= DATA;
       else if (w_equal_delayed_half_cycle & w_equal_MSB_delayed_half_cycle) r_next_state <= STOP;</pre>
     STOP:
       if (~w equal delayed half cycle) r next state <= STOP;</pre>
       else if (w equal delayed half cycle & i RX) r next state <= IDLE;</pre>
       else if (w equal delayed half cycle & ~i RX) r next state <= START;</pre>
  endcase
end
always @(posedge i clock, negedge i resetL)
  if (~i resetL) r current state <= IDLE;</pre>
  else r current state <= r next state;</pre>
assign o_state_is_START = (r_current_state == START);
assign o state is DATA = (r current state == DATA);
```

```
assign o_state_is_STOP = (r_current_state == STOP);
endmodule
```

```
receiver/UART_receiver.v
module UART receiver #(
  parameter CLOCK COUNTER WIDTH=10,
  parameter BIT_COUNTER_WIDTH=3,
  parameter DATA WIDTH=8,
  parameter CLOCKS_PER_BIT=434
)(
                          i_clock,
  input
                          i_resetL,
  input
                          i_RX,
  input
  output [DATA_WIDTH-1:0] o_received_data
  wire w_equal;
  wire w equal MSB;
  wire w_state_is_START;
  wire w state is DATA;
  wire w_state_is_STOP;
  receiver control inst receiver control(
    .i_clock(i_clock),
    .i resetL(i resetL),
    .i_RX(i_RX),
    .i_equal(w_equal),
    .i_equal_MSB(w_equal_MSB),
   .o_state_is_START(w_state_is_START),
    .o_state_is_DATA(w_state_is_DATA),
    .o_state_is_STOP(w_state_is_STOP)
  );
  receiver_datapath #(
    .CLOCK COUNTER WIDTH(CLOCK COUNTER WIDTH),
```

```
.BIT_COUNTER_WIDTH(BIT_COUNTER_WIDTH),
.DATA_WIDTH(DATA_WIDTH),
.CLOCKS_PER_BIT(CLOCKS_PER_BIT)
) inst_receiver_datapath(
    i.clock(i_clock),
        i.resetL(i_resetL),
        i.grx(i_rx),
        i.state_is_START(w_state_is_START),
        i.state_is_DATA(w_state_is_DATA),
        i.state_is_STOP(w_state_is_DATA),
        i.grate_is_STOP(w_state_is_STOP),
        o_equal(w_equal),
        o_received_data(o_received_data)
);
endmodule
```

```
receiver/UART_receiver_with_peripheral.v
module UART receiver with peripheral #(
  parameter CLOCK_COUNTER_WIDTH=10,
  parameter BIT COUNTER WIDTH=3,
  parameter DATA_WIDTH=8,
  parameter CLOCKS_PER_BIT=434
)(
                          i clock,
  input
                          i_resetL,
  input
  input
                          i RX,
  output [13:0] o_segment_2_digits
  wire [DATA WIDTH-1:0] w received data;
  UART receiver #(
    .CLOCK_COUNTER_WIDTH(CLOCK_COUNTER_WIDTH),
    .BIT COUNTER WIDTH(BIT COUNTER WIDTH),
    .DATA_WIDTH(DATA_WIDTH),
    .CLOCKS PER BIT(CLOCKS PER BIT)
```

```
) inst_UART_receiver(
    .i_clock(i_clock),
    .i_resetL(i_resetL),
    .i_RX(i_RX),
    .o_received_data(w_received_data)
);

ascii_display inst_ascii_display(
    .i_hex_2_digits(w_received_data),
    .o_segment_2_digits(o_segment_2_digits)
);
endmodule
```

## **UART Receiver Testbench and Simulation**

The testbench basically sends serial data 8'h61 using UART protocol to the test the UART\_receiver\_with\_peripheral.v module.

```
.BIT_COUNTER_WIDTH(BIT_COUNTER_WIDTH),
  .DATA_WIDTH(DATA_WIDTH),
  .CLOCKS_PER_BIT(CLOCKS_PER_BIT)
) dut_UART_receiver_with_peripheral(
  .i_clock(r_clock),
  .i_resetL(r_resetL),
  .i_RX(r_RX),
  .o_segment_2_digits(w_segment_2_digits)
);
initial begin
  r_clock = 1;
  forever begin
    #0.5 r_clock = ~r_clock;
  end
end
task UART_WRITE_BYTE;
  input [7:0] i_Data;
  integer
              int_index;
  begin
  // Send Start Bit
  r_RX <= 1'b0;
  #(CLOCKS_PER_BIT);
  // Send Data Byte
  for (int_index=0; int_index<8; int_index=int_index+1)</pre>
    begin
    r_RX <= i_Data[int_index];</pre>
    #(CLOCKS_PER_BIT);
    end
  int_index = 1; // not important, just a marker with duration CLOCKS_PER_BIT
  // Send Stop Bit
```

```
r_RX <= 1'b1;
#(CLOCKS_PER_BIT);
int_index = 0; // not important, just a marker with duration CLOCKS_PER_BIT
end
endtask

initial begin
    r_resetL = 0; r_RX = 1; #(CLOCKS_PER_BIT*2);
    r_resetL = 1; #1;
    UART_WRITE_BYTE(8'h61);
    #(CLOCKS_PER_BIT*2); $stop;
end
endmodule</pre>
```

The output waveform is just the same as what we discussed in timing diagram earlier on. The receiver is clearly working because the data that we are sending in testbench to the receiver is 8'h61 and near r\_current\_state=11=STOP state, the waveform shows that o\_received\_data= 8'h61 as desired.



The extra things are the last three rows (the last two rows are just w\_segment\_2\_digits separated into 1 digit respectively). Basically, the o received data is transformed into hexadecimal value to be displayed on 2 seven-segments dispaly.

### **UART Receiver Hardware**

For the demo of the hardware, please watch the video on YouTube: https://youtu.be/VMD-bAN7MmI?t=3686

Code for download:

https://github.com/endeneer/CPLD\_UART\_Datapath\_and\_Control\_Unit





| Node Name                            | Direction | Location | I/O Bank | Fitter Location | I/O Standard               | Reserved | Current Strength | Strict Preservation |
|--------------------------------------|-----------|----------|----------|-----------------|----------------------------|----------|------------------|---------------------|
| in_ i_RX                             | Input     | PIN_52   | 2        | PIN_52          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| in_ i_clock                          | Input     | PIN_64   | 2        | PIN_64          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| i_ i_resetL                          | Input     | PIN_6    | 1        | PIN_6           | 3.3V Schmitt Trigger Input |          | 16mA (default)   |                     |
| o_segment_2_digits[13]               | Output    | PIN_90   | 2        | PIN_90          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| o_segment_2_digits[12]               | Output    | PIN_91   | 2        | PIN_91          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| <pre>9t o_segment_2_digits[11]</pre> | Output    | PIN_92   | 2        | PIN_92          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| <pre>9t o_segment_2_digits[10]</pre> | Output    | PIN_95   | 2        | PIN_95          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| <pre>9t o_segment_2_digits[9]</pre>  | Output    | PIN_96   | 2        | PIN_96          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| at o_segment_2_digits[8]             | Output    | PIN_97   | 2        | PIN_97          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| <pre>9t o_segment_2_digits[7]</pre>  | Output    | PIN_98   | 2        | PIN_98          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| <pre>o_segment_2_digits[6]</pre>     | Output    | PIN_82   | 2        | PIN_82          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| <pre>9t o_segment_2_digits[5]</pre>  | Output    | PIN_83   | 2        | PIN_83          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| o_segment_2_digits[4]                | Output    | PIN_84   | 2        | PIN_84          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| o_segment_2_digits[3]                | Output    | PIN_85   | 2        | PIN_85          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| out o_segment_2_digits[2]            | Output    | PIN_86   | 2        | PIN_86          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| o_segment_2_digits[1]                | Output    | PIN_87   | 2        | PIN_87          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| out o_segment_2_digits[0]            | Output    | PIN_88   | 2        | PIN_88          | 3.3-V LVTTL                |          | 16mA (default)   |                     |
| < <new node="">&gt;</new>            |           |          |          |                 |                            |          |                  |                     |