### **AHB-Lite Protocol Verification**

## EE-599f SoC System Verilog

Submitted by:

Sawera Zahra

Reg ID:

2021-MSEE-37

Lab instructor:

Dr. Ubaid Ullah Fayyaz



|| DEPARTMENT OF ELECTRICAL ENGINEERING || UNIVERSITY OF ENGINEERING AND TECHNOLOGY, LAHORE.

### Introduction to the Device-Under-Test (DUT)

### AMBA3 AHB-lite Protocol

### Introduction

AMBA AHB-Lite addresses the requirements of high-performance synthesizable designs. It is a bus interface that supports a single bus master and provides high-bandwidth operation. AHB-Lite implements the features required for high-performance, high clock frequency systems including:

- burst transfers
- · single-clock edge operation
- non-tristate implementation
- wide data bus configurations, 64, 128, 256, 512, and 1024 bits.

The most common AHB-Lite slaves are internal memory devices, external memory interfaces, and high bandwidth peripherals. Although low-bandwidth peripherals can be included as AHB-Lite slaves, for system performance reasons they typically reside on the AMBA Advanced Peripheral Bus (APB). Bridging between this higher level of bus and APB is done using a AHB-Lite slave, known as an APB bridge.



Figure 1 AHB lite block diagram

### **Components**

#### 1. Master

In order to perform read and write operations on slaves, the master gives the necessary information. When presenting the arbitration, each slave is chosen via a selection signal as explained below (HSEL). For example, the slave can now clearly distinguish between when it is being stimulated and when it is not. Additionally, it gets two response signals from the slaves, HRESP and HREADY, to determine whether or not a transfer has been completed successfully (HRESP) and whether or not an extension of the data phase is necessary (HREADY)



Figure 2 Master interface

#### 2. Slave

Whenever a master in the system initiates a transfer, an AHB-Lite slave responds. HSELx select signals from the decoder are used to determine when a bus transfer occurs for the slave. The slave informs the master of the data transfer's success, failure, or delay.



Figure 3 Slave interface

#### 3. Decoder

The address of each transfer is decoded by this component, and a select signal is provided for the slave that is involved. The multiplexor receives a control signal from it as well. All AHB-Lite implementations that make use of two or more slaves must have a single centralised decoder.

#### 4. MUX

There must be a multiplexer between the slaves and the master in order to multiplex the read data and response signals. The multiplexor is controlled by the decoder. All AHB-Lite implementations employing two or more slaves must make use of a single centralised multiplexor.

### **Working operation**

The master starts a transfer by driving the address and control signals. These signals provide information about the address, direction, width of the transfer, and indicate if the transfer forms part of a burst. Transfers can be:

- single
- incrementing bursts that do not wrap at address boundaries

wrapping bursts that wrap at particular address boundaries.

The write data bus moves data from the master to a slave, and the read data bus moves data from a slave to the master. Every transfer consists of:

- Address phase one address and control cycle
- Data phase one or more cycles for the data.

A slave cannot request that the address phase is extended and therefore all slaves must be capable of sampling the address during this time. However, a slave can request that the master extends the data phase by using HREADY. This signal, when LOW, causes wait states to be inserted into the transfer and enables the slave to have extra time to provide or sample data. The slave uses HRESP to indicate the success or failure of a transfer.

# Signals

## Global signals

| Name    | Source       | Description                                                                                       |
|---------|--------------|---------------------------------------------------------------------------------------------------|
| HCLK    | Clock source | The bus clock times all bus transfers. All signal timings are related to the rising edge of HCLK. |
| HRESETn | Reset        | The bus reset signal is active LOW and resets the system                                          |
|         | controller   | and the bus. This is the only active LOW AHB-Lite signal.                                         |

### **Master signals**

| Name             | Destination | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HADDR            | Slave and   | The 32-bit system address bus.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| [31:0]           | decoder     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| HBURST<br>[2:0]  | Slave       | The burst type indicates if the transfer is a single transfer or forms part of a burst. Fixed length bursts of 4, 8, and 16 beats are supported. The burst can be incrementing or wrapping. Incrementing bursts of undefined length are also supported.                                                                                                                                                                                                        |
| HMASTLOCK        | Slave       | When HIGH, this signal indicates that the current transfer is part of a locked sequence. It has the same timing as the address and control signals.                                                                                                                                                                                                                                                                                                            |
| HPROT [3:0]      | Slave       | The protection control signals provide additional information about a bus access and are primarily intended for use by any module that wants to implement some level of protection. The signals indicate if the transfer is an opcode fetch or data access, and if the transfer is a privileged mode access or user mode access. For masters with a memory management unit these signals also indicate whether the current access is cacheable or buffer able. |
| HSIZE [2:0]      | Slave       | Indicates the size of the transfer, that is typically byte, halfword, or word. The protocol allows for larger transfer sizes up to a maximum of 1024 bits.                                                                                                                                                                                                                                                                                                     |
| HTRANS<br>[1:0]  | Slave       | Indicates the transfer type of the current transfer. This can be:  • IDLE  • BUSY  • NONSEQUENTIAL  • SEQUENTIAL.                                                                                                                                                                                                                                                                                                                                              |
| HWDATA<br>[31:0] | Slave       | The write data bus transfers data from the master to the slaves during write operations. A minimum data bus width of 32 bits is recommended. However, this can be extended to enable higher bandwidth operation.                                                                                                                                                                                                                                               |
| HWRITE           | Slave       | Indicates the transfer direction. When HIGH this signal indicates a write transfer and when LOW a read transfer. It has the same timing as the address signals, however, it must remain constant throughout a burst transfer.                                                                                                                                                                                                                                  |

## Slave signals

| Name             | Destination | Description                                                                                                                                                                                                                                                                                |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| HRDATA<br>[31:0] | MUX         | During read operations, the read data bus transfers data from the selected slave to the multiplexor. The multiplexor then transfers the data to the master. A minimum data bus width of 32 bits is recommended. However, this can be extended to enable higher bandwidth operation.        |
| HREADYOUT        | MUX         | When HIGH, the HREADYOUT signal indicates that a transfer has finished on the bus. This signal can be driven LOW to extend a transfer.                                                                                                                                                     |
| HRESP MUX        |             | The transfer response, after passing through the multiplexor, provides the master with additional information on the status of a transfer. When LOW, the HRESP signal indicates that the transfer status is OKAY. When HIGH, the HRESP signal indicates that the transfer status is ERROR. |

## **Decoder signals**

| Name  | Destination | Description                                               |
|-------|-------------|-----------------------------------------------------------|
| HSELx | Slave       | Each AHB-Lite slave has its own slave select signal       |
|       |             | HSELx and this signal indicates that the current transfer |
|       |             | is intended for the selected slave. When the slave is     |
|       |             | initially selected, it must also monitor the status of    |
|       |             | HREADY to ensure that the previous bus transfer has       |
|       |             | completed, before it responds to the current transfer.    |
|       |             | The HSELx signal is a combinatorial decode of the         |
|       |             | address bus.                                              |

## MUX signals

| Name   | Destination | Description                                             |
|--------|-------------|---------------------------------------------------------|
| HRDATA | Master      | Read data bus, selected by the decoder.                 |
| [31:0] |             | •                                                       |
| HREADY | Master and  | When HIGH, the HREADY signal indicates to the master    |
|        | Slave       | and all slaves, that the previous transfer is complete. |
| HRESP  | Master      | Transfer response, selected by the decoder              |

# Verification plan

| Sr.<br>No. | Feature    | Test Description                                                                                                                                                                        | Reference | Туре | Expected Outcomes                                                                              | Results | Comments |
|------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|------------------------------------------------------------------------------------------------|---------|----------|
| 1          | Basic      | Send data A e.g., 0x24 to<br>HADDR [31:0] and set<br>HWRITE to low                                                                                                                      | 2.4       | TR   | HREADY should be <i>high</i> . In the next HCLK, HWDATA [31:0] generates data A e.g., 0x24     |         |          |
| 2          | operation  | Send data A e.g., 0x24 to HADDR [31:0] and set HWRITE to low                                                                                                                            | 3.1       |      | HREADY should be <i>high</i> . In the next HCLK, HRDATA [31:0] generates data A e.g., 0x24     |         |          |
| 3          | Wait state | Send data A e.g., 0x24 to HADDR [31:0] and set HWRITE to low. On next rising edge, set HREADY to low Send data B e.g., 0x28 to HADDR [31:0]. On next edge of HCLK, set HREADY to high   | 2.4       | TD   | In the next <b>HCLK, HRDATA</b> [31:0] generates data A e.g., 0x24                             |         |          |
| 4          | Wait state | Send data A e.g., 0x24 to HADDR [31:0] and set HWRITE to high. On next edge of HCLK, set HREADY to low Send data B e.g., 0x28 to HADDR [31:0]. On next edge of HCLK, set HREADY to high | 3.1       | TR · | In the <b>HCLK</b> when <b>HREADY</b> is low, <b>HWDATA</b> [31:0] generates data A e.g., 0x24 |         |          |

| 5  | Multiple<br>transfers | Send data A e.g., 0x24, to HADDR [31:0] and set HWRITE to high. On next rising edge, send data B e.g., 0x28 to HADDR [31:0] and set HWRITE to low. Set HREADY to high. For next two rising edges, send data C e.g., 0x2C to HADDR [31:0], set HWRITE to high for one HCLK and low for other HCLK. | 3.1 | TR | In the HCLK when HREADY is low, HWDATA [31:0] generates data A e.g., 0x24. On next edge of HCLK, wait state will occur. On next edge of HCLK, data B e.g., 0x28 will be generated at HRDATA [31:0] |  |
|----|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 6  | HREADY                | If HREADY is <i>low,</i> no data should be generated on HRDATA [31:0] and HWDATA [31:0]                                                                                                                                                                                                           | 3.1 | A  | No read or write transfer occurs                                                                                                                                                                   |  |
| 7  | IDLE<br>transfer      | Bursts transfer is occurring so next transfer cannot take place immediately                                                                                                                                                                                                                       | 3.2 | А  | Slave gives wait with <b>HRESP</b> is OKAY, while the transfer is ignored by slave.                                                                                                                |  |
| 8  | BUSY case             | When master uses BUSY,<br>the address and control<br>signals must reflect the next<br>transfer in bursts                                                                                                                                                                                          | 3.2 | А  | During this, no data would be read on respective HCLK and HRDATA [31:0] would generate data on next HCLK                                                                                           |  |
| 9  | SEQ case              | When a SEQ transfer type is applied the control information is identical to previous transfer while the address must be equal to previous transfer plus transfer size                                                                                                                             | 3.2 | А  | For example, in INCR, SEQ data is 0x20 is generated on HADDR [31:0], then on next positive edge of HCLK, HDDR [31:0] should generate 0x24                                                          |  |
| 10 | Address<br>boundary   | HSIZE [2:0] must be used in conjunction with HBURST [2:0] and should remain constant throughout the transfer, to determine                                                                                                                                                                        | 3.4 | A  | Respective <b>HSIZE [2:0]</b> should be with burst type and be constant                                                                                                                            |  |

| 11 | Burst                 | address boundary for wrapping bursts  In a burst, the actual address must be previous + offset size given by <b>HSIZE</b> . Each beat would be on new                                                                             | 3.5   | А  | For example, INCR4                                                                                                                            |                                        |
|----|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
|    | Wrapping              | HCLK Address boundary must be                                                                                                                                                                                                     |       | _  | For example, a 4-beat wrapping bursts of word (4-                                                                                             |                                        |
| 12 | bursts                | product of number of beats and size of transfer.                                                                                                                                                                                  | 3.5   | A  | byte) and have 16-byte boundaries.                                                                                                            |                                        |
| 13 | HBURST<br>[2:0] cases | An HBURST [2:0] is generated on HADDR [31:0] such that on first HCLK, the transfer type is NONSEQ, while keeping the HWRITE to low. On all next HCLK, transfer type is SEQ. In this way all respective types of bursts are tested | 3.5.3 | TR | Data would be generated on HRDATA [31:0] with HCLK on 2nd positive edge. In this way, both data phase and address phase will work in parallel | All burst cases<br>should be<br>tested |
| 14 | Fixed length bursts   | Each fixed length bursts<br>must terminate with a SEQ<br>type                                                                                                                                                                     | 3.5.1 | А  | Fixed length bursts are terminated otherwise <b>HRESP</b> gives ERROR                                                                         |                                        |
| 15 | IDLE                  | During waited IDLE transfer is changed to NONSEQ, the address must be constant until HREADY is high                                                                                                                               | 3.6.1 | A  | If the address is change changed when <b>HREADY</b> is low, assertion would fail                                                              |                                        |
| 16 | transfer              | If master changes from <b>SEQ</b> to <b>IDLE</b> transfer, slave must throw error by HRESP is ERROR                                                                                                                               | 3.0.1 | A  | If slave does not responds to this transfer, assertion would fail                                                                             |                                        |

| 17 | Busy<br>transfer with<br>fixed length | Master changes from <b>BUSY</b> to <b>SEQ</b> transfer for fixed length bursts                                                                                                                                                  | 3.6.1 | А  | Master keeps the transfer HTRANS constant until HREADY is high. Otherwise, assertion would fail.  |                                                            |
|----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|---------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| 18 | Busy<br>transfer                      | Master changes from BUSY to IDLE or NONSEQ transfer, and undefined length burst is terminated but in case of BUSY to SEQ transfer and undefined length burst is continued.                                                      | 3.6.1 | Α  | If master has changed the transfer type and burst has violated the rule than assertion would fail |                                                            |
| 19 | ERROR<br>response                     | ERROR must retain for two HCLK cycles. Such that ERROR would check if HREADY is low then on other HCLK edge if HREADY is high HRESP would be OKAY                                                                               | 3.6.2 | А  | If there is ERROR for single <b>HCLK</b> then assertion would fail                                |                                                            |
| 20 | HPROT                                 | A burst transfer of 4-beat is generated with data A, B, C and D to the rising edge of <b>HCLK</b> respectively while <b>HWRITE</b> is <i>low</i> . Now for this input, set <b>HPROT</b> [3:0] to b0111.                         | 3.7   | TR | The interface must respond to non-cacheable, buffer able, privileged and data access              | Similar cases<br>should be<br>tested on all<br>HPROT cases |
| 21 | Default<br>slave case                 | If a NONSEQ or SEQ transfer address location is attempted to a non-existent, HRESP must give an ERROR while HREADY is low and if IDLE or BUSY transfers to non-existent locations, HRESP must give an ERROR while HREADY is low | 4.1.1 | Α  | If none of the condition is satisfied, assertion would fail                                       |                                                            |

| 22 | Slave<br>response   | A slave must provide a response that indicates the status of the transfer                                                                              | 5.1   | А  | If slave does not respond, assertion would fail                                                                         |  |
|----|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----|-------------------------------------------------------------------------------------------------------------------------|--|
| 23 | Transfer<br>done    | Send data A e.g., 0x24 to HADDR [31:0] and set HWRITE to low. On next rising edge of HCLK, set HREADY to high                                          | 5.1   | TR | HRESP is OKAY. The transfer has either completed successfully or additional cycles are required for the slave           |  |
| 24 | Transfer<br>pending | Send data A e.g., 0x24 to HADDR [31:0] and set HWRITE to low. On 2nd rising edge of HCLK, set HREADY to low.                                           | 5.1.1 | TR | HRESP is OKAY. Additional cycles are required for the slave                                                             |  |
| 25 | ERROR<br>case       | If the slave requires more than two cycles to provide the ERROR response, then additional wait states should be inserted at the start of the transfer. | 5.1.3 | A  |                                                                                                                         |  |
| 26 | Endianness          | All masters and slaves must be on same route on same functioning                                                                                       | 6.1.1 | А  | If <b>HSELx</b> selects different route, assertion would fail                                                           |  |
| 27 | Correct byte lane   | For read write transfers, the receiving module must select the data from the correct byte lane on the bus i.e., <b>HSELx</b> must select right slave   | 6.2   | А  | If read data selects data from wrong byte lane i.e., wrong slave is selected, assertion would fail                      |  |
| 28 | HCLK                | Send data A e.g., 0x24 and data B e.g., 0x28 to HADDR [31:0]. Set HWRITE and HREADY to high. Then, set HWRITE to low                                   | 7.1.1 | TR | All inputs are sampled at rising edge of <b>HCLK</b> as well as all output are sampled after rising edge of <b>HCLK</b> |  |
| 29 | HRESETn<br>case 1   | HRESETn should be the only active Low signal                                                                                                           | 7.1.2 | А  | All active signals must be <i>high</i> , otherwise assertion would fail                                                 |  |

| 30 | HRESETn | During reset all slaves must           | 712   | ۸ | If HREADYOUT is low, |  |
|----|---------|----------------------------------------|-------|---|----------------------|--|
| 30 | case 2  | ensure <b>HREADYOUT</b> is <i>high</i> | 7.1.2 | A | assertion would fail |  |

# **Explanation of Different Fields**

| No.               | The serial number of the test.                                                                                                   |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------|
| Feature           | The feature which the current test is verifying in full or partially. The feature is usually on the abstraction level of a user. |
| Ref.              | Reference to the section in the related standard document. The section number as well as page numbers should be described here.  |
| Туре              | Type of the test. Whether the test is an assertion (A) or a transaction (T) type.                                                |
| Expected Outcomes | The outputs expected when test is executed.                                                                                      |
| Result            | Pass (P) or Fail (F).                                                                                                            |
| Comments          | Any other comments about the test or its results that you want to mention.                                                       |