#### 05: Buses II

Make sure all the way in a click should should

Engr 315: Hardware / Software Codesign Andrew Lukefahr *Indiana University* 



#### Announcements

- P2: Due Wednesday
  - Need a Pynq
  - Groups of 2 allowed

• P3: Out now!

#### Bus terminology

- A "transaction" occurs between an "<u>initiator</u>" and "<u>target</u>"
- Any device capable of being an initiator is said to be a "<u>bus master</u>"
  - In many cases there is only one bus master (<u>single</u> <u>master</u> vs. <u>multi-master</u>).

 A device that can only be a target is said to be a "slave device".

# P3 "EMA" uses two buses to move data between CPU + hardware

P3 "EMA" uses two buses to move data between CPU + hardware





# ARESETN: AXI Reset NOT

#### Data (TDATA) is only transferred when

#### **TVALID** is 1.

This indicates the **MASTER** is trying to transmit new data.

#### TREADY is 1.

This indicates the **SLAVE** is ready to receive the data.

If either TVALID or TREADY are 0, no data is transmitted.

If TVALID and TREADY are 1, TDATA is transmitted

#### at the positive edge of ACLK

#### Transferring data on a AXI4-Stream Bus.





#### Let's build a custom block that does nothing!

```
module custom hw (
     input
           ACLK,
     input ARESETN,
     input [31:0] S TDATA,
     input S_TVALID,
     output S TREADY,
     output [31:0] M TDATA,
     output M TVALID,
     input M TREADY
assign M TDATA = S TDATA;
assign M_TVALID = S_TVALID;
assign S TREADY = M TREADY;
endmodule
```



#### How would I flip all the bits of TDATA?

```
module custom hw (
     input
           ACLK,
     input ARESETN,
     input [31:0] S TDATA,
     input S TVALID,
     output S TREADY,
     output [31:0] M TDATA,
     output M TVALID,
     input M TREADY
assign M TDATA = ~S TDATA;
assign M TVALID = S TVALID;
assign S TREADY = M TREADY;
endmodule
```





## Let's build a 1-cycle buffer state machine.



### Let's build a buffer state machine.



Custom Hardware

M\_TDATA

M\_TVALID

M\_TREADY

SLAVE

#### Let's build a buffer state machine.

```
module custom hw buf (
      input
                ACLK,
      input ARESETN,
      input [31:0] S TDATA,
      input
                    S TVALID,
      output S TREADY,
      output [31:0] M TDATA,
      output M TVALID,
      input
                    M TREADY
enum {S0, S1} state, nextState;
reg [31:0] next Wat; Nout
always ff @(posedge ACLK) begin
   if (~ARESETN) begin
       state <= S0;
   end else begin
      state <= nextState;</pre>
      M TDATA <= nextVal;</pre>
   end
end
```

```
always comb begin
     S TREADY = 'h1;
                                               M_TREADY
                                  S TREADY
    M \text{ TVALID} = \text{'h0};
    nextState = state;
    nextVal = M TDATA;
    case(state)
         S0: begin
             if (S TVALID) begin
                  nextState = S1;
                  nextVal = S TDATA;
             end
         end
         S1: begin
              S TREADY = 'h0;
             M \text{ TVALID} = \text{'h1};
              if (M TREADY) begin
                 nextState = S0;
         end
    endcase
end
```

Custom Hardware

S\_TVALID

M TDATA

M\_TVALID

SLAVE

#### Vivado Demo

- Bitflip.sv
- ILA capture

#### Next Time

- Memory-Mapped I/O
- Memory-Mapped Buses

#### References

- Zynq Book, Chapter 19 "AXI Interfacing"
- Practical Introduction to Hardware/Software Codesign
  - Chapter 10
- AMBA AXI Protocol v1.0
  - <a href="http://mazsola.iit.uni-miskolc.hu/~drdani/docs\_arm/AMBAaxi.pdf">http://mazsola.iit.uni-miskolc.hu/~drdani/docs\_arm/AMBAaxi.pdf</a>
- https://lauri.võsandi.com/hdl/zynq/axi-stream.html

#### 05: Buses II

Engr 315: Hardware / Software Codesign Andrew Lukefahr Indiana University

