## **HPC** final project

#### Leonardo Gonfiantini, Enrico Pezzano, Christian Parodi

## Introduction

In this project, we explore the performance of the Mandelbrot set computation using different optimization techniques and hardware capabilities. The goal is to analyze and compare the execution times and efficiencies of various implementations, including sequential and parallel versions. We will utilize the SW2 workstations for our experiments, leveraging the ICPX compiler to evaluate the impact on performance. We will then utilize the CUDA compiler with Google Colab and, in the end, we will compare the differences in the analysis. By examining different data sizes and providing detailed hotspot analysis, we aim to gain a comprehensive understanding of the factors influencing the performance of the Mandelbrot set computation and the differences in performances between the different implementations and compilers.

### Hardware Capabilities



Like for the three assignments, we executed the C++ code using the Software 2 (SW2) workstations, with the following characteristics.

```
S4825087@sw209:~$ lscpu
Architecture:
                                 x86_64
CPU op-mode(s):
                                 32-bit. 64-bit
                                Little Endian
Byte Order:
Address sizes:
                                 46 bits physical, 48 bits virtual
CPU(s):
On-line CPU(s) list:
                                 0-19
Thread(s) per core:
                                 12
Core(s) per socket:
Socket(s):
NUMA node(s):
Vendor ID:
                                 GenuineIntel
CPU family:
Model:
                                 12th Gen Intel(R) Core(TM) i7-12700
Model name:
Stepping:
CPU MHz:
                                2100.000
CPU max MHz:
                                 3876.9570
CPU min MHz:
BogoMIPS:
                                 4224.00
Virtualization:
                                 VT-x
                                 288 KiB
L1d cache:
L1i cache:
                                 192 KiB
L2 cache:
                                 7.5 MiB
NUMA node0 CPU(s):
Vulnerability Itlb multihit: Not affected
Vulnerability L1tf: Not assess

Not affected
Vulnerability Meltdown:
                                Not affected
Vulnerability Mmio stale data: Not affected
Vulnerability Retbleed:
                                Not affected
Vulnerability Spec store bypass: Mitigation; Speculative Store Bypass disabled via prctl
Vulnerability Spectre v1: Mitigation; usercopy/swapgs barriers and _user pointer sanitization
Vulnerability Spectre v2: Mitigation; Enhanced IBRS, IBPB conditional, RSB filling, PBRSB-eIBR
                                Mitigation; Enhanced IBRS, IBPB conditional, RSB filling, PBRSB-eIBRS S
                                 W sequence
Vulnerability Srbds:
                                 Not affected
Vulnerability Tsx async abort: Not affected
Flags:
                                 fpu vme de pse tsc msr pae mce cx8 apic sep mtrr pge mca cmov pat pse36
                                  clflush dts acpi mmx fxsr sse sse2 ss ht tm pbe syscall nx pdpe1gb rdt
                                 scp lm constant_tsc art arch_perfmon pebs bts rep_good nopl xtopology n
                                  onstop_tsc cpuid aperfmperf tsc_known_freq pni pclmulqdq dtes64 monitor
                                  ds_cpl vmx smx est tm2 ssse3 sdbg fma cx16 xtpr pdcm pcid sse4_1 sse4_
                                 2 x2apic movbe popcnt tsc_deadline_timer aes xsave avx f16c rdrand lahf
                                  lm abm 3dnowprefetch cpuid fault epb invpcid single ssbd ibrs ibpb sti
                                 bp ibrs_enhanced tpr_shadow vnmi flexpriority ept vpid ept_ad fsgsbase
                                 tsc_adjust bmi1 avx2 smep bmi2 erms invpcid rdseed adx smap clflushopt
                                 clwb intel_pt sha_ni xsaveopt xsavec xgetbv1 xsaves split_lock_detect a
                                  vx_vnni dtherm ida arat pln pts hwp_hwp_notify hwp_act_window hwp_epp h
```

arch capabilities

wp\_pkg\_req hfi umip pku ospke waitpkg gfni vaes vpclmulqdq tme rdpid mo vdiri movdir64b fsrm md\_clear serialize pconfig arch\_lbr ibt flush\_l1d

we obtained these hardware characteristics on the Google Colab environment

```
Device 0: "Tesla T4"
  CUDA Driver Version / Runtime Version
                                                12.2 / 12.2
 CUDA Capability Major/Minor version number:
                                                7.5
 Total amount of global memory:
                                               15102 MBytes (15835660288 bytes)
  (040) Multiprocessors, (064) CUDA Cores/MP: 2560 CUDA Cores
                                               1590 MHz (1.59 GHz)
 GPU Max Clock rate:
 Memory Clock rate:
                                                5001 Mhz
 Memory Bus Width:
                                                256-bit
 L2 Cache Size:
                                                4194304 bytes
 Maximum Texture Dimension Size (x,y,z)
                                                1D=(131072), 2D=(131072, 65536), 3D=(16384, 16384, 16384)
 Maximum Layered 1D Texture Size, (num) layers 1D=(32768), 2048 layers
 Maximum Layered 2D Texture Size, (num) layers 2D=(32768, 32768), 2048 layers
                                               65536 bytes
 Total amount of constant memory:
 Total amount of shared memory per block:
                                               49152 bytes
 Total shared memory per multiprocessor:
                                              65536 bytes
 Total number of registers available per block: 65536
 Warp size:
 Maximum number of threads per multiprocessor: 1024
 Maximum number of threads per block:
                                                1024
 Max dimension size of a thread block (x,y,z): (1024, 1024, 64)
 Max dimension size of a grid size (x,y,z): (2147483647, 65535, 65535)
 Maximum memory pitch:
                                                2147483647 bytes
 Texture alignment:
                                                512 bytes
                                               Yes with 3 copy engine(s)
 Concurrent copy and kernel execution:
 Run time limit on kernels:
 Integrated GPU sharing Host Memory:
                                                No
 Support host page-locked memory mapping:
                                                Yes
 Alignment requirement for Surfaces:
 Device has ECC support:
                                                Enabled
 Device supports Unified Addressing (UVA):
                                                Yes
 Device supports Managed Memory:
                                                Yes
 Device supports Compute Preemption:
                                                Yes
 Supports Cooperative Kernel Launch:
 Supports MultiDevice Co-op Kernel Launch:
 Device PCI Domain ID / Bus ID / location ID:
                                                0 / 0 / 4
 Compute Mode:
     < Default (multiple host threads can use ::cudaSetDevice() with device simultaneously) >
deviceQuery, CUDA Driver = CUDART, CUDA Driver Version = 12.2, CUDA Runtime Version = 12.2, NumDevs = 1
Result = PASS
```

## Algorithm analysis

The Mandelbrot set is a collection of complex numbers that produces a well-known fractal when visualized. It is defined through an iterative process. Specifically, for a given complex number c, we define the sequence:

$$z_0 = 0$$
,  $z_{n+1} = z_n^2 + c$ ,  $n \ge 0$ .

The Mandelbrot set, denoted by M, consists of all values of c for which the sequence  $\{z_n\}$  remains bounded. In formal terms:

$$M = \left\{ c \in \mathbb{C} : \limsup_{n o \infty} |z_n| \leq 2 
ight\}.$$

In practice, the condition for divergence is determined by checking whether the magnitude  $|z_n|$  exceeds 2 for some iteration n. If  $|z_n| > 2$ , the sequence will diverge to infinity.

Thus, the Mandelbrot set is given by all complex numbers c such that the iterative process maintains  $|z_n|$  below or equal to 2 indefinitely.

# **Hotspot analysis**

The main hotspot in the code is the following:

```
for (int pos = 0; pos < HEIGHT * WIDTH; pos++) {
   image[pos] = 0;

const int row = pos / WIDTH;
   const int col = pos % WIDTH;
   const complex<double> c(col * STEP + MIN_X, row * STEP + MIN_Y);

// z = z^2 + c
   z = complex<double>(0, 0);
   for (int i = 1; i <= ITERATIONS; i++) {
      z = pow(z, 2) + c;

      // If it diverges
      if (abs(z) >= 2) {
         image[pos] = i;
         break;
      }
   }
}
```

taking  $\approx 99.6\%$  of the actual execution time (not counting the write to file). We also denote that the parameter that makes the computation heavier is RESOLUTION , as WIDTH and HEIGHT depends on it.

# **Compiler optimizations**

#### **CPU**

The best sequential execution time is obtained by compiling with

```
icpx -g -03 -march=native -qopenmp -qopt-report=3 -ffast-math \
   -D RESOLUTION=... \
   ./src/mandelbrot.cpp -o ./release/mandelbrot
```

In this way, the code is vectorized, everything is optimized depending on the architecture and a level 3 optimization is applied.

#### **GPU**

Regarding the CUDA version, the .cu file is compiled with

```
nvcc -03 -arch=sm_75 \
  -D RESOLUTION=... \
  ./src/mandelbrot.cu -o ./release/mandelbrot_cuda
```

Also here we specified level 3 compiler optimizations and, based on the results of devicequery, the GPU architecture sm\_75.

# **Code analysis and optimizations**

The output of the program is a file that, when displayed, shows the Mandelbrot set. We rapidly see that the RESOLUTION parameters is the one that determines the execution time, as WIDTH and HEIGHT depend on it. As we may expect, it regulates how detailed is the result.





RESOLUTION=1000 RESOLUTION=4000

We saw that the main hotspot has two nested loops, and we may think that vectorizing and parallelizing both may be the best choice. The problem is that the inner loop presents a **Read after Write dependency**, as the computation at time t of z (we call it  $z_t$ ) depends on  $z_{t-1} \implies z_t = z_{t-1} + c$ . Since this dependency is inherited by the definition of Mandelbrot set, we cannot make any adjustment to remove it.

#### **CPU**

We parallelize the main hotspot

```
#pragma omp parallel for num_threads(NUM_THREADS) private(z) schedule(dynamic)
for (int pos = 0; pos < HEIGHT * WIDTH; pos++) {</pre>
 image[pos] = 0;
 const int row = pos / WIDTH;
 const int col = pos % WIDTH;
 const complex<double> c(col * STEP + MIN_X, row * STEP + MIN_Y);
 // z = z^2 + c
 z = complex<double>(0, 0);
 for (int i = 1; i \le ITERATIONS; i++) {
   // RaW DEPENDENCY:
   // z[t] = z[t-1]^2 + c
   // not vectorizable
    z = z * z + c;
   // If it diverges
    if (abs(z) >= 2) {
      image[pos] = i;
      break;
    }
 }
}
```

The #pragma directive tells the compiler to parallelize the for loop using NUM\_THREADS threads, keeping z private for each thread and schedule the workload dynamically, as the computation may vary depending on how heavy is  $z = z^2 + c$  resource-wise.

### **CUDA**

image is a matrix with HEIGHT rows and WIDTH columns, so defining a grid-like structure for the cuda threads is reasonable. From the execution of devicequery, we know that on Google Colab the GPU has the following characteristics:

```
...
Warp size: 32
Maximum number of threads per block: 1024
Max dimension size of a thread block (x,y,z): (1024, 1024, 64)
...
```

The *warp size* indicates how many threads can be executed at once, in this GPU those are 32. The max number of threads per blocks indicates that, at most, we can build a thread grid of 1024 total threads.

### **CUDA** thread grid configuration

#### Execution Time (seconds)



Based on our experiments, we decided to use a  $32 \times 32 = 1024$  threads grid.

In this way, the matrix is equally subdivided throughout the 1024 threads. Finally, the CUDA kernel is defined as follows:

```
// the std namespace cannot be used on the device,
// so we define a (oversimplified) version of std::complex
struct complex {
 double re;
 double im;
 // for z = a + bi, |z|^2 = a^2 + b^2.
  __device__ double abs2() const {
    return re * re + im * im;
 // for z = a + bi, z^2 = (a^2 - b^2) + 2abi
 __device__ complex square() {
   return {re * re - im * im, 2.0 * re * im};
 // for z = a + bi and w = c + di, z + w = (a + c) + (b + d)i
  __device__ complex operator+(const complex& w) const {
    return {this->re + w.re, this->im + w.im};
};
__global__ void mandelbrot_kernel(int *const image) {
  int col = blockIdx.x * blockDim.x + threadIdx.x;
 int row = blockIdx.y * blockDim.y + threadIdx.y;
 if (col >= WIDTH || row >= HEIGHT)
    return:
  int pos = row * WIDTH + col;
  image[pos] = 0;
  complex c = \{col * STEP + MIN_X, row * STEP + MIN_Y\};
  complex z = \{0.0, 0.0\};
  for (int i = 1; i <= ITERATIONS; i++) {</pre>
   // z = z^2 + c
    z = z.square() + c;
    // If it is convergent
    if (z.abs2() >= 4.0) { // if abs > 2.0, then abs^2 > 4.0}
      image[pos] = i;
      return;
    }
 }
}
```

# **Execution Times and Performance Analysis**

For our experiments, we selected different values for RESOLUTION, as WIDTH and HEIGHT directly depends on it, and so does the computation. We decided to exclude the part of the code that writes the result into a file, as it is not relevant in the analysis of the algorithm performances; Thus, the following statistics are referring to the algorithm part alone. The sequential/parallel code has been executed on the machines in SW2 and the CUDA version has been executed on Google Colab, both with the hardware capabilities explained at the beginning of this report.

We could not plot the result of the program for RESOLUTION >  $\approx 8000$ , because the resulting file in that case would weight around 1.4GB and the machines we were equipped with had not enought RAM to load it and print it.





We immediately see an abrupt change performance-wise in the CUDA version, reaching a speedup of  $\approx 40 x$  at the maximum RESOLUTION . Time-wise, a sequential execution of about  $\approx$  14 minutes became a CUDA exection of  $\approx$  20 seconds

# **Conclusions**

The experiments demonstrate significant performance gains, particularly when using GPU acceleration compared to a highly optimized CPU implementation. In contrast, the CUDA implementation on Google Colab, compiled with nvcc and optimized for the Tesla T4 architecture (sm\_75), reduced execution times dramatically, achieving up to a 40× speedup for high-resolution workloads.