#### 1. 01 to MUX6



# 2. O0 to MUX7 and O1 to MUX6 (simultaneously)



#### 3. 00 to MUX8



### 4. EX to MUX7 – Code and Image identical to part 3



## 5. Data cache to MUX9 (memory data-out)



#### 6. O0 to Zero detector



## 7. Register File to MUX1



## 8. Branch Target Buffer to MUX1



- i) ALU forwarding: r1 = 15, Clock Cycles = 10
- ii) No ALU forwarding, CPU interlocks enabled: r1 = 15, Clock Cycles = 18
- iii) ALU forwarding, CPU interlocks disabled: r1 = 6, Clock Cycles = 10

The number of clock cycles is different with no ALU forwarding because the result from one instruction cannot be fed back into the ALU as an input. When ALU forwarding is enabled, the processor keeps the result stored in the immediate registers Out0 then Out1 for one clock cycle each. If one of the register operands in a subsequent instruction is the same as the register value of Out0 or Out1, this value will be sent to MUX6 or MUX7 depending on its positioning in the instruction. The benefit of this is we can avoid stalling due to the Memory Access and Write Back stages in the pipeline. When forwarding is absent, these stages must be carried out in full, leading to an increase in the amount of clock cycles required to carry out the same amount of instructions.

In the case of part iii) R1 = 6 because there are no interlocks in place to prevent data hazards from occurring. R1 and R2 are used in subsequent instructions, before these registers can be properly written back into memory.

#### i) Instructions = 39, Clock Cycles = 51

These numbers are not equal due to the design and nature of the pipeline itself. For the first 4 clock cycles no instruction is executed in full (despite having passed the "Execution stage"), as the result still needs to be written back into memory to be considered 'complete'. An instruction cannot be executed if it hasn't been fetched or decoded yet. Similarly, when the processor passes the Load or Store instructions, the pipeline is stalled for another clock cycle. This is to avoid a data hazard when storing and loading values to and from memory to registers that are subsequently used. Enabling interlocks prevents this hazard from occurring at the cost of lower throughput.

#### ii) Instructions = 39, Clock Cycles = 53

When branch prediction is exchanged for branch interlock, the processor takes more clock cycles due to the Jump instructions. Whenever the Jump instruction is taken the processor stalls for an additional clock cycle to prevent a control hazard from occurring. The next logical instruction stored in memory may not be the next instruction to be executed as the processor may branch to a different one.

## iii) Instructions = 39, Clock Cycles = 47

When the Logical Shift instructions are exchanged the code takes shorter to execute because R2 is being shifted right one instruction later. This has a knock-on effect on the loop in the program as it terminates when r2 =0. The BEQZ is operating on R2 before it can be written into memory.