## Digital Systems Design and Laboratory Spring 2019 Lab 2

Tzu-Hsu Yu <u>e841018@gmail.com</u> 2019/05/20

Sample code:

<u> https://drive.google.com/open?id=1x5j8CSZk8CGCsSLyX54GMCv0</u>

41W\_bHFm

## Agenda

- More on Lab1
- Multiplier
- Pipeline
- Fast multiplier
- Assignment
- Appendix

## More on Lab1

Carry-lookahead adder

$$G_i = A_i \cdot B_i$$
.

Pi can be either:

$$P_i = A_i \oplus B_i$$
,

$$P_i = A_i + B_i$$
.

$$C_1 = G_0 + P_0 \cdot C_0,$$
  $C_2 = G_1 + G_0 \cdot P_1 + C_0 \cdot P_0 \cdot P_1,$   $C_3 = G_2 + G_1 \cdot P_2 + G_0 \cdot P_1 \cdot P_2 + C_0 \cdot P_0 \cdot P_1 \cdot P_2,$   $C_4 = G_3 + G_2 \cdot P_3 + G_1 \cdot P_2 \cdot P_3 + G_0 \cdot P_1 \cdot P_2 \cdot P_3 + C_0 \cdot P_0 \cdot P_1 \cdot P_2 \cdot P_3.$ 

PG and GG don't have to be implemented in the assignment.



#### Source code

#### Some students did optimizations!

**5 versions included in adders.v in the sample code:** 

- $C_1 = G_0 + P_0 \cdot C_0$ Cascaded: 23 ticks  $C_2 = G_1 + P_1 \cdot C_1$  $C_3 = G_2 + P_2 \cdot C_2$  $C_1 = G_0 + P_0 \cdot C_0$  $C_4 = G_3 + P_3 \cdot C_3$ .  $C_2 = G_1 + G_0 \cdot P_1 + C_0 \cdot P_0 \cdot P_1$  $C_3 = G_2 + G_1 \cdot P_2 + G_0 \cdot P_1 \cdot P_2 + C_0 \cdot P_0 \cdot P_1 \cdot P_2$  $C_4 = G_3 + G_2 \cdot P_3 + G_1 \cdot P_2 \cdot P_3 + G_0 \cdot P_1 \cdot P_2 \cdot P_3 + C_0 \cdot P_0 \cdot P_1 \cdot P_2 \cdot P_3$ . Implement P<sub>i</sub> with XOR: 22 ticks  $P_i = A_i \oplus B_i$ ,
- Implement P<sub>i</sub> with OR: 20 ticks  $P_i = A_i + B_i$ .
- Optimize with AND3 and OR3: 17 ticks
- Optimize with NAND and NOR: 13 ticks

#### Some derivation

Integer-valued sublinear function:

https://www.desmos.com/calculator/qt9ruazutq



Will be used as the delays of adders in Lab 2

# Multiplier

#### **Definitions**

Unsigned multiplier: Multiplicand × Multiplier = Product (signed multipliers will not be covered in Lab 2)

Multiplying N-bit number by M-bit number gives (N+M)-bit result

### Metrics: latency and throughput



# Pipeline

### How to increase throughput?

- Cut the circuit into different stages
- Do different tasks in each stage at the same time

Does the latency change? How about the throughput?



### Pipelined multiplier

Add registers at the end of each stage to keep states

x[3:0] and y[3:0] should also be kept in each stage (not shown in the figure)



## Fast Multiplier

### Popular techniques

- Carry-save adder
- Wallace tree
- High-radix
- and many...

#### A hierarchical design



### A hierarchical design (cont.)



# Assignment

#### Execute

- Download sample code (link on first page)
- Compile:
  - > iverilog -o lab2.vpp lab2.v
- Simulate:
  - > vvp lab2.vvp
    (generates lab2.vcd)
- View waveform:
  - > gtkwave lab2.vcd lab2.sav

#### Requirements

- Replace <index> in lab2.v with proper indexes,
   but leave the rest of the code unchanged.
  - (1) Show your source code
  - (2) Show the waveform with the settings in lab2.sav.
- Minimize the clock cycle by changing the delays in the module mult\_tb.
  - (1) What is the minimum clock cycle?
  - (2) Show the waveform with the settings in lab2.sav.
- Assume the clock cycle is 10 microseconds.
  - (1) Calculate throughput.
  - (2) Calculate latency.

# Appendix

### Some details in Verilog:

- Expression bit width
   <a href="http://yangchangwoo.com/podongii\_X2/html/technote/TOOL/MANUAL/21i\_doc/data/fndtn/ver/ver4\_4.htm">http://yangchangwoo.com/podongii\_X2/html/technote/TOOL/MANUAL/21i\_doc/data/fndtn/ver/ver4\_4.htm</a>
- Event queue (determines the order of different types of assignment)
   <a href="http://www.ece.lsu.edu/v/2015/lsli-event-q.pdf">http://www.ece.lsu.edu/v/2015/lsli-event-q.pdf</a>
- Transport delay and inertial delay
   http://www-inst.eecs.berkeley.edu/~cs152/fa06/handouts/CummingsHDLC
   ON1999\_BehavioralDelays\_Rev1\_1.pdf