









Sheet: /ZYNQ PL Part/PL Transceiver/
File: PL\_Transceiver.kicad\_sch

Title:
Size: A3 Date: Rev:
KiCad E.D.A. kicad (6.99.0-621-g810a49ef1b) Id: 5/13

/.













xc7z020clg400 14 FPGA\_R19 FPGA\_R19 R19 10\_0\_34 14 FPGA\_T19 FPGA\_T19
14 FPGA\_T10 FPGA\_T10 T19 10\_25\_34 T10 10\_L1N\_T0\_34 14 FPGA\_T11 14 FPGA\_U12 14 FPGA\_T12 14 FPGA\_V13 FPGA\_T11 T11 IO\_L1P\_T0\_34 FPGA\_U12 U12 IO\_L2N\_T0\_34 FPGA\_V13 FPGA\_U13 U13 IO\_L3P\_TO\_DQS\_PUDC\_B\_34 14 FPGA\_U13 14 FPGA\_W13 14 FPGA\_V12 14 FPGA\_T15 14 FPGA\_T14 14 FPGA\_R14 14 FPGA\_P14 FPGA\_W13 FPGA\_V12 W13 IO\_L4N\_T0\_34 xc7z020clg400 R40 V12 IO\_L4P\_T0\_34 T15 IO\_L5N\_T0\_34 FPGA\_T15 FPGA\_T14 14 FPGA\_V5 FPGA\_V5 14 FPGA\_U7 V5 IO\_L6N\_T0\_VREF\_13 T14 I0\_L5P\_T0\_34 U7 | 10\_L11P\_T1\_SRCC\_13 | V7 | 10\_L11N\_T1\_SRCC\_13 | 10\_L11N\_T1\_SRCC\_13 1K R14 | IO\_L6N\_T0\_VREF\_34 FPGA\_P14 T9 IO\_L12P\_T1\_MRCC\_13 14 (FPGA\_U10) FPGA\_U10 U10 | IO\_L12N\_T1\_MRCC\_13 | FPGA\_MRCCP\_Y7 | Y7 | IO\_L13P\_T2\_MRCC\_13 | FPGA\_MRCCN\_Y6 | Y6 | IO\_L13N\_T2\_MRCC\_13 | IO\_L13N\_T2\_MRC\_13 | IO\_L13N\_T2\_MRCC\_13 | IO FPGA\_Y17 FPGA\_Y16 FPGA\_Y14 Y14 IO\_L8N\_T1\_34 14 FPGA W14 FPGA U17
14 FPGA U17 FPGA U17
14 FPGA T16
14 FPGA W15 FPGA W15
14 FPGA W15 FPGA W15 W14 IO\_L8P\_T1\_34 U17 IO\_L9N\_T1\_DQS\_34 T16 | IO\_L9N\_T1\_DQS\_34 | W15 | IO\_L10N\_T1\_34 14 FPGA\_W8 FPGA\_W8
14 FPGA\_W10 FPGA\_W10
14 FPGA\_W9 W8 IO\_L15N\_T2\_DQS\_13 V15 | IO\_L10N\_T1\_34 | U15 | IO\_L11N\_T1\_SRCC\_34 FPGA\_V15 14 FPGA\_V15 W10 IO\_L16P\_T2\_13 FPGA U15 14 FPGA\_U15 14 FPGA\_U14 W9 IO\_L16N\_T2\_13 FPGA\_U14 U14 | IO\_L11P\_T1\_SRCC\_34 IO\_L17P\_T2\_13 U19 IO\_L12N\_T1\_MRCC\_34 FPGA\_U19 FPGA\_U18 W11 IO\_L17P\_T2\_13 W11 IO\_L18P\_T2\_13 14 FPGA\_U19 FPGA\_U19
14 FPGA\_U18
14 FPGA\_P19 FPGA\_P19 U18 | IO\_L12P\_T1\_MRCC\_34 14 FPGA\_W11 FPGA\_W11 FPGA\_Y11 P19 IO\_L13N\_T2\_MRCC\_34 Y11 IO\_L18N\_T2\_13 N18 | IO\_L13P\_T2\_MRCC\_34 | P20 | IO\_L14P\_T2\_SRCC\_34 ×T5 | IO\_L19P\_T3\_13 ×U5 | IO\_L19P\_T3\_13 ×U5 | IO\_L19N\_T3\_VREF\_13 14 FPGA P20 FPGA P20 14 FPGA N20 FPGA N20 14 FPGA U20 FPGA U20 14 FPGA T20 FPGA T20 FPGA\_Y12 FPGA\_Y13 Y12 IO\_L20P\_T3\_13 U20 IO\_L15N\_T2\_DQS\_34
T20 IO\_L15P\_T2\_DQS\_34 Y13 IO\_L20N\_T3\_13 14 FPGA\_V11 FPGA\_V11 14 FPGA\_V10 FPGA\_V10 V11 | IO\_L21P\_T3\_DQS\_13 V10 | IO\_L21N\_T3\_DQS\_13 FPGA\_W20 W20 IO\_L16N\_T2\_34 FPGA\_V20 V20 IO\_L16P\_T2\_34 × V6 I0\_L22P\_T3\_13 FPGA\_Y19 Y19 | IO\_L17N\_T2\_34 | IO\_L17P\_T2\_34 FPGA\_W6 W6 IO\_L22N\_T3\_13 14 FPGA\_W16 FPGA\_W16
14 FPGA\_V16 W16 IO\_L18N\_T2\_34 T8 VCC0\_13[4] VCC\_BANK34 ← V16 IO\_L18P\_T2\_34 R17 | IO\_L18P\_I2\_34 R16 | IO\_L19N\_T3\_VREF\_34 R18 | IO\_L19P\_T3\_34 R18 | IO\_L20N\_T3\_34 14 FPGA\_T17 FPGA\_T17 14 FPGA\_V18 FPGA\_V18 14 FPGA\_V17 FPGA\_V17 14 FPGA\_W19 FPGA\_W19 14 FPGA\_W18 FPGA\_W18 T17 | IO\_L20N\_I3\_34 | V18 | IO\_L21N\_I3\_DQS\_34 | V17 | IO\_L21P\_I3\_DQS\_34 | V17 | IO\_L21P\_I3\_DQS\_54 | V17 | IO\_L21P\_I3\_DQS\_5 V17 | O\_L21P\_T3\_DQS W19 | O\_L22N\_T3\_34 W18 | O\_L22P\_T3\_34 P18 | O\_L23N\_T3\_54 N17 | O\_L23P\_T3\_34 P15 | O\_L24N\_T3\_34 P15 | O\_L24P\_T3\_34 14 FPGA\_P15 FPGA\_P15
VCC\_BANK34 < N19 VCC0\_34[6]

> Sheet: /ZYNQ PL Part/PL Connector/ File: PL\_Connector.kicad\_sch Title: Size: A3 Date: KiCad E.D.A. kicad (6.99.0-621-g810a49ef1b)

FPGA\_MRCCP\_Y7
FPGA\_MRCCN\_Y6
FPGA\_MRCCN\_Y6

FPGA\_W6 FPGA\_W6

FPGA\_SRCCP\_Y9

FPGA\_Y11

FPGA\_Y11

FPGA\_Y11

FPGA\_Y12♦ FPGA\_Y12

FPGA\_SRCCN\_Y8

FPGA\_SRCCN\_Y8

FPGA\_Y19

FPGA\_Y19

FPGA\_Y18 FPGA\_Y17

FPGA\_Y17 FPGA\_Y17

FPGA\_Y13♦ FPGA\_Y13

FPGA\_Y16 FPGA\_Y14

