# Average circuit eigenvalue sampling on NISQ devices

Presenter: Emilio Peláez (University of Chicago/Infleqtion)

Authors: Victory Omole (Infleqtion), Pranav Gokhale (Infleqtion), Michael Perlin (Infleqtion), Kaitlin Smith (Infleqtion), Rich Rines (Infleqtion), Akel Hasim (UC Berkeley)



# Average circuit eigenvalue sampling

Introduced by Steven T. Flammia in <a href="https://arxiv.org/abs/2108.05803">https://arxiv.org/abs/2108.05803</a>.

Allows us to estimate the Pauli error channels of the individual gates of a device's native gateset in "parallel".

We present the following:

- A step-by-step implementation for NISQ devices.
- Simulation and real-device results.
- Possible future steps to extend protocol to non-Clifford gatesets.

# **Averaged circuits**

We consider circuits composed of Clifford gates as  $\tilde{\mathcal{C}} = \tilde{\mathcal{G}}_T \cdots \tilde{\mathcal{G}}_1$ . Each gate can be twirled to **isolate the Pauli noise** around its implementation. The *g*-twisted twirl of a noisy gate  $\mathcal{G}$  is defined as

$$\tilde{\mathcal{G}}^{P}(\rho) = \frac{1}{4^{n}} \sum_{a} P_{a'}^{\dagger} \, \tilde{\mathcal{G}}(P_{a} \rho P_{a}^{\dagger}) P_{a'} = \mathcal{G}(\mathcal{E}^{P}(\rho))$$

In a circuit, this looks like the following:

$$----\tilde{\mathcal{G}} \longrightarrow -----P_a \longrightarrow \tilde{\mathcal{G}} \longrightarrow P_{a'} \longrightarrow$$

Where  $P_{a'} = \mathcal{G}(P_a) = \mathcal{G}P_a\mathcal{G}^{\dagger}$  and  $P_a$  is chosen at random.

### Original $\tilde{\mathcal{C}}$



arxiv:2010.00215

Ensemble of circuits  $\tilde{\mathcal{C}}^P$ 

# Eigenvalue sampling

Given a noisy averaged implementation  $\tilde{\mathcal{C}}^P$  of a circuit  $\mathcal{C}$ , we define the **circuit** eigenvalue of this circuit with respect to some Pauli  $P_a$  as

$$\tilde{\mathcal{C}}^{P}(P_{a}) = \Lambda_{c,a} \mathcal{C}^{P}(P_{a}) = \Lambda_{c,a} P_{a'}$$
$$\Lambda_{c,a} = \frac{1}{2^{n}} \text{Tr}(P_{a'} \tilde{\mathcal{C}}^{P}(P_{a}))$$

However, we can't send a Pauli directly through a circuit, but we can send its eigenvectors.

$$\Lambda_{c,a} = \frac{1}{2^n} \left[ \text{Tr}(P_{a'} \tilde{\mathcal{C}}^P(\rho_+)) - \text{Tr}(P_{a'} \tilde{\mathcal{C}}^P(\rho_-)) \right]$$

# Circuit and gate eigenvalues

We can characterize the individual **gate eigenvalues** from the circuit eigenvalues. We have the following equality:

$$\tilde{\mathcal{C}}^P(P_a) = \prod_{k=1}^M \lambda_{k,a_k} \mathcal{C}(P_a)$$

Where the circuits have M gates and each gate eigenvalue is:

$$\tilde{\mathcal{G}}_{i}^{P}(P_{a_{i}}) = \lambda_{i,a_{i}} \mathcal{G}(P_{a_{i}}) = \lambda_{i,a_{i}} P_{a_{i}}$$

Then, the circuit and gate eigenvalues are related by:

$$\Lambda_{\mathcal{C},a_1} = \prod_{k=1}^{M} \lambda_{k,a_k}$$

# Solving the model

- For every circuit and input Pauli, we define an index  $\mu = (\mathcal{C}_k, a_{k_i})$ .
- We do the same for gates, defining an index  $v = (G_k, a_{k_i})$ .
- We then define  $\Lambda_{\mu} = e^{-b_{\mu}}$  and  $\lambda_{\nu} = e^{-x_{\nu}}$ .
- We construct a design matrix A that depends on the circuits and input Paulis.
- To get the gate eigenvalues, we solve  $A\vec{x} = \vec{b}$  (e.g., via least squares).

## **Protocol**

- Define the gateset we want to characterize.
- Construct a collection of random circuits built from gates in this gateset.
  - + Each circuit consists of two sections: a **mirror section** with alternating moments of one- and twoqubit gates, followed by the same operations in reverse; and a **fully random section**.
- For each circuit, we get a set of good Pauli operators we can send through.
  - + An example criteria to characterize the good operators is that we require them to have at most weight two both when going into the circuit and when coming out.
- Construct a design matrix from the set of circuits and corresponding Pauli operators.
- Use the difference trick to get the circuit eigenvalues.
- Solve the model!

# 2-qubit simulation

4 mirror + 6 random, 10 circuits, 10 twirls





# 2-qubit IBMQ Belem

4 mirror + 6 random, 10 circuits, no twirls





# 5-qubit IBMQ Manila

4 mirror + 6 random, 10 circuits, no twirls





# Challenges and future directions

- We can characterize the Pauli error channel for each gate in a device.
  - + With this, we can backtrack our output through the circuit and get a **more** accurate result.
- It is only **efficient** to backtrack (simulate) through Clifford circuits, which reduces the application scope of this protocol.
  - + The original paper mentions that "ACES can accommodate circuits with a constant number of T gates in specific configurations" and "extending beyond this to universal gate sets in general is an important question for future research".
  - + Current work on expanding this protocol to **T** + **Clifford gatesets**.

# Contact:

Email: epelaez@uchicago.edu

Linkedln: <a href="https://www.linkedin.com/in/emilio-pelaez/">https://www.linkedin.com/in/emilio-pelaez/</a>

Feel free to reach out with any comments or feedback!