## This Week

- ◆ Easter Help Desk Hours
  - 10-17 April No Help Desk
  - 20-24 April 10-12AM, C405
  - 27 April Normal hours resume
- ◆ No tutorial
- ◆ No homework

VUW Computer Science 305

3/3/99



## This Week

- ◆ Paging
- **◆** Segmentation
- ◆ Translation Lookaside Buffers

VUW Computer Science 305

3/3/99

### Logical v. Physical Address ♦ Logical address instruction generated by logical 1352 instruction ◆ Physical address relocation register passed to memory unit ♦ Virtual address physical logical address in address 13352 systems where logical memory unit and physical differ

# Fragmentation P<sub>1</sub> P<sub>2</sub> P<sub>3</sub> P<sub>1</sub> P<sub>4</sub> P<sub>5</sub> P<sub>3</sub> P<sub>1</sub> P<sub>5</sub> P<sub>3</sub> External fragmentation P<sub>6</sub> VUW Computer Science 305 3/3/99 5



















## **Performance Considerations**

- ◆ Every access must go through page table
- ◆ Small page table → registers
- ◆ Large page table → table in memory
  - Access requires indexing page table
  - Then accessing memory
- ◆ Translation look aside buffer
  - "Associative cache"

VUW Computer Science 305





## TLB Performance ◆ Assumptions memory access 100 nsec TLB access 20 nsec ◆ 90% "hit rate" .90 x (20 + 100) + .10 x (20 + 100 + 100) = 130 nsec ◆ Context switch























