## Computer Architecture Homework 5

Spring 2023, April

#### 1 True or False

Please fill your answer (T or F) in the table below: (10 pts)

| 1 | 2            | 3 | 4 |
|---|--------------|---|---|
| F | $\mathbf{T}$ | F | F |

- 1. Any cache miss that occurs when the cache is full is a capacity miss.
- 2. Cache replacement policy is used for choosing which cache line should be evicted.
- 3. For a 1-level, LRU cache, cache blocking will greatly speed up matrix transposition when the cache size is much larger than the matrix size.
- 4. In a 32-bit machine (word size is 32 bit), the clock frequency is 2GHz. It takes 3 cycles to access L1, L1 cache has a hit rate of 30%. It takes 40 cycles to access L2, L2 cache has a hit rate of 80%. It takes 400 cycles to access physical memory. The average memory access time is 87ns.

# 2 AMAT Analysis

A program is running on a system with a single-level, write-back, 512B direct-mapped cache that has the block size of 4B. It traverses an array with step size = 1. Choose how the modification changes each component of AMAT. If there are multiple choices, select them all.(15 pts) An associativity

| Modification                                                             | Hit Time    | Miss Rate   | Miss Penalty |
|--------------------------------------------------------------------------|-------------|-------------|--------------|
| Change to 2-way Associativity (cache size and block size keeps the same) | A.Increase  | A.Increase  | A.Increase   |
|                                                                          | B.Decrease  | B.Decrease  | B.Decrease   |
|                                                                          | C.No effect | C.No effect | C.No effect  |
| Your Choice                                                              | A(AC)       | C           | C            |

change (1-way to 2-way) might (incrementally) increase the hit time since the hardware now has to parallel-compare which of the two blocks in a set match and then route it accordingly; it's still going to be on the order of 1 cycle for a hit, so we accepted "increase" or "no effect".

### 3 N-way Set Associative Cache

A program is running on a byte-addressed system with a single-level cache, where memory addresses are 10 bits long. The entire cache is shown below. The block size of this cache is 16 B.

| Index | Tag1 | Tag2 |
|-------|------|------|
| 0b00  |      |      |
| 0b01  |      |      |
| 0b10  |      |      |
| 0b11  |      |      |

- 1. Is this cache direct-mapped, set-associative, or fully-associative? If it is associative, also write down its associativity.(5 pts)
  - 2-Way associative
- 2. Write down the width (in bits) of Tag, Set index and Block offset. (5 pts)

| Tag | Set index | Block offset |  |
|-----|-----------|--------------|--|
| 4   | 2         | 4            |  |

- 3. How many bytes of data can this cache contain? Please show your process.(5 pts) 4\*2\*16 = 128Bytes
- 4. We will access the data of addresses as follows, one by one. Fill in the blanks, and determine if each access would be a hit or miss based on the cache state shown above (suppose the cache is empty at first). This cache uses LRU replacement policy. If it's a miss, classify the possible miss type(s), select all possible miss types.(20 pts)

| Address      |       |                   |                 | Your Choice |
|--------------|-------|-------------------|-----------------|-------------|
| 0b0011010000 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b0011011011 | A.Hit | B.Compulsory miss | C.Conflict miss | A           |
| 0b1101000100 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b0011001100 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b0110100010 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b0010111100 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b1110100010 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b1011000000 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b1111111111 | A.Hit | B.Compulsory miss | C.Conflict miss | В           |
| 0b0011001101 | A.Hit | B.Compulsory miss | C.Conflict miss | A           |

#### 4 Cache Friendly Programming

Assume a 32-bit machine, suppose the cache has the following settings:

| Cache levels             | 1         |
|--------------------------|-----------|
| Block size               | 16 bytes  |
| Number of sets           | 4         |
| Cache size               | 128 bytes |
| Block replacement policy | LRU       |

Suppose the following code is running on a system with the above cache. Answer the questions below and show your progress/explanation.

```
#define array_size 64  //line 1
#define repeat_times 1
#define step_size 2
int main(){
   int array[array_size] = {};
   for (int r = 0; r < repeat_times; r++){
      for (int i = 0; i < array_size; i += step_size){
        array[i] = array[i] + 2333;
      }
   }
   return 0;
}</pre>
```

- 1. What is the total number of accesses to the cache?(5 pts) 64
- 2. What is the hit rate?(10 pts)
  0.75
- 3. Which type(s) of miss occur(s)(5 pts)? Compulsory miss
- 4. Suppose repeat\_times **goes to infinity** (only for this question), what number will the hit rate converge to?(5 pts)

0.75

5. If repeat\_times is changed to 2 (only for this question), try to swap two lines of the above code to maximize the hit rate without disturbing the results. Which two lines will you choose and what is the maximized hit rate?(10 pts)

```
line 6 and 7, 0.875
```

6. For the modified code in the previous question, suppose again repeat\_times goes to infinity (only for this question), what number will the hit rate converge to?(5 pts)

1