# CS 110 Computer Architecture

#### Summary

#### Instructors:

**Chundong Wang & Siting Liu** 

https://toast-lab.sist.shanghaitech.edu.cn/courses/CS110@ShanghaiTech/Spring-2023/index.html

School of Information Science and Technology SIST

ShanghaiTech University

Slides based on UC Berkley's CS61C

## Meltdown & Spectre

- Meltdown
  - Out of order execution

- Spectre
  - Speculative execution



- Out of order execution
  - Covered in L15@Spring 2023
  - Some instructions executed in advance

```
// secret is one-byte. probe_array is an array of char.
1. raise_exception();
2. // the line below is never reached
3. access(probe array[secret * 4096])
Why 4096?
```

probe\_array should never be accessed, but accessed at some location probe array + secret \* 4096.

probe\_array is fully controlled by attacker who can use Flush+Reload to see which cache line of probe\_array is hit, so as to figure out the value of secret.

secret can be the value at any memory location, i.e., \*ptr

The aim of Meltdown: to leak/dump memory

## The Impact of Meltdown



Figure 4: Even if a memory location is only accessed during out-of-order execution, it remains cached. Iterating over the 256 pages of probe\_array shows one cache hit, exactly on the page that was accessed during the out-of-order execution.

#### Justification:

The researchers put a value of 84 in **secret** and managed to use Flush+Reload to get a cache hit at the 84th page.

The researchers developed competent programs to read memory locations that should be inaccessible to their program. They managed to dump the entire physical memory, for kernel and users.



#### Speculative execution

- Example: branch prediction
- Covered in L13

#### *Prerequisites*:

i. array1[x], with an out-of-bound x larger than  $array1\_size$ , resolves to a secret byte k that is cached;

ii. array1\_size and array2 uncached.

iii. Previous x values have been valid.

Regarding a misprediction with an illegal  $\mathbf{x}$ , array2 [k \* 4096] will not be used, but has been loaded into CPU cache.

We can use Flush+Reload to guess k with array2.

The aim of Spectre: to read out a victim's sensitive information

## The Impact of Spectre

- Processors can be tricked in speculative execution to modify cache state
  - Leaving attackers an exploitable opportunity
- Sensitive information of a victim program may be leaked
- Speculative Store Bypass
  - A newer variant of Spectre (v4) could allow an attacker to retrieve older but stale values in a CPU's stack or other memory locations.
  - https://software.intel.com/security-softwareguidance/software-guidance/speculative-store-bypass

## Meltdown and Spectre

- More complicated than examples here
- Multiple variants today
- Many processors, OSes, applications affected
  - PC, mobile devices, cloud
- Many proposals to mitigate their impacts

No announced RISC-V silicon is susceptible, and the popular open-source RISC-V Rocket processor is unaffected as it does not perform memory accesses speculatively. <a href="https://riscv.org/2018/01/more-secure-world-risc-v-isa/">https://riscv.org/2018/01/more-secure-world-risc-v-isa/</a>

However, there is a workshop paper "Replicating and Mitigating Spectre Attacks on a Open-Source RISC-V Microarchitecture"

https://carrv.github.io/2019/papers/carrv2019 paper 5.pdf

### Vulnerable Architecture

**CPU** with Out of order, speculative execution **CPU Cache** Network **DRAM** Disk

## Let us review CA now.

## New School Computer Architecture (1/3)







### Old Machine Structures



## **New-School Machine Structures** (It's a bit more complicated!)

Software

Parallel Requests Assigned to computer

Parallel Threads Assigned to core e.g., Lookup, Ads

e.g., Search "Avatar 2" Leverage Parallelism & Achieve High **Performance** 

- Parallel Instructions >1 instruction @ one time e.g., 5 pipelined instructions
- Parallel Data >1 data item @ one time e.g., Add of 4 pairs of words
- Hardware descriptions All gates functioning in parallel at same time
- **Programming Languages**



**Smart** Phone



Computer



## Great Ideas in Computer Architecture

- 1. Design for Moore's Law
- 2. Abstraction to Simplify Design
- 3. Make the Common Case Fast
- 4. Dependability via Redundancy
- 5. Memory Hierarchy
- Performance via Parallelism/Pipelining/Prediction

### Powers of Ten inspired CA Overview

#### Going Top-Down cover 3 Views

- 1. Architecture (when possible)
- 2. Physical Implementation of that architecture
- 3. Programming system for that architecture and implementation (when possible)

See <a href="http://www.powersof10.com/film">http://www.powersof10.com/film</a>

#### 10<sup>7</sup> meters

## **Earth**



#### Kazakhstan Turkey Russia Mongolia Finland Poland Barents Sea Denmark Italy France Arctic Ocean Spain South Korea Iceland Portugal Sea of Japan Japan Sea of Okhotsk Arctic Ocean Western Arctic Ocean Baffin Bay Greenland Philippine Sea Sahara Labrador Sea Bering Sea North Atlantic Hudson Bay Ocean Canada North Pacific WA Ocean United States Puerto Rico Guyana Cuba Gulf of Caribbean Sea Brazil Mexico Colombia Guatemala Ecuador Peru Google Map data ©2020 Google, INEGI United States Terms Send feedback 2000 km L

#### 10<sup>7</sup> meters

## Vancouver Victoria Seattle MONTANA WASHINGTON Portland OREGON IDAHO NEVADA UTAH Sacramento Google San Francisco Map data ©2020 Google, INEGI United States Terms Send feedback 200 km ∟

#### 10<sup>6</sup> meters



## The Dalles, Oregon 104 meters



The Dalles, Oregon 104 meters



## Google's Oregon WSC 10<sup>3</sup> meters



#### 10<sup>4</sup> meters

## Google's Oregon WSC



## Google Warehouse

- 90 meters by 75 meters, 10 Megawatts
- Contains 40,000 servers, 190,000 disks
- Power Utilization Effectiveness: 1.23
  - 85% of 0.23 overhead goes to cooling losses
  - 15% of 0.23 overhead goes to power losses
- Contains 45, 40-foot long containers
  - $-8 \text{ feet} \times 9.5 \text{ feet} \times 40 \text{ feet}$
- 30 stacked as double layer, 15 as single layer



## **Google Container**

### 10<sup>1</sup> meters



## **Google Container**

#### 10<sup>0</sup> meters





- 2 long rows, each with 29 racks
- Cooling below raised floor
- Hot air returned behind racks

## **Equipment Inside a Container**



Server (in rack format):





7 foot Rack: servers + Ethernet local area network switch in middle ("rack switch")

Array (aka cluster): server racks + larger local area network switch ("array switch") 10X faster => cost 100X: cost f(N<sup>2</sup>)

## Great Ideas in Computer Architecture

- 1. Design for Moore's Law
  - -- WSC, Container, Rack
- 2. Abstraction to Simplify Design
- 3. Make the Common Case Fast
- 4. Dependability via Redundancy
  - -- Multiple WSCs, Multiple Racks, Multiple Switches
- 5. Memory Hierarchy
- 6. Performance via Parallelism/Pipelining/Prediction
  - -- Task level Parallelism, Data Level Parallelism

# Google Server Internals 10-1 meters



### Facebook Datacenter

# facebook



## Software: Often uses MapReduce

- Simple data-parallel programming model and implementation for processing large datasets
- Users specify the computation in terms of
  - a map function, and
  - a reduce function
- Underlying runtime system
  - Automatically *parallelize* the computation across large scale clusters of machines
  - Handles machine failure
  - Schedule inter-machine communication to make efficient use of the networks

# Programming Multicore Microprocessor: OpenMP

```
#include <omp.h>
#include <stdio.h>
static long num steps = 100000;
int value[num steps];
int reduce()
  int i;
  int sum = 0;
#pragma omp parallel for private(x) reduction(+:sum)
  for (i=1; i<= num steps; i++) {
       sum = sum + value[i];
```

## Great Ideas in Computer Architecture

- 1. Design for Moore's Law
  - -- More transistors = Multicore + SIMD
- 2. Abstraction to Simplify Design
- 3. Make the Common Case Fast
- 4. Dependability via Redundancy
- 5. Memory Hierarchy
  - -- More transistors = Cache Memories
- 6. Performance via Parallelism/Pipelining/ Prediction
  - -- Thread-level Parallelism

## **AMD Opteron Microprocessor**



#### AMD Opteron Microarchitecture



## **AMD Opteron Pipeline Flow**

For integer operations



12 stages (Floating Point is 17 stages)
Up to 106 RISC-ops in progress

#### **AMD Opteron Block Diagram**



#### **AMD Opteron Microprocessor**



#### **AMD Opteron Core**



#### Zoom into a Microchip

# Zoom into a Microchip

From a Digital Camera
To a Scanning Electron
Microscope

Produced by NISE Net

#### **AMD Opteron Core**



# Programming One Core: C with Intrinsics

```
void mmult(int n, float *A, float *B, float *C)
  for ( int i = 0; i < n; i+=4 )
    for ( int j = 0; j < n; j++ )
        m128 c0 = mm load ps(C+i+j*n);
      for ( int k = 0; k < n; k++ )
        c0 = mm \text{ add } ps(c0,
            mm mul ps ( mm load ps (A+i+k*n),
                            mm load1 ps(B+k+j*n));
         mm_store_ps(C+i+j*n, c0);
                                  What are p
                                  and s for?
```

#### Inner loop from gcc –O -S

Assembly snippet from innermost loop:

```
movaps (%rax), %xmm9
mulps %xmm0, %xmm9
addps %xmm9, %xmm8
movaps 16(%rax), %xmm9
mulps %xmm0, %xmm9
addps %xmm9, %xmm7
movaps 32(%rax), %xmm9
mulps %xmm0, %xmm9
addps %xmm9, %xmm6
movaps 48(%rax), %xmm9
mulps %xmm0, %xmm9
addps %xmm9, %xmm5
```

#### Great Ideas in Computer Architecture

- 1. Design for Moore's Law
- 2. Abstraction to Simplify Design
  - -- Instruction Set Architecture, Micro-operations
- 3. Make the Common Case Fast
- 4. Dependability via Redundancy
- 5. Memory Hierarchy
- 6. Performance via Parallelism/Pipelining/Prediction
  - -- Instruction-level Parallelism (superscalar, pipelining)
  - -- Data-level Parallelism

#### SIMD Adder

- Four 32-bit adders that operate in parallel
  - Data Level Parallelism



#### One 32-bit Adder



## 1 bit of 32-bit Adder



# Complementary MOS Transistors (NMOS and PMOS) of NAND Gate



| X       | У       | Z       |
|---------|---------|---------|
| 0 volts | 0 volts | 3 volts |
| 0 volts | 3 volts | 3 volts |
| 3 volts | 0 volts | 3 volts |
| 3 volts | 3 volts | 0 volts |

# Physical Layout of NAND Gate 10<sup>-7</sup> meters



#### 10<sup>-7</sup> meters

## Scanning Electron Microscope

# 100 nanometers



Top View



**Cross Section** 

# How to make a CMOS chip?

#### 10<sup>-6</sup> meters

## **Block Diagram of Static RAM**



#### 1 Bit SRAM in 6 Transistors



## Physical Layout of SRAM Bit



#### **SRAM Cross Section**



#### **DIMM Module**

- DDR = Double Data Rate
  - Transfers bits on Falling AND Rising Clock Edge
- Has Single Error Correcting, Double Error Detecting Redundancy (SEC/DED)
  - 72 bits to store 64 bits of data
  - Uses "Chip kill" organization so that if single
     DRAM chip fails can still detect failure
- Average server has 22,000 correctable errors and 1 uncorrectable error per year

#### **DRAM Bits**



#### **DRAM Cell in Transistors**



# Physical Layout of DRAM Bit



#### 10<sup>-7</sup> meters

# 100 nanometers

#### **Cross Section of DRAM Bits**



## **AMD Opteron Dependability**

- L1 cache data is SEC/DED protected
- L2 cache and tags are SEC/DED protected
- DRAM is SEC/DED protected with chipkill
- On-chip and off-chip ECC protected arrays include autonomous, background hardware scrubbers
- Remaining arrays are parity protected
  - Instruction cache, tags and TLBs
  - Data tags and TLBs
  - Generally read only data that can be recovered from lower levels

# Programming Memory Hierarchy: Cache Blocked Algorithm

 The blocked version of the i-j-k algorithm is written simply as (A,B,C are submatricies of a, b, c)

```
for (i=0;i<N/r;i++)
for (j=0;j<N/r;j++)
for (k=0;k<N/r;k++)
C[i][j] += A[i][k]*B[k][j]</pre>
```

- r = block (sub-matrix) size (Assume r divides N)
- X[i][j] = a sub-matrix of X, defined by block row i and block column j

## Great Ideas in Computer Architecture

- Design for Moore's Law
  - -- Higher capacities caches and DRAM
- 2. Abstraction to Simplify Design
- 3. Make the Common Case Fast
- 4. Dependability via Redundancy
  - -- Parity, SEC/DEC
- 5. Memory Hierarchy
  - -- Caches, TLBs
- 6. Performance via Parallelism/Pipelining/Prediction
  - -- Data-level Parallelism

#### **Course Summary**

- As the field changes, Computer Architecture courses change, too!
- It is still about the software-hardware interface
  - Programming for performance!
  - Parallelism: Task-, Thread-, Instruction-, and Data MapReduce, OpenMP, C, SSE Intrinsics
  - Understanding the memory hierarchy and its impact on application performance