

# Sorting algorithm hardware accelerator Electronics Systems

Riccardo Fiorini, Erica Raffa

| Introduction                                          | 2 |
|-------------------------------------------------------|---|
| Architecture                                          | 2 |
| Cell entity                                           | 2 |
| Sorter entity                                         | 3 |
| Read operation                                        | 4 |
| Write operation                                       | 4 |
| Test-plan                                             | 5 |
| Borderline cases                                      | 5 |
| Conflict of simultaneous reading and writing          | 5 |
| Overflow handling                                     | 5 |
| Read request with empty sorter                        | 5 |
| Possible error situations                             | 5 |
| Insertion of symbol x'00'                             | 5 |
| Residual data during read operation                   | 6 |
| Results                                               | 6 |
| Synthesis on Zync Xilinx FPGA (with Vivado tool)      | 6 |
| Implementation on Zync Xilinx FPGA (with Vivado tool) | 7 |
| Conclusions                                           | 8 |

## Introduction

The Sorter is a circuit designed to optimise the performance of the sorting operation of the system. Let 'M' be the maximum number of elements (symbols) that can be sorted and 'N' the size in bit of the individual elements, both defined by the user. The circuit stores M elements in memory, sorting them in *increasing* order. The structure of the Sorter was designed as a **list** of components that store the new value, sorted on the way through.

The input symbols are stored and processed by the sorting algorithm only if the write\_enable signal is high. The read procedure is activated when read\_symbol is high, and it consists in reading all the elements from the 'head' of the list and forwarded by symbol\_out.

# Architecture

The architecture is designed with a Sorter entity composed by a certain number of Cell components, depending on the size M of the sorter. Every cell has a dimension of N bits, depending on the size of the symbols that must be sorted.

## Cell entity

The Cell entity has the following ports:

- Input
  - o clk: std\_logic
  - reset: std\_logic (asynchronous and active low)
  - write\_en: std\_logic (enable write operation)
  - o read\_en: std\_logic (enable read operation)
  - read\_in: std\_logic\_vector (size N, receive the symbol to be read)
  - write\_in: std\_logic\_vector (size N, receive a new symbol to be sorted)
  - push\_in: boolean (check whether there is a symbol incoming)
- Output
  - read\_out: std\_logic\_vector (size N, forward the symbol to be read)
  - write\_out: std\_logic\_vector (size N, forward a new symbol to be sorted)
  - push\_out: boolean (to inform the next cell that a symbol is being pushed out)

And the following internal signals:

- Signals
  - curr\_data: std\_logic\_vector (size N, stores the current data of a cell)
  - o occupied: boolean (check whether the cell is storing a symbol or not)



## Sorter entity

The Sorter entity has the following ports:

- Input
  - o clk: std\_logic
  - reset: std\_logic (asynchronous and active low)
  - write\_enable: std\_logic (enable write operation)
  - o read\_symbols: std\_logic (enable read operation)
  - symbol\_in: std\_logic\_vector (size N, receive the symbol to be sorted)
- Output
  - symbol\_out: std\_logic\_vector (size N, output symbols that are being read)

And the following internal signals:

- Signals
  - o *cell\_data\_write*: data\_array (size M x N, array of std\_logic\_vector that forwards symbols between cells during writing operation)
  - o *cell\_data\_read*: data\_array (size M x N, array of std\_logic\_vector that forwards symbols between cells during reading operation)
  - o *push\_array*: bool\_array (size M, array of boolean that forwards pushing info between cells during writing operation)



## Read flow

When a cell is reading from an empty cell, its content is overwritten by the value x'00' and it becomes 'empty' after the current value is forwarded to the cell below. A similar behaviour occurs for the 'tail' cell, which always read the value 0 from above.

Moreover, the read operation has the priority over the write operation: when read\_symbol is up, it does not matter if a new symbol has to be written.

## Write flow

The write operation flow is <u>piloted</u> by the wires <u>push\_in</u> and <u>push\_out</u>. The signal forwarded by <u>push\_out</u> notifies the cell above that a new symbol is been forwarded. The signal <u>push\_out</u> of a cell[i] is linked to the <u>push\_in</u> of the cell[i+1].

# Test-plan

In our Testbench we decided to verify some borderline cases and possible error situations, explaining why certain scenarios occur and how we decided to handle them.

#### Borderline cases

## Conflict of simultaneous reading and writing

In case of simultaneous reading and writing, the read operation is performed. We decided to prioritize the reading task because we consider it as the main goal of the sorter: a read request will be always fulfilled over a writing request. In the other way around, if the write request had the priority, we could never be able to read the content of the sorter in case of conflicts.

### Overflow handling

In the case of the writing operation, if more than M symbols are given, they are sorted anyway and the greater (M+1)<sup>th</sup> symbol, between the new one and the stored ones, is discarded from the last cell.

## Read request with empty sorter

In case of a read request while the sorter is empty, *symbol\_out* is initialized anyway with the current data of the 'head' cell. Since an empty cell is initialized with x'00', the latter will be returned.

#### Possible error situations

#### Insertion of symbol '0'

The insertion of multiple symbols with value '0' becomes a problem if the next read operation is performed during a number of clock cycle lower than the number of consecutive 0s inserted. This happens because the reading of a '0' from the cell above resets the cell below, changing its *occupied* status to false.

During the following write operation the first cells are seen as not occupied, even if the symbol '0' is stored inside. As a result, the new symbol is inserted in the first not occupied cell, leaving the sorter in a non-consistent state.

## Residual data during read operation

This happens every time a new read operation is requested. The symbols forwarded during the write operation, which are not yet stored in any cell, are deleted. In any case, the sorter will remain in a consistent state but it results in data loss.

# Results

# Synthesis on Zync Xilinx FPGA (with Vivado tool)

#### Utilization

| Name ^1                           | Slice LUTs<br>(17600) | Slice Registers<br>(35200) | Bonded IOB<br>(100) | BUFGCTRL<br>(32) |
|-----------------------------------|-----------------------|----------------------------|---------------------|------------------|
| ∨ N sorter_wrapper                | 91                    | 95                         | 20                  | 1                |
| ✓ I sorter_i (sorter)             | 91                    | 95                         | 0                   | 0                |
| ■ GEN[0].FIRST.CELL_HEAD (cell)   | 19                    | 26                         | 0                   | 0                |
| GEN[1].MIDDLE.CELL_MID (cell_0)   | 36                    | 26                         | 0                   | 0                |
| ■ GEN[2].MIDDLE.CELL_MID (cell_1) | 22                    | 26                         | 0                   | 0                |
| ■ GEN[3].LAST.CELL_TAIL (cell_2)  | 14                    | 17                         | 0                   | 0                |

The number of registers is the same in each cell, except for the last one, where some ports are not mapped; the number of LUTs allocated to each cell decrease from one cell to the other.

#### Timing



The **Worst Negative Slack** is positive, so the timing requirement is respected: it means that the data arrives before the setup time of the capturing register, even in the critical path. The selected clock period is 8.000 ns, the **minimum clock period** is 4.071 ns, and the theoretical **maximum clock frequency** is 245 MHz.

# Implementation on Zync Xilinx FPGA (with Vivado tool)

#### Utilization



The utilization report after the implemented design is basically identical to the one of the synthesized designs.

#### Timing

#### **Design Timing Summary**



The Timing Summary is similar to the synthesis one: the **WSN** is lower, but the time requirement is met still; the selected clock period is 8.000 ns, the **minimum clock period** is 4.305 ns, and the theoretical **maximum clock frequency** is 232 MHz.

#### Power Consumption



The static power consumption depends on the utilization of the resources, while the dynamic power consumption depends on the switching activity of the signals (the default value is 50%).

## Conclusions

The implementation of the Sorter, despite its simplicity, allows us to obtain satisfying results. Anyway, we propose the following ideas to solve some of the errors, that was discussed before, which can occur using our design.

### NAND logic

The implementation of a NAND logic, comparing the counter *count\_elem* (which counts the number of symbols inserted) with M as the maximum number of cells, would replace the constant value '1' in input of the *push\_in* of the **head** cell. In this way, if the list is full, the new symbol is discarded.

## Using counters

The insertion of a counter *count\_to\_read* inside every cell, allows the read operation to take out all the symbols stored inside the sorter since the cells know exactly how many symbols they have to read from above. This implementation resolves the "fake" empty cell problem, since the stored symbol '0' cannot be mistaken for an empty cell anymore.