# **Machine Learning Intelligent Chip Design**

# [HW3] Implement NoC by SystemC

## **Description**

NoC (Network-on-Chip) is a promising architecture that can help overcome communication bottlenecks and performance limitations in modern computer systems. It decouples computing resources from communication resources, allowing for large-scale parallel processing and highly flexible communication channel configurations that can be optimized based on specific application requirements. Additionally, NoC is highly fault-tolerant and scalable, providing a powerful foundation for future integrated circuit and system architectures.

# **Implementation Details**

In HW3, you are required to implement a 4x4 mesh-based NoC architecture as shown in Figure 1. The system architecture includes the following two types of modules:

- **Router**: The routers will be responsible for routing flits between different components within the network.
- Core: Each router will be connected to a core module, which includes the Processing Element (PE) and the Network Interface (NI). The PE generates data packets, while the NI manages communication between the PE and the router.



Figure 1. 4x4 mesh-based NoC architecture

To simplify the complexity of system design for this assignment, TA will provide a pre-written PE. The PE will be encapsulated within the core module and mainly consists of three functions:

#### void init(int pe\_id)

You need to call this function at the beginning of the simulation. The pe\_id is numbered sequentially, starting from 0 in the upper-left corner, as shown in Figure 1.

#### Packet\* get packet()

Each time you call this function, you can obtain a send packet. If the PE has no more packets to send, this function will return nullptr.

The definition of a packet is shown in Figure 2, each packet contains a source\_id and a dest\_id, along with a floating-point vector datas. The length of the vector in each packet is different.

```
struct Packet {
   int source_id;
   int dest_id;
   vector<float> datas;
};
```

Figure 2. Packet structure

#### void check\_packet(Packet\* p)

When all flits of a packet are received, you need to pack these flits into a packet and send it to the PE by calling this function. The PE will verify whether the packet is correct. When all PEs receive the correct packets, the simulation will stop immediately and display the following screen.

Figure 3. Screenshot of successful simulation

Please take a screenshot and place it in your report, ensuring that your workstation account is in the picture.

Additionally, TA also provides the port definitions of Core and Router modules (Figure 4). You need to connect the core to the router, and the router to the top, bottom, left, and right routers, as shown in the architecture in Figure 1. As a reminder, since the size of each flit is limited to 34 bits, the packet should be decomposed before it is sent to the router.

```
SC_MODULE( Router ) {
SC MODULE( Core ) {
                                         sc_in < bool >
    sc_in < bool >
                     rst;
    sc_in < bool > clk;
                                         sc_in < bool >
                                                          clk;
       in < sc_lv<34> > flit_rx;
                                         sc_out < sc_lv<34> > out_flit[5];
                                         sc_out < bool > out_req[5];
      _in < bool > req_rx;
    sc_out < bool > ack_rx;
                                         sc_in < bool > in_ack[5];
   sc_out < sc_lv<34> > flit_tx;
                                         sc in \langle sc lv \langle 34 \rangle \rangle in flit[5];
                                         sc_in < bool > in_req[5];
   sc out < bool > req tx;
                                         sc_out < bool > out_ack[5];
    sc_in < bool > ack_tx;
```

Figure 4. Port definitions of Core module and Router module

Figure 5 is an example of flit format definitions, the first two bits are used to identify the header, body or tail flit. You can reference the definition example or customize the flit format and even modify the port definition. Please explain your design considerations (such as latency, bandwidth, complexity, etc.) in detail in the report.



Figure 5. Example of flit format definitions

In the main function, there are three separate parts. The signals declaration, modules declaration and modules connection. You can reference Figure 4 to declare all the signal you need in the main function and interconnect these routers and cores to construct your network.

For the pattern files, the data format is "TO <dest\_id> <data length> <data>" or "FROM <source\_id> <data length> <data>". Each PE will read the corresponding file in the pattern folder according to its id. You don't need to process them yourself, but understanding them will help you debug.

## **Implement Notes**

A key aspect of the implementation will be the choice of routing policy employed by the routers (e.g., XY routing, west-first adaptive routing, etc.). This policy will determine how data packets are transmitted through the network and affects simulation time.

It is important to note that in this assignment, only sc\_in and sc\_out can be used for ports. Channels and interfaces that were utilized in HW2 are not allowed.

Additionally, using pointer in port definition is also forbidden as it doesn't make sense in hardware design.

#### **Submission Guidelines**

- Please compress a folder named HW<ID>\_<studend-ID> into a zip file with the same name and upload it to E3.
- The folder should include:
  - Report (Name: HW<ID> <student ID>.pdf)
  - o Codes
  - Makefile
  - o pattern folder
- Example:

- Ensure that your code is well-commented and organized for clarity and understanding.
- Plagiarism is forbidden, otherwise you will get 0 point!!!

# **Deliverables**

### • SystemC Implementation:

Use SystemC to implement the 4x4 mesh-based NoC architecture.

### • Report:

A brief report document containing

- o Simulation results with your workstation account.
- How do you design the router and NI? What routing algorithm do you use?
   What is the depth of the buffer? Do you use virtual channels?
- Your implementation approach, challenges faced, and any observations or insights gained during the implementation and simulation process.