

# CMSIS Partner Meeting Embedded World 2018

Reinhard Keil Sr. Director Embedded Tools

# Agenda

Welcome & CMSIS Overview, Status, Plans

CMSIS-Pack / CMSIS-Driver enhancements

CMSIS-Zone: management and partitioning of complex systems

Summary and discussion



#### CMSIS 5



Consistent software framework for Arm Cortex-M and Cortex-A5/A7/A9 based systems





# CMSIS development on github.com/ARM-software/CMSIS\_5



Gives partners full visibility to our development activities

Good contribution from community

Feedback channel for partners and customers

Access to documentation:

arm-software.github.io/CMSIS\_5/General/html/index.html

Access to release information:

github.com/ARM-software/CMSIS\_5/releases

Thank you for all your work!



# CMSIS-DAP: Overview + Enhancements (v1.2.0)



- Introduces trace recording for custom Performance Counters (inputs), for example:
  - Power measurement (U, I) from A/D converters
  - Performance parameters from a external system (i.e. wait states)
  - Transfer parameters of an RF interface



#### CMSIS-DAP: Released is now v1.2.0 + v2.0.0



- CMSIS v1.2.0: continues to support USB HID as interface
- CMSIS v2.0.0: introduces USB WIN support with >5x better performance
  - SWO streaming via separate pipe allows significant better trace bandwidth
  - Windows 10 does not require USB driver installation



### **CMSIS-RTOS** Implementations

Independent RTOS implementations for usage with application code and middleware

All implementations are available under permissive license, are compatible with various compilation toolchains and support CMSIS-RTOS v1 (legacy)

RTX5 and FreeRTOS support CMSIS-RTOS v2 and CMSIS-RTOS v1 via legacy layer

**Application** 

Middleware

CMSIS-RTOS v1

Arm Keil RTX 4

**Application** 

Middleware

CMSIS-RTOS v1

Arm Keil RTX 5

**Application** 

Middleware

CMSIS-RTOS v2
Arm Keil RTX 5

**Application** 

Middleware

CMSIS-RTOS v2

FreeRTOS 10

github.com/ARM-software/CMSIS-FreeRTOS/

CMSIS-Pack: github.com/ARM-software/CMSIS\_5



# Software building blocks for functional safety

Real-time operating system and FuSa C library for Arm Cortex-M



CMSIS allows commercial products

#### Application code



Software test library (STL)

Runtime processor system verification

#### Arm FuSa C library

Performance-optimized commonly used functions

#### Arm C/C++ Compiler

Efficient, architecturally-accurate code generation

#### **Arm Cortex-M processor**

World's most popular 32-bit microcontroller architecture

#### Ready-to-use software framework:

- Fully qualified by TUEV for projects that require ISO 26262 (ASIL-D), IEC 61508 (SIL.3), IEC 62304, EN 50128
- Developers can concentrate on their application code certification
- Faster time-to-market
- Optimized by the architecture experts
- One-stop shop for all software components



#### RTX – RTOS with optional process isolation





RTX optional uses the Protection Unit (MPU) of Cortex-M processors

The MPU isolates processes and protects from incorrect accesses to data and peripherals

CMSIS-Zone simplifies the setup of MPU protected execution zones





# Optimum ML performance on Arm for any application

Arm NN software translates existing NN frameworks:

- TensorFlow, Caffe, Android NNAPI, MXNet etc
- Developers maintain existing workflow and tools
- Reduces overall development time
- Abstracts away the complexities of underlying hardware

**CMSIS-NN 5x** better efficiency and performance for NN functions





# Image classification - Convolutional neural network

- CIFAR-10 classification classify images into 10 different object classes
- 3 convolution layer, 3 pooling layer and 1 fully-connected layer (~80% accuracy)









# CMSIS-Pack and CMSIS Driver

Joachim Krech Director of Engineering, CMSIS & MCU Tools



#### CMSIS-Pack Version 1.5.0

Delivery Mechanism for Software Packs

CMSIS-Core(A) General

CMSIS-Core(M)

Driver

NN

DSP

RTOS v1

RTOS v2

Pack

SVD

DAP

Zone

Q Search

Main Page

CMSIS-Pack

Usage and Description

CMSIS-Pack Documentation

CMSIS-Pack describes a delivery mechanism for software components, device parameters, and evaluation board support. The XMLbased package description (PDSC) file describes the content of a Software Pack (file collection) that includes:

- · Source code, header files, and software libraries
- Documentation and source code templates
- · Device parameters along with startup code and programming algorithms
- Example projects

#### Software Pack Use Cases



**CMSIS** Middleware Pack Pack Silicon Vendor. ARM Tool Vendor. 3rd Party

**Board Support** Pack

Software Pack

In-house

**Board Vendor** 

Tool User

Software Pack Use Cases

One pack, many IDE's: IAR, MDK, DS-MDK, Eclipse-Pack ...



#### Revision History of CMSIS-Pack

- Software Packs Overview
- Pack with Software Components

Software Pack Use Cases

- Pack with Device Support
- ► Pack with Board Subtorials

#### Pack Example

Utilities for Creating Packs

#### Publish a Pack

- ► Pack Description (\*.PDSC) Format
- Configuration Wizard Annotations
- Flash Programming
- Debug Setup with CMSIS-Pack
- Project Description (\*.CPDSC) Format
- System Description File (\*.SDF) Format
- CMSIS-Pack Index Files

#### **CMSIS-Pack: Device Family Pack - Features**

#### CMSIS-Pack allows to deliver the following information about a device:

- Information about the processor and it's features.
- C and assembly files for the device startup and access to the memory mapped peripheral registers.
- Parameters, technical information, and data sheets about the device family and the specific devices
- Device description and available peripherals
- Memory layout of internal and external RAM and ROM address ranges
- Flash algorithms for programming the device
- **Debug Description** that specifies debug and trace configurations and in future Flash download
- System View Description (CMSIS-SVD) files for memory mapped peripheral registers



### **CMSIS-Pack is Designed for Tools and Web Portals**

Information in Packs is Shown in Tools and on Web Pages







### CMSIS-Pack – what is coming in 2018

Extension to: complex systems, security, and generic project templates

**Config Wizard extension:** access enum's for configuration information – already implemented

**System Description SDF Format:** describe more complex debug topologies than with a Debug Description in a tool agnostic way

Github based workflow: allows to develop software packs using github infra-structure

Flash algorithm via debugger: Some TurstZone enable devices cannot execute RAM. Commands that allow flash programming will be added to Debug Description.

CPDSC project file format: allows project templates that are agnostic of an IDE

Minimize need for IDE specific settings: CMSIS-Pack supports IDE specific parameters. Analyze and minimize



# **Current public repository work-flow**

#### Public repositories and CMSIS-Packs:

- Requires a dedicated repository or repository branch
  - latest version of the package description file (\*.pdsc)
  - all downloadable pack versions (\*.pack)

- Require a vendor index file referencing the pdsc file
  - MyVendor.pidx:

```
<pdsc url="https://github.com/MyGitRepo/" vendor=" " name=" " version=" "/>
```





#### Adding flexibility to use github during development (Proposal)

Filename and relative path to pack per release:

```
<release version="2.1.0" filename="archive/2.1.0.zip">
```

Location and type of repository:

```
<repo type="git">https://github.com/arm-software/CMSIS-Driver</repo>
```

Tag of the release:

```
<release version="2.1.0" tag="2.1.0">
```

Pack location specified relative to <repo> or <url> (pdsc file)

```
<release version="2.1.0" repo="true" filename="archive/2.1.0.zip">
```





#### CMSIS-Driver Version 2.6.0

Peripheral Interface for Middleware and Application Code

CMSIS-Core(M) Driver CMSIS-Core(A) RTOS v1 RTOS v2 Pack SVD DAP Zone **Usage and Description** Q Search Reference

Revision History of CMSIS-Driver

- ▶ Reference Implementation
- Driver Validation
- Reference
- Data Structures Data Structure Index
- Data Fields

#### Overview

The CMSIS-Driver specification is a software API that describes peripheral driver interfaces for middleware stacks and user applications. The CMSIS-Driver API is designed to be generic and independent of a specific RTOS making it reusable across a wide range of supported microcontroller devices. The CMSIS-Driver API covers a wide range of use cases for the supported peripheral types, but can not take every potential use-case into account. Over time, it is indented to extend the CMSIS-Driver API with further groups to cover new use-cases.





Each software pack simplifies the update of related software components

Generic Driver Pack gives access to several Ethernet PHY drivers:

- DP83848
- KSZ8061RNB
- KSZ8081RNA
- LAN8710A
- LAN8720
- LAN8742A
- ST802RT1

LwIP Pack

**CMSIS Pack** 

**Device Family Pack** 

**CMSIS-Driver Pack** 





Software components can be exchanged easily

FreeRTOS Pack

LwIP Pack

**CMSIS Pack** 

**Device Family Pack** 

**CMSIS-Driver Pack** 

arm



Software components can be exchanged easily

FreeRTOS Pack

MDK Middleware Pack

**CMSIS Pack** 

**Device Family Pack** 

**CMSIS-Driver Pack** 

CIVISIS-DITIVEL PACK







# CMSIS-Driver usage example – step-by-step

#### USB Host Application with File System and Graphical User Interface

This tutorial shows you step-by-step how to create a complete embedded application. The application uses middleware components to read the contents of a text file from an USB memory stick attached to a development board. After pressing the update button this content is shown on the LCD. The following MDK-Professional middleware components are incorporated:

- USB Host supporting Mass Storage Class (MSC)
- File System for FAT devices
- Graphics for displaying a graphical user interface (GUI) using a touch screen

Various CMSIS-Driver connect the application code and the middleware to the device peripherals:

- USB for attaching the memory stick
- SPI for connecting the TFT LCD
- I2C for controlling the touch interface of the display





The application note explains the required steps to create the USB project on a STM32F429I-Discovery kit. It contains in-depth instructions and all the required code snippets.



# Easy to get middleware up and running for devices

Redpine Signals RS14100\_4MB

ARM Cortex-M4, 200 MHz, 3 MB ROM, 191 kB RAM

Redpine Signals RS14100 WiSeMCU family of chips and modules device is the industry's first Wireless Secure MCU family with a comprehensive multi-protocol wireless sub-system. It has an integrated ultra-low-power microcontroller, a built-in wireless subsystem, advanced security, high performance mixed-signal peripherals and integrated power-management.

#### 

- Board List
- Software Packs
- MDK Version 5
- Legacy Support
- Feedback

Arm eco-system provides ready-to-use software frameworks:

- Several software components use already CMSIS-Driver interfaces
- Templates help to develop CMSIS-Drivers for new silicon devices.
- Once verified, the driver set enables connection to established middleware
- Drivers can be a part of the device family pack (DFP) which simplifies overall installation
- Some SiPs do this already for new microcontroller devices

CMSIS Drivers

- CAN Driver API for Cortex-M
- Ethernet MAC API for Cortex-M
- USB Device Driver API for Cortex-M
- USB Host Driver API for Cortex-M
- MCI Driver API for Cortex-M
- I2C Driver API for Cortex-M
- SPI (SSP) Driver API for Cortex-M
- USART Driver API for Cortex-M
- · SAI (I2S) Driver API for Cortex-M

**Examples** 

- Blinky
- CMSIS-RTOS Blinky
- CAN
- CCI MASTER
- COMPARATOR

RS14100

RS14100

RS14100

RS14100

Please get involved!





# CMSIS-Zone

Jonatan Antoni CMSIS Technical Lead



# CMSIS-Zone (Preview) Version 0.0.1

System Resource Management

General CMSIS-Core(A) CMSIS-Core(M)

Driver

DSP

NN RTOS v1

RTOS v2

Pack

SVD

DAP

Zone

Q Search

Main Page

Usage and Description

#### CMSIS-Zone (Preview)

- CMSIS-Zone Use Cases
   Revision History of CMSIS-Zone
- ▶ Zone Description Format
- Generator Data Model

#### CMSIS-Zone (Preview) Documentation

This is a preview of CMSIS-Zone which is scheduled for release in Q1'2018. The final release of CMSIS-Zone will provide:

- · Zone Description Format (XML based) which stores consistent system setup information.
- CMSIS-Zone configuration utility for system partitioning. The data captured can be exported to various project and configuration files using file templates.

**CMSIS-Zone** defines methods to describe system resources and to partition these resources into multiple projects and execution areas. The system resources may include multiple processors, memory areas, and peripherals. The system resource and partitioning information is stored in **Zone Description Format** (XML based).

CMSIS-Zone includes an interactive tool that manages files in the Zone Description Format which allows to:

- · create system resource information from existing CMSIS-SVD and CMSIS-Pack descriptions.
- · partition system resources into various project zones.
- · partition a project zone into multiple execution zones.
- · generate various configuration files for tool set-up and hardware initialization.

The following diagram explains the development flow when using the CMSIS-Zone management tool.



Resource configuration for multi-processor systems and execution regions





Resources may be imported from CMSIS-Pack and CMSIS-SVD files



Resource configuration for multi-processor systems and execution regions







Resource configuration for multi-processor systems and execution regions

List available system resources System in multi-processor systems Resources Select resources for **Project** independent software projects Zones Partition memory & peripherals Execution for safe process execution Zones Generate tool setup and Build hardware configuration





Resource configuration for multi-processor systems and execution regions

List available system resources System in multi-processor systems Resources Select resources for **Project** independent software projects Zones Partition memory & peripherals Execution for safe process execution Zones Generate tool setup and Build hardware configuration

```
♦ MCBSTM32F400.szone 

Blinky_MPU.pzone 
scatter.sct 

 9 LR flash 0x08000000 0x00080000 { ; load region
     ER flash 0x08000000 0x00080000 { ; Flash ROM
       *.o (RESET, +First)
       *(InRoot$$Sections)
       .ANY (+RO)
       .ANY (+XO)
 15
     RW priv 0x20000000 0x00008000 { ; Priviliged RW data
       .ANY (+RW +ZI)
       .ANY (.data.priv*)
 19
       .ANY (.bss.priv*)
20
     RW shared 0x20008000 0x00008000 { ; Shared RW data
       .ANY (.data.shared*)
       .ANY (.bss.shared*)
24
     RW processA 0x20010000 0x00000200 { ; Process A RW data
       .ANY (.data.processA*)
 27
       .ANY (.bss.processA*)
 28
     RW processB 0x20010400 0x00000200 { ; Process B RW data
       .ANY (.data.processB*)
 31
       .ANY (.bss.processB*)
```



# **CMSIS-Zone** – data export for projects

FreeMarker template engine allows to export CMSIS-Zone data to arbitrary formats

Build

Flexible data export for project build supports many different use cases: i.e. device configuration, MPU setup, linker scripts, etc.



#### **Project files for:**

- Memory assignments and linker configuration
- SAU, MPU configuration
- Peripheral assignments



### **CMSIS-Zone – Generator example: Linker Script**

Derived linker sections for project and process segregation

#### **Template**

```
ZZ Z/ GCOMPTESS/
24 LR <@blockSpec erBlocks[0]/> { ; load region
25<#list erBlocks as block>
   ER <@blockSpec block/> { ; ${block.info!""}
27 < #if block?index == 0>
    *.o (RESET, +First)
    *(InRoot$$Sections)
     .ANY (+RO)
      .ANY (+XO)
32 </#if>
33 }
34</#list>
35<#list rwBlocks as block>
   RW <@blockSpec block/> { ; ${block.info!""}
37 <#if block?index == 0>
      .ANY (+RW +ZI)
39 </#if>
     .ANY (.data.${block.name}*)
      .ANY (.bss.${block.name}*)
42 }
43</#list>
44}
```

#### **Generator Output**

```
9LR flash 0x08000000 0x00080000 { ; load region
    ER flash 0x08000000 0x00080000 { ; Flash ROM
      *.o (RESET, +First)
      *(InRoot$$Sections)
      .ANY (+RO)
14
      .ANY (+XO)
15
    RW priv 0x20000000 0x00008000 { ; Priviliged RW data
17
      .ANY (+RW +ZI)
      .ANY (.data.priv*)
18
      .ANY (.bss.priv*)
19
20
    RW shared 0x20008000 0x00008000 { ; Shared RW data
      .ANY (.data.shared*)
      .ANY (.bss.shared*)
24
    RW processA 0x20010000 0x00000200 { ; Process A RW data
      .ANY (.data.processA*)
      .ANY (.bss.processA*)
28
    RW processB 0x20010400 0x00000200 { ; Process B RW data
30
       .ANY (.data.processB*)
```



#### **CMSIS-Zone – Generator example: MPU Descriptors**

Derived MPU regions for process segregation

#### **Template**

```
${device.name}
 6// Device:
 7// Processor: ${processor.name}
 8 // Project:
                ${name}
10 #include "mputable.h"
11
12 const ARM MPU Region t mpuTable[${regions?size}][${maxBlocks}]
13 < #list regions as name, region>
14 /* ${name} */
15 {
16<#list fillup(region["blocks"], maxBlocks) as block>
17 < #if block?index lt region["blocks"]?size>
    // ${block["name"]}
      { .RBAR = ${num2hex(block["start"], "0x", 8)}U | (${num2hex
20 <#else>
      { .RBAR = (${num2hex(region["offset"]+block?index, "0x", 2)
22 </#if>
23</#list><#nt>
24 }<#sep>,
25</#list><#nt>
26 };
2.7
```

#### **Generator Output**

```
5⊖// Device:
                   STM32F407IG
 6 // Processor: Cortex-M4
 7 // Project:
                  Blinky MPU
 9 #include "mputable.h"
10
   const ARM MPU Region t mpuTable[4][3] = {
      /* default */
13
        // flash
       \{ .RBAR = 0x0800000000 \mid (0x000 \& 0x0FU) \mid 0x10U, .RASR = F \}
16
        // data
17
       { .RBAR = 0x08080000U \mid (0x01U \& 0x0FU) \mid 0x10U, .RASR = I
       // shared
19
        { .RBAR = 0x20008000U \mid (0x02U \& 0x0FU) \mid 0x10U, .RASR = F
20
      /* RTOS */
       // priv
       { .RBAR = 0x200000000 \mid (0x030 \& 0x0FU) \mid 0x10U, .RASR = F
       { .RBAR = (0x04U \& 0x0FU) | 0x10U, .RASR = 0U },
        { .RBAR = (0x05U \& 0x0FU) | 0x10U, .RASR = 0U }
```



#### **CMSIS-Zone – Generator example: SAU Regions**

Derived SAU regions for TrustZone configuration

#### **Template**

```
<e>Initialize SAU Region ${sauRegion?index}
 97 //
         <i> Setup SAU Region ${sauRegion?index} memory attributes
 98 //
 99*/
100 #define SAU INIT REGION${sauRegion?index} ${sauRegion.init}
101
102/*
103//
           <o>Start Address <0-0xFFFFFE0>
104 */
105 #define SAU INIT START$ { sauRegion?index }
                                                  ${num2hex(sauRegi
106
107 /*
108 //
           <o>End Address <0x1F-0xFFFFFFFF</pre>
109 */
110 #define SAU INIT END${sauRegion?index}
                                                  ${num2hex(max(sat
111
112/*
113//
          <o>Region is
114//
               <0=>Non-Secure
115 //
            <1=>Secure, Non-Secure Callable
116 */
117 #define SAU INIT NSC$ { sauRegion?index }
                                                  ${sauRegion.nsc}
118 /*
110 // //->
```

#### **Generator Output**

```
<e>Initialize SAU Region 0
45 //
        <i>Setup SAU Region 0 memory attributes
47 */
48 #define SAU INIT REGIONO
49
50⊝ /*
51 //
          <o>Start Address <0-0xFFFFFE0>
52 */
53 #define SAU INIT START0
                               0x001FF000
                                               /* start address
54
55⊜ /*
56 //
          <o>End Address <0x1F-0xFFFFFFFF</pre>
57 */
58 #define SAU INIT ENDO
                               0x001FFFFF
                                               /* end address of
59
60⊜ /*
61 //
         <o>Region is
62 //
              <0=>Non-Secure
63 //
         <1=>Secure, Non-Secure Callable
65 #define SAU INIT NSC0
669 /*
67 11
```



#### RTX – RTOS with optional process isolation





RTX optional uses the Protection Unit (MPU) of Cortex-M processors

The MPU isolates processes and protects from incorrect accesses to data and peripherals

CMSIS-Zone simplifies the setup of MPU protected execution zones





# Summary

Reinhard Keil Sr. Director Embedded Tools

# Simplify software development for complex systems

CMSIS-Zone is design to configure security and/or complex multi-processor systems

- Specifies resources (processor, memory, peripherals)
- Generates hardware configuration files

- Working on examples for Musca-A1, i.MX7
- CMSIS-Zone Prototype available in April 2018





#### **Example with RTOS and MPU setup**



Add memory protection unit to extend security to process/thread execution



CMSIS-Zone can be used to generate setup of single core systems.

Utilizes Cortex-M processor features:

- MPU setup for process isolation
- SAU setup for Cortex-M33



# **Platform Security Architecture - Standardized Interfaces**

# PSA specifies interfaces to decouple components.

- Enables reuse of components in other device platforms
- Reduces integration effort

# Partners can provide alternative implementations.

 Necessary to address different cost, footprint, regulatory or security needs

PSA provides an architectural specification.

Hardware, firmware and process requirements and interfaces





Thank You! Danke! Merci! 谢谢! ありがとう! **Gracias!** Kiitos!

