### BASIC INSTRUCTIONS

| AND<br>TAD<br>ISZ<br>DCA<br>JMS<br>JMP<br>IOT<br>OPR | 0000<br>1000<br>2000<br>3000<br>4000<br>5000<br>6000<br>7000 | logical AND 2's complement add increment, and skip if zero deposit and clear AC jump to subroutine jump in/out transfer operate | 2.6<br>2.6<br>2.6<br>2.6<br>2.6<br>1.2<br>— |
|------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
|                                                      |                                                              |                                                                                                                                 |                                             |



## Memory Reference Instruction Bit Assignments

# GROUP 1 OPERATE MICROINSTRUCTIONS (1.2µsec)

| GROUP 1 0 1 2 3 4 5 6 7 8 9 10 11 1 1 0 CLA CLL CMA CML RAR RAL 0 IAC | NOP<br>CLA<br>CLL<br>CMA<br>CML<br>RAR<br>RAL<br>RTR<br>RTL<br>IAC<br>BSW | 7000<br>7200<br>7100<br>7040<br>7020<br>7010<br>7004<br>7012<br>7006<br>7001<br>7002 |   | no operation clear AC clear link complement AC complement link rotate AC and link right one rotate AC and link right two rotate AC and link left two increment AC swap bytes in AC |     |     |     |   |   | Seq | uence<br>1<br>1<br>2<br>2<br>4<br>4<br>4<br>4<br>4<br>4 |
|-----------------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|---|---|-----|---------------------------------------------------------|
| 1 1 1 0 CLA CLL CMA CML RAR RAL 0 TAC                                 |                                                                           |                                                                                      |   |                                                                                                                                                                                    |     |     |     |   |   |     |                                                         |
|                                                                       | 0 1                                                                       | 2                                                                                    | 3 | 4                                                                                                                                                                                  | 5   | 6   | 7   | 8 | 9 | 10  | 11                                                      |
|                                                                       | 1 1                                                                       | 1                                                                                    | 0 | CLA                                                                                                                                                                                | CLL | СМА | CML |   |   | 0   | IAC                                                     |

### Logical Sequences:

BSW IF BITS 8 & 9 ARE 0

1—CLA, CLL 2—CMA, CML 3—IAC 4—RAR, RAL, RTR, RTL, BSW

Group 1 Operate Instruction Bit Assignments

COPYRIGHT ©1974 DIGITAL EQUIPMENT CORPORATION

## GROUP 2 OPERATE MICROINSTRUCTIONS (1.2µsec)

| SMA<br>SZA<br>SPA<br>SNA<br>SNL<br>SZL<br>SKP<br>OSR<br>HLT<br>CLA | . 2 | 7500<br>7440<br>7510<br>7450<br>7420<br>7430<br>7410<br>7404<br>7402<br>7600 | skip on zero AC skip on plus AC skip on non-zero AC skip on non-zero Ink skip on zero link skip on zero link skip on zero link skip unconditionally inclusive OR, switch register with AC halts the program clear AC |     |            |            |            |   |     | Seq | uence 1 1 1 1 1 1 3 3 2 |
|--------------------------------------------------------------------|-----|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------|------------|------------|---|-----|-----|-------------------------|
| 0                                                                  | 1   | 2                                                                            | 3                                                                                                                                                                                                                    | 4   | 5          | 6          | 7          | 8 | 9   | 10  | 11                      |
| 1                                                                  | 1   | 1                                                                            | 1                                                                                                                                                                                                                    | CLA | SMA<br>SPA | SZA<br>SNA | SNL<br>SZL | 0 | OSR | HLT | 0                       |

#### Logical Sequences:

1 (Bit 8 is Zero)—Either SMA or SZA or SNL 1 (Bit 8 is One)—Both SPA and SNA and SZL —CLA 3 —OSR, HLT

### Group 2 Operate Instruction Bit Assignments

## COMBINED OPERATE MICROINSTRUCTIONS (1.2µsec.)