

# 1.8V to 3.3V, Micro-Power, ±15kV ESD, +125°C, Slew Rate Limited, RS-485/RS-422 Transceivers

### ISL32600E, ISL32601E, ISL32602E, ISL32603E

The Intersil ISL32600E, ISL32601E, ISL32602E and ISL32603E are  $\pm 15 \text{kV}$  IEC61000 ESD protected, micro power, wide supply range transceivers for differential communication. The ISL32600E and ISL32601E operate with  $V_{CC} \geq 2.7 \text{V}$  and have maximum supply currents as low as  $100 \mu \text{A}$  with both the transmitter (Tx) and receiver (Rx) enabled. The ISL32602E and ISL32603E operate with supply voltages as low as 1.8V. These transceivers have very low bus currents, so they present less than a "1/8 unit load" to the bus. This allows more than 256 transmitters on the network, without violating the RS-485 specification's 32 unit load maximum.

Rx inputs feature symmetrical switching thresholds, and up to 65mV of hysteresis, to improve noise immunity and to reduce duty cycle distortion in the presence of slow moving input signals (see Figure 9). The Rx input common mode range is the full -7V to +12V RS-485 range for supply voltages ≥ 3V.

Hot Plug circuitry ensures that the Tx and Rx outputs remain in a high impedance state while the power supply stabilizes.

This transceiver family utilizes slew rate limited drivers, which reduce EMI, and minimize reflections from improperly terminated transmission lines, or unterminated stubs in multidrop and multipoint applications.

The ISL32600E and ISL32602E are configured for full duplex (separate Rx input and Tx output pins) applications. The half duplex versions multiplex the Rx inputs and Tx outputs to allow transceivers with output disable functions in 8 Ld packages. See Table 1 for a summary of each device's features.

#### **Features**

- Single 1.8V, 3V, or 3.3V Supply
- Low Supply Currents . . . . . . ISL32601E, 100μA (Max) @ 3V
   . . . . . ISL32603E, 150μA (Max) @ 1.8V
  - Ultra Low Shutdown Supply Current ...... 10nA
- IEC61000 ESD Protection on RS-485 I/O Pins .....±15kV
  - Class 3 ESD Levels on all Other Pins..... >8kV HBM
- Symmetrical Switching Thresholds for Less Duty Cycle Distortion (See Figure 9)
- Up to 65mV Hysteresis for Improved Noise Immunity
- · Data Rates from 128kbps to 460kbps
- Specified for +125°C Operation
- 1/8 Unit Load Allows up to 256 Devices on the Bus
- -7V to +12V Common Mode Input/Output Voltage Range (V<sub>CC</sub> ≥ 3V)
- . Half and Full Duplex Pinouts; Three State Rx and Tx Outputs
- 5V Tolerant Logic Inputs
- Tiny MSOP Packages Consume 50% Less Board Space

### **Applications**

- Differential Sensor Interfaces
- Process Control Networks
- · Security Camera Networks
- Building Environmental Control/Lighting Systems



FIGURE 1. ISL32600E AND ISL32601E HAVE A 9.6kbps

OPERATING I<sub>CC</sub> LOWER THAN THE STATIC I<sub>CC</sub> OF

MANY EXISTING 3V TRANSCEIVERS



FIGURE 2. ISL32602E AND ISL32603E WITH  $V_{CC}$  = 1.8V REDUCE OPERATING  $I_{CC}$  BY A FACTOR OF 25 TO 40, COMPARED WITH  $I_{CC}$  AT  $V_{CC}$  = 3.3V

**TABLE 1. SUMMARY OF FEATURES** 

| PART<br>NUMBER | SUPPLY<br>RANGE (V) | HALF/FULL<br>DUPLEX | DATA RATE<br>(kbps) | SLEW-RATE<br>LIMITED? | HOT<br>PLUG? | # DEVICES<br>ON BUS | RX/TX<br>ENABLE? | QUIESCENT<br>I <sub>CC</sub> (µA) | LOW POWER SHUTDOWN? | PIN<br>COUNT |
|----------------|---------------------|---------------------|---------------------|-----------------------|--------------|---------------------|------------------|-----------------------------------|---------------------|--------------|
| ISL32600E      | 2.7 to 3.6          | FULL                | 128 - 256           | YES                   | YES          | 256                 | YES              | 60 @ 3V                           | YES                 | 10, 14       |
| ISL32601E      | 2.7 to 3.6          | HALF                | 128 - 256           | YES                   | YES          | 256                 | YES              | 60 @ 3V                           | YES                 | 8            |
| ISL32602E      | 1.8 to 3.6          | FULL                | 256 - 460           | YES                   | YES          | 256                 | YES              | 105 @ 1.8V                        | YES                 | 10, 14       |
| ISL32603E      | 1.8 to 3.6          | HALF                | 256 - 460           | YES                   | YES          | 256                 | YES              | 105 @ 1.8V                        | YES                 | 8            |

### **Pin Configurations**







### **Ordering Information**

| PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # |
|--------------------------------|-----------------|---------------------|----------------------|----------------|
| ISL32600EFBZ                   | 32600EFBZ       | -40 to +125         | 14 Ld SOIC           | M14.15         |
| ISL32600EFUZ                   | 32600           | -40 to +125         | 10 Ld MSOP           | M10.118        |
| ISL32601EFBZ                   | 32601 EFBZ      | -40 to +125         | 8 Ld SOIC            | M8.15          |
| ISL32601EFUZ                   | 32601           | -40 to +125         | 8 Ld MSOP            | M8.118         |
| ISL32602EFBZ                   | 32602EFBZ       | -40 to +125         | 14 Ld SOIC           | M14.15         |
| ISL32602EFUZ                   | 32602           | -40 to +125         | 10 Ld MSOP           | M10.118        |
| ISL32603EFBZ                   | 32603 EFBZ      | -40 to +125         | 8 Ld SOIC            | M8.15          |
| ISL32603EFUZ                   | 32603           | -40 to +125         | 8 Ld MSOP            | M8.118         |

#### NOTES:

- 1. Add "-T" (full reel) or -T7A (250 piece reel) suffix for tape and reel. Please refer to TB347 for details on reel specifications.
- 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
- 3. For Moisture Sensitivity Level (MSL), please see device information page for <a href="ISL32600E">ISL32601E</a>, <a href="ISL32602E">ISL32603E</a>. For more information on MSL please see tech brief <a href="IB363">IB363</a>.

### **Truth Tables**

| TRANSMITTING |        |         |          |          |  |  |  |
|--------------|--------|---------|----------|----------|--|--|--|
|              | INPUTS | OUTPUTS |          |          |  |  |  |
| RE           | DE     | DI      | Z        | Y        |  |  |  |
| х            | 1      | 1       | 0        | 1        |  |  |  |
| Х            | 1      | 0       | 1        | 0        |  |  |  |
| 0            | 0      | х       | High-Z   | High-Z   |  |  |  |
| 1            | 0      | х       | High-Z * | High-Z * |  |  |  |

NOTE: \*Shutdown Mode (See Note 11).

# Truth Tables (continued)

| RECEIVING |                   |                   |             |          |  |  |  |  |
|-----------|-------------------|-------------------|-------------|----------|--|--|--|--|
|           | INPUTS            |                   |             |          |  |  |  |  |
| RE        | DE<br>Half Duplex | DE<br>Full Duplex | A-B         | RO       |  |  |  |  |
| 0         | 0                 | Х                 | ≥ 0.2V      | 1        |  |  |  |  |
| 0         | 0                 | Х                 | ≤ -0.2V     | 0        |  |  |  |  |
| 0         | 0                 | х                 | Inputs Open | 1        |  |  |  |  |
| 1         | 0                 | 0                 | Х           | High-Z * |  |  |  |  |
| 1         | 1                 | 1                 | Х           | High-Z   |  |  |  |  |

NOTE: \*Shutdown Mode (See Note 11).

# **Pin Descriptions**

| PIN             | 8 LD<br>PACKAGE | 10 LD<br>PACKAGE | 14 LD<br>PACKAGE | FUNCTION                                                                                                                                                                                                 |
|-----------------|-----------------|------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO              | 1               | 1                | 2                | Receiver output: If A-B $\geq$ 200mV, RO is high; If A-B $\leq$ -200mV, RO is low; RO = High if A and B are unconnected (floating).                                                                      |
| RE              | 2               | 2                | 3                | Receiver output enable. RO is enabled when $\overline{RE}$ is low; RO is high impedance when $\overline{RE}$ is high. If the Rx enable function isn't required, connect $\overline{RE}$ directly to GND. |
| DE              | 3               | 3                | 4                | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high, and are high impedance when DE is low. If the Tx enable function isn't required, connect DE to $V_{CC}$ .            |
| DI              | 4               | 4                | 5                | Driver input. A low on DI forces output Y low and output Z high. Similarly, a high on DI forces output Y high and output Z low.                                                                          |
| GND             | 5               | 5                | 6, 7             | Ground connection.                                                                                                                                                                                       |
| A/Y             | 6               | -                | -                | $\pm 15$ kV IEC61000 ESD Protected RS-485/422 level, noninverting receiver input and noninverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.                                  |
| B/Z             | 7               | -                | -                | $\pm 15$ kV IEC61000 ESD Protected RS-485/422 level, Inverting receiver input and inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.                                        |
| Α               | -               | 9                | 12               | ±15kV IEC61000 ESD Protected RS-485/422 level, noninverting receiver input.                                                                                                                              |
| В               | -               | 8                | 11               | ±15kV IEC61000 ESD Protected RS-485/422 level, inverting receiver input.                                                                                                                                 |
| Y               | -               | 6                | 9                | ±15kV IEC61000 ESD Protected RS-485/422 level, noninverting driver output.                                                                                                                               |
| Z               | -               | 7                | 10               | ±15kV IEC61000 ESD Protected RS-485/422 level, inverting driver output.                                                                                                                                  |
| v <sub>cc</sub> | 8               | 10               | 14               | System power supply input (2.7V to 3.6V for ISL32600E and ISL32601E; 1.8V to 3.6V for ISL32602E and ISL32603E).                                                                                          |
| NC              | -               | -                | 1, 8, 13         | No Internal Connection.                                                                                                                                                                                  |

# **Typical Operating Circuits**

#### HALF DUPLEX NETWORK USING ISL32603E



#### **FULL DUPLEX NETWORK USING ISL32600E**



#### **Absolute Maximum Ratings**

| V <sub>CC</sub> to GND                                        |
|---------------------------------------------------------------|
| DI, DE, RE                                                    |
| Input/Output Voltages                                         |
| A, B,8V to +13V                                               |
| A/Y, B/Z, Y, Z ( $V_{CC}$ = 0V or $\geq$ 3V)8V to +13V        |
| A/Y, B/Z, Y, Z (1.8V $\leq$ V <sub>CC</sub> $<$ 3V)8V to +11V |
| RO0.3V to (V <sub>CC</sub> +0.3V)                             |
| Short Circuit Duration                                        |
| Y, Z Indeterminate                                            |
| ESD Rating See Specification Table                            |
| Latch-up (per JESD78, Level 2, Class A)+125°C                 |

#### **Thermal Information**

| Thermal Resistance (Typical, Notes 4, 5)  | $\theta_{JA}$ (°C/W) | $\theta_{JC}$ (°C/W) |
|-------------------------------------------|----------------------|----------------------|
| 8 Ld SOIC Package                         | 105                  | 47                   |
| 8 Ld MSOP Package                         | 140                  | 40                   |
| 10 Ld MSOP Package                        | 160                  | 59                   |
| 14 Ld SOIC Package                        | 128                  | 39                   |
| Maximum Junction Temperature (Plastic Pac | kage)                | +150°C               |
| Maximum Storage Temperature Range         | 6                    | 5°C to +150°C        |
| Pb-free reflow profile                    |                      | see link below       |
| http://www.intersil.com/pbfree/Pb-FreeRe  | eflow.asp            |                      |

#### **Recommended Operating Conditions**

| Supply Voltage Range         |                           |
|------------------------------|---------------------------|
| ISL32600E, ISL32601E         | 3V to 3.3V                |
| ISL32602E, ISL32603E         | 1.8V to 3.3V              |
| Differential Load Resistance |                           |
| ISL32600E, ISL32601E         | $60\Omega$ or $120\Omega$ |
| ISL32602E, ISL32603E ≥       | 10kΩ @ 1.8V; 120Ω @ 3.3V  |

### **Recommended Operating Conditions (continued)**

| 7V to +12V     |
|----------------|
|                |
| 2V to +2V      |
| 7V to +12V     |
| 10°C to +125°C |
|                |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty.

#### NOTES

- 4. θ<sub>JA</sub> is measured with the component mounted on a high effective thermal conductivity test board in free air. See Tech Brief TB379 for details.
- 5. For  $\theta_{\text{IC}}$  the "case temp" location is taken at the package top center.

**Electrical Specifications ISL32600E, ISL32601E:** Test Conditions:  $V_{CC} = 2.7V$  to 3.6V; Typicals are at  $V_{CC} = 3V$ ,  $T_A = +25$ °C; Unless Otherwise Specified. **Boldface limits apply over the operating temperature range**. (Note 6)

| PARAMETER                                                                                         | SYMBOL           | TEST CONDITIONS                                                           |                                                                                 | TEMP<br>(°C) | MIN<br>(Note 15) | TYP  | MAX<br>(Note 15) | UNITS |
|---------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------|------------------|------|------------------|-------|
| DC CHARACTERISTICS                                                                                |                  |                                                                           |                                                                                 |              |                  |      |                  |       |
| Driver Differential V <sub>OUT</sub>                                                              | V <sub>OD</sub>  | $R_L = 100\Omega (RS-422) (F$                                             | Figure 3A, V <sub>CC</sub> ≥ 3.15V)                                             | Full         | 1.95             | 2.1  | -                | V     |
|                                                                                                   |                  | $R_L = 54\Omega  (RS-485)$                                                | V <sub>CC</sub> = 2.7V                                                          | Full         | 1.2              | 1.5  | V <sub>CC</sub>  | V     |
|                                                                                                   |                  | (Figure 3A)                                                               | V <sub>CC</sub> ≥ 3V                                                            | Full         | 1.4              | 1.7  | V <sub>CC</sub>  | V     |
|                                                                                                   |                  | No Load                                                                   | -                                                                               | Full         | -                | -    | V <sub>CC</sub>  | V     |
|                                                                                                   |                  | $R_L = 60\Omega$ , $-7V \le V_{CM} \le 12V$ (Figure 3B, $V_{CC} \ge 3V$ ) |                                                                                 | Full         | 1.3              | -    | -                | V     |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for<br>Complementary Output States | ΔV <sub>OD</sub> | $R_L$ = 54Ω or 100Ω (Figure 3A)                                           |                                                                                 | Full         | -                | 0.01 | 0.2              | V     |
| Driver Common-Mode V <sub>OUT</sub>                                                               | V <sub>oc</sub>  | $R_L = 54\Omega$ or $100\Omega$ (Figure 3A)                               |                                                                                 | Full         | -                | -    | 3                | V     |
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States  | ΔV <sub>OC</sub> | $R_L = 54\Omega$ or $100\Omega$ (Fig                                      | gure 3A)                                                                        | Full         | -                | 0.01 | 0.2              | V     |
| Output Leakage Current (Y, Z) (Full                                                               | I <sub>OZD</sub> | DE = 0V, V <sub>CC</sub> = 0V                                             | V <sub>IN</sub> = 12V (V <sub>CC</sub> ≥ 3V)                                    | Full         | -                | 3    | 60               | μΑ    |
| Duplex Versions Only)                                                                             |                  | $(-7V \le V_{IN} \le 12V)$ or $2.7V \le V_{CC} \le 3.6V$                  | $V_{IN} = 10V (V_{CC} = 2.7V)$                                                  | Full         | -                | 3    | 60               | μΑ    |
|                                                                                                   |                  |                                                                           | V <sub>IN</sub> = -7V                                                           | Full         | -30              | -10  | -                | μΑ    |
| Driver Short-Circuit Current,<br>V <sub>O</sub> = High or Low                                     | I <sub>OSD</sub> | DE = $V_{CC}$ , $-7V \le V_Y$ or $V_Y$                                    | DE = $V_{CC}$ , -7V $\leq$ V <sub>Y</sub> or V <sub>Z</sub> $\leq$ 12V (Note 8) |              | -                | -    | ±250             | mA    |
| Logic Input High Voltage                                                                          | V <sub>IH</sub>  | DI, DE, RE                                                                |                                                                                 | Full         | 2                | -    | -                | V     |
| Logic Input Low Voltage                                                                           | V <sub>IL</sub>  | DI, DE, RE                                                                |                                                                                 | Full         | -                | -    | 0.7              | V     |
| Logic Input Current                                                                               | I <sub>IN1</sub> | $DI = DE = \overline{RE} = OV \text{ or } V$                              | CC (Note 14)                                                                    | Full         | -1               | -    | 1                | μA    |

**Electrical Specifications ISL32600E, ISL32601E:** Test Conditions:  $V_{CC} = 2.7V$  to 3.6V; Typicals are at  $V_{CC} = 3V$ ,  $T_A = +25$  °C; Unless Otherwise Specified. **Boldface limits apply over the operating temperature range.** (Note 6) **(Continued)** 

| PARAMETER                                               | SYMBOL                          | TEST CO                                                              | NDITIONS                                                       | TEMP<br>(°C) | MIN<br>(Note 15)      | TYP  | MAX<br>(Note 15) | UNITS |
|---------------------------------------------------------|---------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|--------------|-----------------------|------|------------------|-------|
| Input Current (A, B, A/Y, B/Z)                          | I <sub>IN2</sub>                | DE = 0V, $V_{CC} = 0V$<br>(-7V $\leq V_{IN} \leq 12V$ ) or           | $V_{IN} = 12V (V_{CC} \ge 2.7V $ for A, B)                     | Full         | -                     | 80   | 125              | μΑ    |
|                                                         |                                 | 2.7V ≤ V <sub>CC</sub> ≤ 3.6V                                        | V <sub>IN</sub> = 12V (V <sub>CC</sub> ≥ 3V for A/Y, B/Z)      | Full         | -                     | 80   | 125              | μΑ    |
|                                                         |                                 |                                                                      | V <sub>IN</sub> = 10V (V <sub>CC</sub> = 2.7V<br>for A/Y, B/Z) | Full         | -                     | 80   | 125              | μΑ    |
|                                                         |                                 |                                                                      | V <sub>IN</sub> = -7V                                          | Full         | -100                  | -50  | -                | μΑ    |
| Receiver Differential Threshold<br>Voltage              | V <sub>TH</sub>                 | -7V ≤ V <sub>CM</sub> ≤ 12V                                          |                                                                | Full         | -200                  | 0    | 200              | mV    |
| Receiver Input Hysteresis                               | ΔV <sub>TH</sub>                | -7V ≤ V <sub>CM</sub> ≤ 12V                                          |                                                                | Full         | -                     | 40   | -                | mV    |
| Receiver Output High Voltage                            | V <sub>OH</sub>                 | I <sub>O</sub> = -4mA, V <sub>ID</sub> = 200m                        | V                                                              | Full         | V <sub>CC</sub> - 0.5 | -    | -                | ٧     |
| Receiver Output Low Voltage                             | V <sub>OL</sub>                 | I <sub>O</sub> = 4mA, V <sub>ID</sub> = -200m                        | V                                                              | Full         | -                     | -    | 0.4              | V     |
| Three-State (high impedance)<br>Receiver Output Current | I <sub>OZR</sub>                | $0V \le V_0 \le V_{CC}, \overline{RE} = V_{CC}$                      | 3                                                              | Full         | -1                    | -    | 1                | μΑ    |
| Receiver Short-Circuit Current                          | I <sub>OSR</sub>                | $0V \le V_O \le V_{CC}$                                              |                                                                | Full         | -                     | 30   | ±60              | mA    |
| SUPPLY CURRENT                                          | L                               |                                                                      |                                                                |              | 1                     |      |                  |       |
| No-Load Supply Current (Note 7)                         | Icc                             | DI = OV or V <sub>CC</sub> ,                                         | V <sub>CC</sub> = 3V                                           | Full         | -                     | 60   | 100              | μΑ    |
|                                                         | $DE = V_0$ $V_{CC}$             | $DE = V_{CC}$ , $\overline{RE} = 0V$ or $V_{CC}$                     | V <sub>CC</sub> = 3.6V                                         | Full         | -                     | 70   | 120              | μΑ    |
|                                                         |                                 | DI = OV or $\underline{V_{CC}}$ , Rx Only                            | V <sub>CC</sub> = 3V                                           | Full         | -                     | 42   | 65               | μΑ    |
|                                                         |                                 | $(DE = OV, \overline{RE} = OV)$                                      | V <sub>CC</sub> = 3.6V                                         | Full         | -                     | 46   | 80               | μΑ    |
| Shutdown Supply Current                                 | I <sub>SHDN</sub>               | $DE = OV, \overline{RE} = V_{CC}, DI =$                              | OV or V <sub>CC</sub>                                          | Full         | -                     | 0.01 | 1                | μΑ    |
| ESD PERFORMANCE                                         |                                 |                                                                      |                                                                |              |                       |      |                  |       |
| RS-485 Pins (A, Y, B, Z, A/Y, B/Z)                      |                                 | IEC61000-4-2, Air-Gap                                                | Discharge Method                                               | 25           | -                     | ±15  | -                | kV    |
|                                                         |                                 | IEC61000-4-2, Contact                                                | Discharge Method                                               | 25           | -                     | ±8   | -                | kV    |
|                                                         |                                 | Human Body Model, From Bus Pins to GND                               |                                                                | 25           | -                     | ±15  | -                | kV    |
| All Pins                                                |                                 | HBM, per MIL-STD-883                                                 | Method 3015                                                    | 25           | -                     | ±8   | -                | kV    |
|                                                         |                                 | Machine Model                                                        |                                                                | 25           | -                     | 400  | -                | ٧     |
| SWITCHING CHARACTERISTICS                               | I                               | T.                                                                   |                                                                |              | 1                     |      | 1                |       |
| Maximum Data Rate                                       | f <sub>MAX</sub>                | $R_{DIFF} = 54\Omega$ ,                                              | V <sub>CC</sub> = 2.7V                                         | Full         | 128                   | -    | -                | kbps  |
|                                                         |                                 | (Figures 6, 7)                                                       | V <sub>CC</sub> ≥ 3V                                           | Full         | 256                   | -    | -                | kbps  |
| Driver Differential Output Delay                        | t <sub>DD</sub>                 | $R_{DIFF} = 54\Omega$ , $C_D = 50$ pl                                | F (Figure 4)                                                   | Full         | -                     | 340  | 600              | ns    |
| Driver Differential Output Skew                         | tSKEW                           | $R_{DIFF} = 54\Omega$ , $C_D = 50$ pl                                | F (Figure 4)                                                   | Full         | -                     | 1    | 30               | ns    |
| Driver Differential Rise or Fall Time                   | t <sub>R</sub> , t <sub>F</sub> | $R_{DIFF} = 54\Omega$ , $C_D = 50$ pl                                | F (Figure 4)                                                   | Full         | 200                   | 400  | 1000             | ns    |
| Driver Enable to Output High                            | t <sub>ZH</sub>                 | $R_L = 1k\Omega$ , $C_L = 50pF$ , $SW = GND$ (Figure 5), (Note 9)    |                                                                | Full         | -                     | -    | 1000             | ns    |
| Driver Enable to Output Low                             | t <sub>ZL</sub>                 | $R_L = 1k\Omega$ , $C_L = 50pF$ , $SW = V_{CC}$ (Figure 5), (Note 9) |                                                                | Full         | -                     | -    | 1000             | ns    |
| Driver Disable from Output High                         | t <sub>HZ</sub>                 | $R_L = 1k\Omega$ , $C_L = 50pF$ , S                                  | W = GND (Figure 5)                                             | Full         | -                     | -    | 150              | ns    |
| Driver Disable from Output Low                          | t <sub>LZ</sub>                 | $R_L = 1k\Omega$ , $C_L = 50pF$ , S                                  | W = V <sub>CC</sub> (Figure 5)                                 | Full         | -                     | -    | 150              | ns    |
| Driver Enable from Shutdown to Output High              | t <sub>ZH(SHDN)</sub>           | $R_L = 1k\Omega, C_L = 50pF, SV$<br>(Notes 11, 12)                   | W = GND (Figure 5),                                            | Full         | -                     | -    | 10               | μs    |

**Electrical Specifications ISL32600E, ISL32601E:** Test Conditions:  $V_{CC} = 2.7V$  to 3.6V; Typicals are at  $V_{CC} = 3V$ ,  $T_A = +25$ °C; Unless Otherwise Specified. **Boldface limits apply over the operating temperature range.** (Note 6) **(Continued)** 

| PARAMETER                                           | SYMBOL                              | TEST CONDITIONS                                                            | TEMP<br>(°C) | MIN<br>(Note 15) | ТҮР | MAX<br>(Note 15) | UNITS |
|-----------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------|--------------|------------------|-----|------------------|-------|
| Driver Enable from Shutdown to<br>Output Low        | tzl(SHDN)                           | $R_L = 1k\Omega$ , $C_L = 50pF$ , $SW = V_{CC}$ (Figure 5), (Notes 11, 12) | Full         | -                | -   | 10               | μs    |
| Time to Shutdown                                    | t <sub>SHDN</sub>                   | (Note 11)                                                                  | Full         | 50               | -   | 600              | ns    |
| Receiver Input to Output Delay                      | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 7)                                                                 | Full         | -                | 750 | 1300             | ns    |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | (Figure 7)                                                                 | Full         | -                | 115 | 300              | ns    |
| Receiver Enable to Output High                      | <sup>t</sup> zH                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 8), (Note 10)         | Full         | -                | -   | 50               | ns    |
| Receiver Enable to Output Low                       | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 8), (Note 10)      | Full         | -                | -   | 50               | ns    |
| Receiver Disable from Output High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8)                      | Full         | -                | 12  | 50               | ns    |
| Receiver Disable from Output Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 8)                 | Full         | -                | 13  | 50               | ns    |
| Receiver Enable from Shutdown to<br>Output High     | t <sub>ZH(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = GND$ (Figure 8), (Notes 11, 13)    | Full         | -                | -   | 12               | μs    |
| Receiver Enable from Shutdown to Output Low         | t <sub>ZL(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 8), (Notes 11, 13) | Full         | -                | -   | 12               | μs    |

#### NOTES:

- 6. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 7. Supply current specification is valid for loaded drivers when DE = 0V.
- 8. Applies to peak current. See "Typical Performance Curves" starting on page 14 for more information.
- 9. When testing this parameter, keep  $\overline{RE}$  = 0 to prevent the device from entering SHDN.
- 10. When testing this parameter, the RE signal high time must be short enough (typically <100ns) to prevent the device from entering SHDN.
- 11. Devices are put into shutdown by bringing  $\overline{RE}$  high and DE low. If the inputs are in this state for less than 50ns, the parts are guaranteed not to enter shutdown. If the inputs are in this state for at least 600ns (1200ns if V<sub>CC</sub>=1.8V), the parts are guaranteed to have entered shutdown. See "Low Power Shutdown Mode" on page 13.
- 12. Keep RE = V<sub>CC</sub>, and set the DE signal low time >600ns (1200ns if V<sub>CC</sub>=1.8V) to ensure that the device enters SHDN.
- 13. Set the  $\overline{RE}$  signal high time >600ns (1200ns if  $V_{CC}$ =1.8V) to ensure that the device enters SHDN.
- 14. If the Tx or Rx enable function isn't needed, connect the enable pin to the appropriate supply (see "Pin Descriptions" on page 3).
- 15. Compliance to data sheet limits is assured by one or more methods: production test, characterization and/or design.

# **Electrical Specifications ISL32602E, ISL32603E:** Test Conditions: $V_{CC} = 1.8V$ to 3.6V; Typicals are at $V_{CC} = 1.8V$ , $T_A = +25$ °C; Unless Otherwise Specified. **Boldface limits apply over the operating temperature range.** (Note 6)

| PARAMETER                                                                                         | SYMBOL           | TEST CONDITIONS                                                           |                               | TEMP<br>(°C) | MIN<br>(Note 15) | TYP  | MAX<br>(Note 15) | UNITS |
|---------------------------------------------------------------------------------------------------|------------------|---------------------------------------------------------------------------|-------------------------------|--------------|------------------|------|------------------|-------|
| DC CHARACTERISTICS                                                                                | 1                |                                                                           |                               | '            |                  |      | '                | •     |
| Driver Differential V <sub>OUT</sub> V <sub>OD</sub>                                              | V <sub>OD</sub>  | R <sub>L</sub> = 100Ω (RS-422)<br>(Figure 3A)                             | V <sub>CC</sub> = 1.8V        | Full         | 0.8              | 0.9  | -                | ٧     |
|                                                                                                   |                  |                                                                           | V <sub>CC</sub> ≥ 3.15V       | Full         | 1.95             | 2.25 | -                | ٧     |
|                                                                                                   |                  | No Load, V <sub>CC</sub> = 1.8V                                           |                               | Full         | 1.1              | 1.4  | V <sub>CC</sub>  |       |
|                                                                                                   |                  | R <sub>L</sub> = 54Ω (RS-485) (Figure 3A, $V_{CC} \ge 3V$ )               |                               | Full         | 1.5              | 1.95 | -                | ٧     |
|                                                                                                   |                  | $R_L = 60\Omega$ , $-7V \le V_{CM} \le 12V$ (Figure 3B, $V_{CC} \ge 3V$ ) |                               | Full         | 1.3              | -    | -                | V     |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for<br>Complementary Output States | ΔV <sub>OD</sub> | $R_L = 100\Omega$ (Figure 3A)                                             |                               | Full         | -                | 0.01 | 0.2              | V     |
| Driver Common-Mode V <sub>OUT</sub>                                                               | v <sub>oc</sub>  | $R_L = 100\Omega$ (Figure 3A)                                             | $R_L = 100\Omega$ (Figure 3A) |              | -                | -    | 3                | ٧     |

**Electrical Specifications ISL32602E, ISL32603E:** Test Conditions:  $V_{CC} = 1.8V$  to 3.6V; Typicals are at  $V_{CC} = 1.8V$ ,  $T_A = +25$ °C; Unless Otherwise Specified. **Boldface limits apply over the operating temperature range**. (Note 6) **(Continued)** 

| PARAMETER                                                                                        | SYMBOL            | TEST CONDITIONS $R_{L} = 100\Omega \text{ (Figure 3A)}$                                                                                                                |                                                             | TEMP<br>(°C) | MIN<br>(Note 15)      | TYP  | MAX<br>(Note 15) | UNITS |
|--------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------------|-----------------------|------|------------------|-------|
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States | ΔV <sub>OC</sub>  |                                                                                                                                                                        |                                                             | Full         | -                     | 0.01 | 0.2              | V     |
| Output Leakage Current (Y, Z)                                                                    | I <sub>OZD</sub>  | DE = 0V, $V_{CC}$ = 0V<br>(-7V $\leq$ $V_{IN} \leq$ 12V) or<br>1.8V or                                                                                                 | V <sub>OUT</sub> = 12V (V <sub>CC</sub> ≥ 3V)               | Full         | -                     | 1    | 60               | μΑ    |
| (Full Duplex Versions Only)                                                                      |                   |                                                                                                                                                                        | V <sub>OUT</sub> = 10V (V <sub>CC</sub> = 1.8V)             | Full         | -                     | 1    | 60               | μA    |
|                                                                                                  |                   | 3V ≤ V <sub>CC</sub> ≤ 3.6V                                                                                                                                            | V <sub>OUT</sub> = -7V                                      | Full         | -30                   | -10  | -                | μA    |
| Driver Short-Circuit Current,<br>V <sub>O</sub> = High or Low                                    | I <sub>OSD</sub>  | DE = $V_{CC}$ , $-7V \le V_Y$ or $V_Z \le 12V$ (3.0V $\le V_{CC} \le 3.6V$ ) or $-7V \le V_Y$ or $V_Z \le 10V$ ( $V_{CC} = 1.8V$ ) (Note 8)                            |                                                             | Full         | -                     | -    | ±250             | mA    |
| Logic Input High Voltage                                                                         | V <sub>IH</sub>   | DI, DE, RE                                                                                                                                                             | V <sub>CC</sub> ≥ 1.8V                                      | Full         | 1.26                  | -    | -                | V     |
|                                                                                                  |                   |                                                                                                                                                                        | V <sub>CC</sub> ≥ 3V                                        | Full         | 2                     | -    | -                | ٧     |
| Logic Input Low Voltage                                                                          | $v_{IL}$          | DI, DE, RE                                                                                                                                                             | V <sub>CC</sub> ≥ 1.8V                                      | Full         | -                     | -    | 0.4              | ٧     |
|                                                                                                  |                   |                                                                                                                                                                        | V <sub>CC</sub> ≥ 3V                                        | Full         | -                     | -    | 0.8              | ٧     |
| Logic Input Current                                                                              | I <sub>IN1</sub>  | $DI = DE = \overline{RE} = OV \text{ or } V$                                                                                                                           | CC (Note 14)                                                | Full         | -1                    | -    | 1                | μΑ    |
| Input Current (A, B, A/Y, B/Z)                                                                   | I <sub>IN2</sub>  | DE = 0V, V <sub>CC</sub> = 0V                                                                                                                                          | V <sub>IN</sub> = 12V (A, B Only)                           | Full         | -                     | 80   | 125              | μΑ    |
|                                                                                                  |                   | $(-7V \le V_{IN} \le 12V)$ or 1.8V or $3V \le V_{CC} \le 3.6V$                                                                                                         | $V_{IN} = 12V (V_{CC} \ge 3V \text{ for A/Y}, B/Z)$         | Full         | -                     | 80   | 125              | μА    |
|                                                                                                  |                   |                                                                                                                                                                        | V <sub>IN</sub> = 10V (V <sub>CC</sub> = 1.8V for A/Y, B/Z) | Full         | -                     | 80   | 125              | μΑ    |
|                                                                                                  |                   |                                                                                                                                                                        | V <sub>IN</sub> = -7V                                       | Full         | -100                  | -50  | -                | μΑ    |
| Receiver Differential Threshold<br>Voltage                                                       | V <sub>TH</sub>   | -7V $\leq$ V <sub>Y</sub> or V <sub>Z</sub> $\leq$ 2V at V <sub>CC</sub> = 1.8V or -7V $\leq$ V <sub>Y</sub> or V <sub>Z</sub> $\leq$ 12V at V <sub>CC</sub> $\geq$ 3V |                                                             | Full         | -200                  | 0    | 200              | mV    |
| Receiver Input Hysteresis                                                                        | ΔV <sub>TH</sub>  | -7V $\leq$ V <sub>Y</sub> or V <sub>Z</sub> $\leq$ 2V at V <sub>CC</sub> = 1.8V or -7V $\leq$ V <sub>Y</sub> or V <sub>Z</sub> $\leq$ 12V at V <sub>CC</sub> $\geq$ 3V |                                                             | Full         | -                     | 65   | -                | mV    |
| Receiver Output High Voltage                                                                     | V <sub>OH</sub>   | I <sub>O</sub> = -1mA, V <sub>ID</sub> = 200mV                                                                                                                         |                                                             | Full         | V <sub>CC</sub> - 0.4 | -    | -                | ٧     |
| Receiver Output Low Voltage                                                                      | V <sub>OL</sub>   | I <sub>O</sub> = 2.2mA, V <sub>ID</sub> = -200mV                                                                                                                       |                                                             | Full         | -                     | -    | 0.4              | ٧     |
| Three-State (high impedance)<br>Receiver Output Current                                          | I <sub>OZR</sub>  | $0V \le V_0 \le V_{CC}, \overline{RE} = V_{CC}$                                                                                                                        |                                                             | Full         | -1                    | -    | 1                | μΑ    |
| Receiver Short-Circuit Current                                                                   | I <sub>OSR</sub>  | OV ≤ V <sub>O</sub> ≤ V <sub>CC</sub>                                                                                                                                  |                                                             | Full         | -                     | -    | ±60              | mA    |
| SUPPLY CURRENT                                                                                   |                   | 1                                                                                                                                                                      |                                                             |              |                       |      |                  |       |
| No-Load Supply Current (Note 7)                                                                  | I <sub>CC</sub>   | $DI = OV \text{ or } V_{CC}$                                                                                                                                           | V <sub>CC</sub> = 1.8V                                      | Full         | -                     | 105  | 150              | μΑ    |
|                                                                                                  |                   | DE = $V_{CC}$ , $\overline{RE}$ = 0V or $V_{CC}$                                                                                                                       | V <sub>CC</sub> = 3.6V                                      | Full         | -                     | 150  | 350              | μA    |
|                                                                                                  |                   | DI = OV or V <sub>CC</sub> , Rx Only                                                                                                                                   | V <sub>CC</sub> = 1.8V                                      | Full         | -                     | 90   | 115              | μA    |
|                                                                                                  |                   | (DE = OV,                                                                                                                                                              | V <sub>CC</sub> = 3.6V                                      | Full         | -                     | 125  | 260              | μA    |
|                                                                                                  |                   | RE = 0V)                                                                                                                                                               |                                                             |              |                       | 120  |                  | -     |
| Shutdown Supply Current                                                                          | I <sub>SHDN</sub> | $DE = OV, \overline{RE} = V_{CC}, DI =$                                                                                                                                | = OV or V <sub>CC</sub>                                     | Full         | -                     | -    | 1                | μA    |
| ESD PERFORMANCE                                                                                  | _                 |                                                                                                                                                                        |                                                             | 1            | l                     | 1    | 1                |       |
| RS-485 Pins (A, Y, B, Z, A/Y, B/Z)                                                               |                   | IEC61000-4-2, Air-Gap Discharge Method IEC61000-4-2, Contact Discharge Method                                                                                          |                                                             | 25           | -                     | ±15  | -                | kV    |
|                                                                                                  |                   |                                                                                                                                                                        |                                                             | 25           | -                     | ±8   | -                | kV    |
|                                                                                                  |                   | Human Body Model, From Bus Pins to GND                                                                                                                                 |                                                             | 25           | -                     | ±15  | -                | kV    |
| All Pins                                                                                         |                   | HBM, per MIL-STD-883 Method 3015                                                                                                                                       |                                                             | 25           | -                     | ±8   | -                | kV    |
|                                                                                                  |                   | Machine Model                                                                                                                                                          |                                                             | 25           | -                     | 400  | -                | V     |

**Electrical Specifications ISL32602E, ISL32603E:** Test Conditions:  $V_{CC} = 1.8V$  to 3.6V; Typicals are at  $V_{CC} = 1.8V$ ,  $T_A = +25$ °C; Unless Otherwise Specified. **Boldface limits apply over the operating temperature range**. (Note 6) **(Continued)** 

| PARAMETER                                           | SYMBOL                              | TEST CONDITIONS                                                            |                                                                 | TEMP<br>(°C) | MIN<br>(Note 15) | TYP  | MAX<br>(Note 15) | UNITS |
|-----------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------|--------------|------------------|------|------------------|-------|
| SWITCHING CHARACTERISTICS                           |                                     |                                                                            |                                                                 |              |                  |      |                  |       |
| Maximum Data Rate                                   | f <sub>MAX</sub>                    | (Figures 6, 7)                                                             | V <sub>CC</sub> = 1.8V, R <sub>DIFF</sub> = ∞                   | Full         | 256              | -    | -                | kbps  |
|                                                     |                                     |                                                                            | V <sub>CC</sub> ≥ 3V, R <sub>DIFF</sub> = 54Ω                   | Full         | 460              | -    | -                | kbps  |
| <b>Driver Differential Output Delay</b>             | t <sub>DD</sub>                     | C <sub>D</sub> = 50pF (Figure 4)                                           | V <sub>CC</sub> = 1.8V, R <sub>DIFF</sub> = ∞                   | Full         | -                | 750  | 2600             | ns    |
|                                                     |                                     |                                                                            | V <sub>CC</sub> ≥ 3V, R <sub>DIFF</sub> = 54Ω                   | Full         | -                | 350  | 1500             | ns    |
| Driver Differential Output Skew                     | tskew                               | C <sub>D</sub> = 50pF (Figure 4)                                           | V <sub>CC</sub> = 1.8V, R <sub>DIFF</sub> = ∞                   | Full         | -                | 120  | 220              | ns    |
|                                                     |                                     |                                                                            | $V_{CC} \ge 3V$ , $R_{DIFF} = 54\Omega$                         | Full         | -                | 2    | 100              | ns    |
| Driver Differential Rise or Fall Time               | t <sub>R</sub> , t <sub>F</sub>     | C <sub>D</sub> = 50pF (Figure 4)                                           | V <sub>CC</sub> = 1.8V, R <sub>DIFF</sub> = ∞                   | Full         | 150              | 1700 | 4500             | ns    |
|                                                     |                                     |                                                                            | $V_{CC} \ge 3V$ , $R_{DIFF} = 54\Omega$                         | Full         | 200              | 400  | 900              | ns    |
| Driver Enable to Output High                        | t <sub>ZH</sub>                     | $R_L = 1k\Omega, C_L = 50pF, S$<br>(Note 9)                                | $R_L = 1k\Omega$ , $C_L = 50pF$ , SW = GND (Figure 5), (Note 9) |              | -                | -    | 3000             | ns    |
| Driver Enable to Output Low                         | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 50pF$ , $SW = V_{CC}$ (Figure 5), (Note 9)       |                                                                 | Full         | -                | -    | 3000             | ns    |
| Driver Disable from Output High                     | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 50pF$ , SW = GND (Figure 5)                      |                                                                 | Full         | -                | -    | 250              | ns    |
| Driver Disable from Output Low                      | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 50pF$ , SW = $V_{CC}$ (Figure 5)                 |                                                                 | Full         | -                | -    | 250              | ns    |
| Driver Enable from Shutdown to<br>Output High       | t <sub>ZH(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 50pF$ , SW = GND (Figure 5), (Notes 11, 12)      |                                                                 | Full         | -                | -    | 3000             | ns    |
| Driver Enable from Shutdown to<br>Output Low        | t <sub>ZL(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 50pF$ , $SW = V_{CC}$ (Figure 5), (Notes 11, 12) |                                                                 | Full         | -                | -    | 3000             | ns    |
| Time to Shutdown                                    | tSHDN                               | (Note 11)                                                                  |                                                                 | Full         | 50               | 500  | 1200             | ns    |
| Receiver Input to Output Delay                      | t <sub>PLH</sub> , t <sub>PHL</sub> | (Figure 7)                                                                 |                                                                 | Full         | -                | 180  | 1000             | ns    |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | (Figure 7)                                                                 | (Figure 7)                                                      |              | -                | 35   | 250              | ns    |
| Receiver Enable to Output High                      | t <sub>ZH</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8), (Note 10)           |                                                                 | Full         | -                | -    | 100              | ns    |
| Receiver Enable to Output Low                       | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = $V_{CC}$ (Figure 8), (Note 10)      |                                                                 | Full         | -                | -    | 100              | ns    |
| Receiver Disable from Output High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8)                      |                                                                 | Full         | -                | -    | 75               | ns    |
| Receiver Disable from Output Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 8)                 |                                                                 | Full         | -                | -    | 75               | ns    |
| Receiver Enable from Shutdown to<br>Output High     | t <sub>ZH(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND (Figure 8), (Notes 11, 13)      |                                                                 | Full         | -                | -    | 5500             | ns    |
| Receiver Enable from Shutdown to<br>Output Low      | t <sub>ZL(SHDN)</sub>               | $R_L = 1k\Omega$ , $C_L = 15pF$ , $SW = V_{CC}$ (Figure 8), (Notes 11, 13) |                                                                 | Full         | -                | -    | 5500             | ns    |

### **Test Circuits and Waveforms**





FIGURE 3A.  $V_{\mbox{\scriptsize OD}}$  and  $V_{\mbox{\scriptsize OC}}$ 

FIGURE 3B.  $V_{\mbox{\scriptsize OD}}$  WITH COMMON MODE LOAD

FIGURE 3. DC DRIVER TEST CIRCUITS





FIGURE 4A. TEST CIRCUIT

FIGURE 4B. MEASUREMENT POINTS

FIGURE 4. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES



| PARAMETER             | OUTPUT | RE          | DI  | SW              |
|-----------------------|--------|-------------|-----|-----------------|
| t <sub>HZ</sub>       | Y/Z    | Х           | 1/0 | GND             |
| t <sub>LZ</sub>       | Y/Z    | Х           | 0/1 | V <sub>CC</sub> |
| t <sub>ZH</sub>       | Y/Z    | 0 (Note 9)  | 1/0 | GND             |
| t <sub>ZL</sub>       | Y/Z    | 0 (Note 9)  | 0/1 | V <sub>CC</sub> |
| t <sub>ZH(SHDN)</sub> | Y/Z    | 1 (Note 12) | 1/0 | GND             |
| t <sub>ZL(SHDN)</sub> | Y/Z    | 1 (Note 12) | 0/1 | V <sub>CC</sub> |

 $v_{cc}$ NOTE 11 0V t<sub>ZH</sub>, t<sub>ZH</sub>(SHDN) NOTE 11 **OUTPUT HIGH** V<sub>OH</sub> - 0.25V V<sub>OH</sub> OUT (Y, Z) 0V tzl, tzl(SHDN) t<sub>LZ</sub> NOTE 11  $v_{cc}$ OUT (Y, Z) V<sub>OL</sub> + 0.25V<sub>VOL</sub> OUTPUT LOW

FIGURE 5A. TEST CIRCUIT

FIGURE 5B. MEASUREMENT POINTS

FIGURE 5. DRIVER ENABLE AND DISABLE TIMES

### Test Circuits and Waveforms (Continued)





FIGURE 6A. TEST CIRCUIT

FIGURE 6B. MEASUREMENT POINTS

FIGURE 6. DRIVER DATA RATE



FIGURE 7A. TEST CIRCUIT



FIGURE 7B. MEASUREMENT POINTS

FIGURE 7. RECEIVER PROPAGATION DELAY AND DATA RATE



| PARAMETER                       | DE | Α     | SW              |
|---------------------------------|----|-------|-----------------|
| t <sub>HZ</sub>                 | Х  | +1.5V | GND             |
| t <sub>LZ</sub>                 | Х  | -1.5V | V <sub>CC</sub> |
| t <sub>ZH</sub> (Note 10)       | 0  | +1.5V | GND             |
| t <sub>ZL</sub> (Note 10)       | 0  | -1.5V | v <sub>cc</sub> |
| t <sub>ZH(SHDN)</sub> (Note 13) | 0  | +1.5V | GND             |
| t <sub>ZL(SHDN)</sub> (Note 11) | 0  | -1.5V | V <sub>CC</sub> |

 $v_{cc}$ RE 50% 0ν tzH, tzH(SHDN) NOTE 11 **OUTPUT HIGH** V<sub>OH</sub> - 0.25V <sup>V</sup>OH RO 0V t<sub>ZL</sub>, t<sub>ZL(SHDN)</sub> -NOTE 11 Vcc RO V<sub>OL</sub> + 0.25V<sub>VOL</sub> OUTPUT LOW

FIGURE 8A. TEST CIRCUIT

FIGURE 8B. MEASUREMENT POINTS

FIGURE 8. RECEIVER ENABLE AND DISABLE TIMES

### **Application Information**

RS-485 and RS-422 are differential (balanced) data transmission standards for use in long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard, which allows only one driver and up to 10 (assuming one unit load devices) receivers on each bus. RS-485 is a true multipoint standard, which allows up to 32 one-unit load devices (any combination of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 spec requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended common mode range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from -7V to +12V. RS-422 and RS-485 are intended for runs as long as 4000', so the wide CMR is necessary to handle ground potential differences, as well as voltages induced in the cable by external fields.

#### **Receiver Features**

NOTE 11

These devices utilize a differential input receiver for maximum noise immunity and common mode rejection. Input sensitivity is better than  $\pm 200$  mV, as required by the RS-422 and RS-485 specifications. The symmetrical ±200mV switching thresholds

eliminate the duty cycle distortion that occurs on receivers with full fail safe (FFS) functionality and with slowly transitioning input signals (see Figure 9). FFS receiver switching points have a



FIGURE 9. COMPARED WITH A FULL-FAILSAFE ISL3172E
RECEIVER, THE SYMMETRICAL RX THRESHOLDS OF
THE ISL3260XE DELIVER LESS OUTPUT DUTY CYCLE
DISTORTION WHEN DRIVEN WITH SLOW INPUT
SIGNALS

negative offset, so the RO high time is naturally longer than the low time. The ISL3260XE's larger receiver input sensitivity range enables an increase of the receiver input hysteresis. The 40mV to 65mV receiver hysteresis increases the noise immunity, which is a big advantage for noisy networks, or networks with slow bus transitions.

Receiver input resistance of  $96k\Omega$  surpasses the RS-422 spec of  $4k\Omega$  and is eight times the RS-485 "Unit Load (UL)" requirement of  $12k\Omega$  minimum. Thus, these products are known as "one-eighth UL" transceivers and there can be up to 256 of these devices on a network while still complying with the RS-485 loading specification.

Receiver inputs function with common mode voltages as great as +9V/-7V outside the power supplies (i.e., +12V and -7V) at  $V_{CC}=3V$ , making them ideal for long networks where induced voltages and ground potential differences are realistic concerns. The positive CMR is limited to +2V when the ISL32602E or ISL32603E is operated with  $V_{CC}=1.8V$ .

All the receivers include a "Fail-Safe if open" function that guarantees a high level receiver output if the receiver inputs are unconnected (floating). Because the Rx is not full failsafe, terminated networks may require bus biasing resistors (pull-up on noninverting input, pull-down on inverting input) to preserve the bus idle state when the bus is not actively driven.

Receivers operate at data rates from 128kbps to 460kbps - depending on the supply voltage - and all receiver outputs are tri-statable via the active low  $\overline{\text{RE}}$  input. There are no parasitic nor ESD diodes to  $V_{CC}$  on the  $\overline{\text{RE}}$  input, so it is tolerant of input voltages up to 5.5V, even with the ISL3260XE powered down (i.e.,  $V_{CC}$  = 0V).

#### **Driver Features**

These drivers are differential output devices that deliver at least 1.4V with  $V_{CC} \geq 3V$  across a  $54\Omega$  load (RS-485) and at least 1.95V with  $V_{CC} \geq 3.15V$  across a  $100\Omega$  load (RS-422). The 1.8V transmitters deliver a 1.1V unloaded, differential level. Drivers operate at data rates from 128kbps to 460kbps depending on the supply voltage - and they feature low propagation delay skews to maximize bit width. Driver outputs are slew rate limited to minimize EMI and to reduce reflections in unterminated or improperly terminated networks.

All drivers are tri-statable via the active high DE input. There are no parasitic nor ESD diodes to  $V_{CC}$  on the DI and DE inputs, so these inputs are tolerant of input voltages up to 5.5V, even with the ISL3260XE powered down (i.e.,  $V_{CC}$  = 0V).

#### 1.8V Operation

The ISL32602E and ISL32603E are specifically designed to operate with supply voltages as low as 1.8V. Termination resistors should be avoided at this operating condition, and the unterminated driver is guaranteed to deliver a healthy 1.1V differential output voltage. This low supply voltage limits the +CMR to +2V, but the CMR increases as  $V_{CC}$  increases.

To get good 1.8V operation, the ISL32602E and ISL32603E have to run at a higher operating current. Thus, their  $I_{CC}$  with  $V_{CC}$  = 3.3V is considerably higher than the  $I_{CC}$  of the ISL32600E and ISL32601E, which are optimized for low  $I_{CC}$  at 3.3V (see Figures 1 and 2).

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time where the processor or ASIC driving the RS-485 control lines (DE,  $\overline{\text{RE}})$  is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power up may crash the bus. To avoid this scenario, the ISL3260XE devices incorporate a "Hot Plug" function. During power up, circuitry monitoring  $V_{CC}$  ensures that the Tx and Rx outputs remain disabled for a period of time, regardless of the state of DE and  $\overline{\text{RE}}.$  This gives the processor/ASIC a chance to stabilize and drive the RS-485 control lines to the proper states.

#### **ESD Protection**

All pins on these devices include class 3 (>8kV) Human Body Model (HBM) ESD protection structures, but the RS-485 pins (driver outputs and receiver inputs) incorporate advanced structures allowing them to survive ESD events in excess of  $\pm 15 \text{kV}$  HBM and  $\pm 15 \text{kV}$  IEC61000. The RS-485 pins are particularly vulnerable to ESD damage because they typically connect to an exposed port on the exterior of the finished product. Simply touching the port pins, or connecting a cable, can cause an ESD event that might destroy unprotected ICs. These new ESD structures protect the device whether or not it is powered up, and without degrading the transceiver's common mode range. This built-in ESD protection eliminates the need for board level protection structures (e.g., transient suppression diodes), and the associated, undesirable capacitive load they present.

#### **IEC61000-4-2 Testing**

The IEC61000 test method applies to finished equipment, rather than to an individual IC. Therefore, the pins most likely to suffer an ESD event are those that are exposed to the outside world (the RS-485 pins in this case), and the IC is tested in its typical application configuration (power applied) rather than testing each pin-to-pin combination. The lower current limiting resistor coupled with the larger charge storage capacitor yields a test that is much more severe than the HBM test. The extra ESD protection built into this device's RS-485 pins allows the design of equipment meeting level 4 criteria without the need for additional board level protection on the RS-485 port.

#### **AIR-GAP DISCHARGE TEST METHOD**

For this test method, a charged probe tip moves toward the IC pin until the voltage arcs to it. The current waveform delivered to the IC pin depends on approach speed, humidity, temperature, etc. so it is difficult to obtain repeatable results. The ISL3260XE RS-485 pins withstand  $\pm 15 \text{kV}$  air-gap discharges.

#### **CONTACT DISCHARGE TEST METHOD**

During the contact discharge test, the probe contacts the tested pin before the probe tip is energized, thereby eliminating the variables associated with the air-gap discharge. The result is a more repeatable and predictable test, but equipment limits prevent testing devices at voltages higher than ±8kV. The ISL3260XE survive ±8kV contact discharges on the RS-485 pins.

#### **Data Rate, Cables, and Terminations**

RS-485/422 are intended for network lengths up to 4000' (1220m), but the maximum system data rate decreases as the transmission length increases. The ISL32600E and ISL32601E operate at data rates up to 128kbps at the maximum (4000') distance, or at data rates of 256kbps for cable lengths less than 3000' (915m). The ISL32602E and ISL32603E, with  $V_{CC}$  = 1.8V, are limited to 1000' (305m) at 256kbps, or 2000' (610m) at 128kbps. With  $V_{CC}$  = 3.3V, the ISL32602E and ISL32603E deliver 460kbps over 2000', 256kbps over 3000', or 128kbps over 4000' cables.

Twisted pair is the cable of choice for RS-485/422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common mode signals, which are effectively rejected by the differential receivers in these ICs.

Short networks using these transceivers need not be terminated, but terminations are recommended for 2.7V to 3.6V powered networks unless power dissipation is an overriding concern. Terminations are not recommended for 1.8V applications, due to the low drive available from those transmitters.

In point-to-point, or point-to-multipoint (single driver on bus) networks, the main cable should be terminated in its characteristic impedance (typically  $120\Omega$ ) at the end farthest from the driver. In multi-receiver applications, stubs connecting receivers to the main cable should be kept as short as possible. Multipoint (multi-driver) systems require that the

main cable be terminated in its characteristic impedance at both ends. Stubs connecting a transceiver to the main cable should be kept as short as possible.

Terminated networks using the ISL3260XE may require bus biasing resistors (pull-up on noninverting input, pull-down on inverting input) to preserve the bus idle state when the bus is not actively driven. Without bus biasing, the termination resistor collapses the undriven, differential bus voltage to 0V, which is an undefined level to the ISL3260XE Rx. Bus biasing forces a few hundred milli-volt positive differential voltage on the undriven bus, which all RS-485/422 Rx interpret as a valid logic high.

#### **Built-In Driver Overload Protection**

As stated previously, the RS-485 spec requires that drivers survive worst case bus contentions undamaged. These devices meet this requirement via driver output short circuit current limits, and on-chip thermal shutdown circuitry.

The driver output stages incorporate short circuit current limiting circuitry that ensures that the output current never exceeds the RS-485 spec, even at the common mode voltage range extremes. Additionally, these devices utilize a foldback circuit which reduces the short circuit current, and thus the power dissipation, whenever the contending voltage exceeds either supply.

In the event of a major short circuit condition, these ICs also include a thermal shutdown feature that disables the drivers whenever the die temperature becomes excessive. This eliminates the power dissipation, allowing the die to cool. The drivers automatically re-enable after the die temperature drops by about 20 °C. If the condition persists, the thermal shutdown / re-enable cycle repeats until the fault is cleared. Receivers remain operational during thermal shutdown.

#### **Low Power Shutdown Mode**

These micro-power transceivers all use a fraction of the power required by their counterparts, but they also include a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 10nA trickle. These devices enter shutdown whenever the receiver and driver are *simultaneously* disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns (1200ns at  $V_{CC} = 1.8V$ ). Disabling both the driver and the receiver for less than 50ns guarantees that the transceiver will not enter shutdown

Note that most receiver and driver enable times increase when the transceiver enables from shutdown. Refer to Notes 9 through 13, at the end of the "Electrical Specification table" on page 7, for more information.

Typical Performance Curves  $V_{CC} = 3V$  (ISL32600E, ISL32601E) or 1.8V (ISL32602E, ISL32603E),  $T_A = +25$ °C; Unless Otherwise Specified



FIGURE 10. ISL32600E, ISL32601E DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 12. ISL32600E, ISL32601E STATIC SUPPLY CURRENT vs
TEMPERATURE



FIGURE 14. ISL32600E, ISL32601E PERFORMANCE WITH V<sub>CC</sub> = 3V, 256kbps, 3000' (915m) CAT 5 CABLE



FIGURE 11. ISL32600E, ISL32601E RECEIVER OUTPUT CURRENT VS RECEIVER OUTPUT VOLTAGE



FIGURE 13. ISL32600E, ISL32601E DYNAMIC SUPPLY CURRENT VS SUPPLY VOLTAGE AT DIFFERENT DATA RATES



FIGURE 15. ISL32600E, ISL32601E PERFORMANCE WITH

V<sub>CC</sub> = 2.7V, 128kbps, 4000' (1220m) CAT 5 CABLE

**Typical Performance Curves**  $V_{CC} = 3V$  (ISL32600E, ISL32601E) or 1.8V (ISL32602E, ISL32603E),  $T_A = +25$  °C; Unless Otherwise Specified (Continued)



FIGURE 16. ISL32600E, ISL32601E DRIVER DIFFERENTIAL PROPAGATION DELAY VS TEMPERATURE



FIGURE 18. ISL32600E, ISL32601E RECEIVER PROPAGATION
DELAY vs TEMPERATURE



FIGURE 20. ISL32600E, ISL32601E DRIVER AND RECEIVER WAVEFORMS, LOW TO HIGH

15



FIGURE 17. ISL32600E, ISL32601E DRIVER DIFFERENTIAL SKEW VS TEMPERATURE



FIGURE 19. ISL32600E, ISL32601E RECEIVER SKEW vs TEMPERATURE



FIGURE 21. ISL32600E, ISL32601E DRIVER AND RECEIVER WAVEFORMS, HIGH TO LOW

Typical Performance Curves  $V_{CC} = 3V$  (ISL32600E, ISL32601E) or 1.8V (ISL32602E, ISL32603E),  $T_A = +25$ °C; Unless Otherwise Specified (Continued)



FIGURE 22. ISL32600E, ISL32601E DRIVER OUTPUT CURRENT vs SHORT CIRCUIT VOLTAGE



FIGURE 24. ISL32602E, ISL32603E DRIVER DIFFERENTIAL OUTPUT VOLTAGE vs TEMPERATURE



FIGURE 26. ISL32602E, ISL32603E STATIC SUPPLY CURRENT vs
TEMPERATURE



FIGURE 23. ISL32602E, ISL32603E DRIVER OUTPUT CURRENT vs SHORT CIRCUIT VOLTAGE



FIGURE 25. ISL32602E, ISL32603E RECEIVER OUTPUT CURRENT VS RECEIVER OUTPUT VOLTAGE



FIGURE 27. ISL32602E, ISL32603E DYNAMIC SUPPLY CURRENT VS SUPPLY VOLTAGE AT DIFFERENT DATA RATES

**Typical Performance Curves**  $V_{CC} = 3V$  (ISL32600E, ISL32601E) or 1.8V (ISL32602E, ISL32603E),  $T_A = +25$  °C; Unless Otherwise Specified (Continued)



FIGURE 28. ISL32602E, ISL32603E PERFORMANCE WITH  $V_{CC}$  = 1.8V, 256kbps, 1000' (305m) CAT 5 CABLE



FIGURE 30. ISL32602E, ISL32603E DRIVER DIFFERENTIAL PROPAGATION DELAY VS TEMPERATURE



FIGURE 32. ISL32602E, ISL32603E RECEIVER PROPAGATION DELAY vs TEMPERATURE



FIGURE 29. ISL32602E, ISL32603E PERFORMANCE WITH  $V_{CC}$  = 3.3V, 460kbps, 2000' (610m) CAT 5 CABLE



FIGURE 31. ISL32602E, ISL32603E DRIVER DIFFERENTIAL SKEW VS TEMPERATURE



FIGURE 33. ISL32602E, ISL32603E RECEIVER SKEW vs
TEMPERATURE

**Typical Performance Curves** V<sub>CC</sub> = 3V (ISL32600E, ISL32601E) or 1.8V (ISL32602E, ISL32603E), T<sub>A</sub> = +25 °C; Unless Otherwise Specified (Continued)



FIGURE 34. ISL32602E, ISL32603E DRIVER AND RECEIVER WAVEFORMS, LOW TO HIGH



FIGURE 36. ISL32602E, ISL32603E DRIVER AND RECEIVER WAVEFORMS, LOW TO HIGH



FIGURE 35. ISL32602E, ISL32603E DRIVER AND RECEIVER WAVEFORMS, HIGH TO LOW



FIGURE 37. ISL32602E, ISL32603E DRIVER AND RECEIVER WAVEFORMS, HIGH TO LOW

### **Die Characteristics**

**SUBSTRATE POTENTIAL (POWERED UP):** 

**GND** 

#### **PROCESS:**

Si Gate BiCMOS

### **Revision History**

The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision.

| DATE          | REVISION | CHANGE           |
|---------------|----------|------------------|
| June 22, 2012 | FN7967.0 | Initial Release. |

#### **Products**

Intersil Corporation is a leader in the design and manufacture of high-performance analog semiconductors. The Company's products address some of the industry's fastest growing markets, such as, flat panel displays, cell phones, handheld products, and notebooks. Intersil's product families address power management and analog signal processing functions. Go to <a href="https://www.intersil.com/products">www.intersil.com/products</a> for a complete list of Intersil product families.

For a complete listing of Applications, Related Documentation and Related Parts, please see the respective device information page on intersil.com: ISL32600E, ISL32601E, ISL32603E

To report errors or suggestions for this data sheet, please go to: www.intersil.com/askourstaff

FITs are available from our website at: http://rel.intersil.com/reports/search.php

For additional products, see <a href="www.intersil.com/product-tree">www.intersil.com/product-tree</a>

Intersil products are manufactured, assembled and tested utilizing ISO9000 quality systems as noted in the quality certifications found at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see <a href="www.intersil.com">www.intersil.com</a>

# **Package Outline Drawing**

#### M8.118

**8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE** 

Rev 4, 7/11











TYPICAL RECOMMENDED LAND PATTERN

#### NOTES:

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

# **Package Outline Drawing**

#### M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev  $\bf 4, 1/12$ 









#### NOTES:

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- Package length does not include mold flash, protrusions or gate burrs.
   Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 5. Terminal numbers are shown for reference only.
- The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
- 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.

# **Package Outline Drawing**

#### M10.118

10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE

Rev 1, 4/12



**TOP VIEW** 





TYPICAL RECOMMENDED LAND PATTERN





NOTES:

- 1. Dimensions are in millimeters.
- Dimensioning and tolerancing conform to JEDEC MO-187-BA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

### **Package Outline Drawing**

### M14.15

14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 1, 10/09





**TOP VIEW** 







#### NOTES:

- Dimensions are in millimeters.
   Dimensions in ( ) for Reference Only.
- 2. Dimensioning and tolerancing conform to AMSEY14.5m-1994.
- 3. Datums A and B to be determined at Datum H.
- 4. Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side.
- 5. The pin #1 identifier may be either a mold or mark feature.
- 6. Does not include dambar protrusion. Allowable dambar protrusion shall be 0.10mm total in excess of lead width at maximum condition.
- 7. Reference to JEDEC MS-012-AB.