#### CMOS WIDE INVERTER

Haranadh Chintapalli, Satya Raviteja Erpina, Soma Sai Charitha Yenuga Group Number 5 02/02/2017

### **Introduction and Physical Properties**

#### **Cell Description**

CMOS WIDE INVERTER is a CMOS circuit having wider gate dimensions. In the circuit implemented in the CADENCE simulation tool, the pull up PMOS transistor is having higher value of width compared to that of the pull down NMOS transistor, letting the delay of the circuit low compared to generic CMOS. The advantage of using a wider CMOS inverter for a given length of the channel, is the drain current in the channel region increases w.r.t to width, which in turn decreases the delay in the circuit.

#### Cell Symbol

Where applicable use standard logic symbols (i.e. INVERTER, NAND, NOR, AOI has a standard symbol) for the assigned standard cells. This will require editing the symbol after Cadence NSCU CDK creates the boring square or rectangular default symbol. [Note: There are two "extra" pins inside the inverter symbol. These pins may be needed for a workaround when simulating the extracted view of the physical design later in the term and next quarter. The top symbolic pin is for the VDD and the lower for GND. If they are not needed they can be dropped in the schematic as well as in this picture.]



Figure 1: Example Logic Symbol from NCSU Digital Parts. All symbols are 1in tall.

#### **Cell Truth Table**

Complete the truth table for all cell outputs using {0, 1} for the input low and high, respectively and {L, H} for the output low and high, respectively. Repeat rows and columns as needed.

| INPUT | OUTPUT |
|-------|--------|
| 1     | L      |
| 0     | Н      |

#### **Cell Schematic Diagram**

Prepare Encapsulated Postscript of the schematic for <u>publication</u> (Cadence has this option in the Virtuoso schematic design). Do not use a screen shot or create Encapsulated Postscript of the raw schematic. For each "publication schematic" in NSCU CDK remove the transistor width and length, model name etc. but leave the instance names of the pins and transistor. This makes the schematic easier to read.



Figure 2: Example Schematic from NCSU CDK Publication Schematic. All schematic figure are 2in tall.



Figure 3: Schematic of CMOS wide inverter for transient analysis



Figure 4: Schematic of CMOS wide inverter for dc analysis

# **Cell Layout Diagram and Dimensions**

Save a color or black and white layout of the cell in EPS (i.e. Encapsulated Postscript) format. The cell dimensions are saved in both lambda ( $\square$ ) and microns ( $\square$ m). Record the transistor length and width dimensions (nm). [Repeat the transistor row as needed.]

| Cell Physical Dimensions |              |              |  |
|--------------------------|--------------|--------------|--|
|                          | X            | Y            |  |
| Cell Dimension in □□     |              |              |  |
| Cell Dimension in □m     |              |              |  |
| Transisto                | r Dimensions |              |  |
| Transistor Instance      | Length       | Width (nm)   |  |
| Number                   | (nm)         | width (IIII) |  |
| P1                       | 50           | 450          |  |
| N1                       | 50           | 450          |  |

### **Input and Output Parasitic Capacitance Table**

From the schematic calculate each input's capacitance normalized to the nominal inverter (your inverter standard cell) by the width of the transistor or drain area as needed. This entry should be an integer fraction similar to Weste and Harris.

[Note the normalization is to a standard inverter (the standard cell inverter INV1X). Repeat the rows as needed.]

| Computed Cell Input Capacitance |                     |  |  |
|---------------------------------|---------------------|--|--|
| Input Name                      | Capacitance (/Cinv) |  |  |
|                                 |                     |  |  |
| Output Name                     | Capacitance (/Cinv) |  |  |
| _                               | <u> </u>            |  |  |
|                                 |                     |  |  |

### **Performance Analysis**

#### **Rise and Fall Times**

[Note: It is highly desirable to split the simulation work load among the team members so that each team member learns how to use the tools.]

FOx denotes output loads. The loads are defined by the number of identical logic gates. Use 20%-80% swings for the output rise and fall entries. Use a 1.2V power supply.

For each output load in the table complete transient simulations. Remember to include a CMOS non-inverting buffer between the ideal voltage source and the logic gate driving the FOx load. Note rise  $t_{\rm r}$  / fall  $t_{\rm f}$  times are at the input to the logic gate driving the load, **not** the rise/fall times for the input ideal voltage source.

Complete the number needed copies (copies = No. input stacks x No. outputs) of the table below.

For multi-input gates, complete tables for each transistor stack (i.e. each branch connected to the output) using the stack's worst case single controlling input transition in the stack. Label the tables with worst case input in each stack and the output. Replace **X** below with the signal name.

| <b>Input X: Output Rise Time Data</b> t <sub>r</sub> (ns) |  |                   |   |   |   |        |   |
|-----------------------------------------------------------|--|-------------------|---|---|---|--------|---|
| Input rise/fall                                           |  | Output Load (FOx) |   |   |   |        |   |
| time (ns)                                                 |  | 0                 | 1 | 2 | 4 |        | 8 |
| 0.04                                                      |  |                   |   |   |   | 0.0687 |   |
| 0.06                                                      |  |                   |   |   |   |        |   |

Stack Input Combination: Replace with Boolean Product

| Stack           | S, Input X | : Ou              | tput 1 | Fall Time | Data t <sub>f</sub> (ns) |   |
|-----------------|------------|-------------------|--------|-----------|--------------------------|---|
| Input rise/fall |            | Output Load (FOx) |        |           |                          |   |
| time (ns)       | 0          | 1                 |        | 2         | 4                        | 8 |
| 0.04            |            |                   |        |           | 0.0315                   |   |
| 0.06            |            |                   |        |           |                          |   |

Stack Input Combination: Replace with Boolean Product

#### **Propagation Delays**

For the range of output loads shown in the table simulate propagation delays (low to high  $t_{plh}$  and high to low  $t_{phl}$ ) for the stack's worst case single controlling input transition. The input controlling the output is the same input reported in the rise and fall time section. Use a 1.2V power supply and timing measurements start when input to the logic gate driving the FOx load crosses the 50% of the rail and stop when the logic gate driving output crosses 50% of the rail. Negative values are entered as 0.

Label the tables with the Boolean product (e.g. AB) of the transistor stack and the output. Complete copies of the table below for each branch connected to the output.

| Data Wor        | <b>Data Worst Case Low to High Propagation Delay Data</b> t <sub>plh</sub> (ns) |   |   |       |   |
|-----------------|---------------------------------------------------------------------------------|---|---|-------|---|
| Input rise/fall | Output Load (FOx)                                                               |   |   |       |   |
| time (ns)       | 0                                                                               | 1 | 2 | 4     | 8 |
| 0.04            |                                                                                 |   |   | 0.056 |   |
| 0.06            |                                                                                 |   |   |       |   |

Worse Case Input Combination: Replace with Boolean Product

| Data Wors       | <b>Data Worst Case High to Low Propagation Delay Data</b> t <sub>phl</sub> (ns) |                   |   |        |   |
|-----------------|---------------------------------------------------------------------------------|-------------------|---|--------|---|
| Input rise/fall |                                                                                 | Output Load (FOx) |   |        |   |
| time (ns)       | 0                                                                               | 1                 | 2 | 4      | 8 |
| 0.04            |                                                                                 |                   |   | 0.0291 |   |
| 0.06            |                                                                                 |                   |   |        |   |

Worse Case Input Combination: Replace with Boolean Product

From each row of the slew rate data compute the best fit linear propagation delay equation for low-to-high  $T_{plh}$  (h) and high-to-low  $T_{phl}$  (h). The model predicts a delay, in nanoseconds, as a function of the output load, h, Cout/Cin = FOx. The model line is parameterized by a slope, m, and an intercept, b. The units of m are (ns/FOx) and the units of b are ns.

Complete the table below by increasing the number of rows for multiple input gates. The row labeled **All data** is the computed slope and intercept after combining data from all slew rates.

#### Tabulation for comparision of the transient and the dc values:

| Type          | V IH    | V IL_DC(mV) | $V_{OH\_DC(mV)}$ | VOL_DC(mV) |
|---------------|---------|-------------|------------------|------------|
| CMOS          | 776.968 | 423.915     | 986.5602         | 28.4789    |
|               |         |             |                  |            |
| CMOS Wide     | 777.124 | 423.78      | 986.451          | 28.9607    |
| Diode         | 692.016 | 223.881     | 720.316          | 91.83267   |
| Diode Long    | 561.361 | 200.001     | 721.7334         | 47.52194   |
| Resistor      | 692.015 | 245.192     | 991.444          | 38.4126    |
| Resistor Long | 561.361 | 200.392     | 998.288          | 9.36811    |

| Type          | Voh_tran(mV) | VOL_TRAN (mV) | t plh   | t phl  | tr      | $t_f$   |
|---------------|--------------|---------------|---------|--------|---------|---------|
| CMOS          | 953.043      | 256.937       | 0.2295  | 0.1091 | 0.3332  | 0.14847 |
| CMOS Wide     | 912.533      | 201.419       | 0.056   | 0.0291 | 0.0687  | 0.0315  |
| Diode         | 712.0589     | 360.8567      | 0.63637 | ND     | 2.3493  | ND      |
| Diode Long    | 719.7788     | 224.3859      | 2.48685 | ND     | 0.6339  | ND      |
| Resistor      | 1078.4       | 314.256       | 1.8455  | ND     | 3.7316  | ND      |
| Resistor Long | 993.737      | 112.357       | 8.8354  | ND     | 14.7879 | ND      |

Complete the **Model** row for the gate using the assumptions and methods of the linear delay model from Weste and Harris. Only skewed standard cells will have different values propagation models for rising and falling inputs.

All data means combine the results for both slew rates into a single model.

Discuss in your own words the differences in the calibration and the Weste Harris linear delay model. Discuss the differences in high-to-low versus low-to-high models.

|            | Data Model      | <b>Propagation D</b>             | elay Equatio                 | n                              |
|------------|-----------------|----------------------------------|------------------------------|--------------------------------|
|            |                 | $T_{pd}\left(h\right)=b+m$       | $v \cdot h$                  |                                |
| Input Slew |                 |                                  | Parasitic                    |                                |
| Rate (ns)  | Rising Logical) | Falling Logic                    | cal Effort (m <sub>f</sub> ) | Rising Delay (b <sub>r</sub> ) |
| Rate (IIS) | Falling D       | elay (b <sub>r</sub> ) Effort (m | r                            |                                |
| 0.04       |                 |                                  |                              |                                |
| 0.06       |                 |                                  |                              |                                |
| All data   |                 |                                  |                              |                                |

In the table below normalize the model for the  $T_{pd}$  (h) results of the table above to give the logical effort model D(h) described in Weste and Harris. D(h) is a unitless value and predicts the delay as multiples of the standard inverter delay.

Normalization is based on the observed CMOS inverter parasitic delay,  $b_{inv}$ . Recall all data  $p_{inv} \square 1$ .

| Inverte    | r Normalized I | Data Model Prop        | agation Delay H | Equation   |
|------------|----------------|------------------------|-----------------|------------|
|            |                | $D(h) = p + g \cdot h$ |                 |            |
|            |                |                        | Parasitic       | Parasitic  |
| Input Slew | Rising Logical | Falling Logica         | al Rising Del   | ay Falling |
| Delay      |                |                        |                 |            |
| Rate (ns)  | Effort $(g_r)$ | Effort $(g_f)$ $(p_r)$ | $(p_r)$         |            |
| 0.04       |                |                        |                 |            |
| 0.06       |                |                        |                 |            |
| All data   |                |                        |                 |            |
| W&H        | _              |                        |                 |            |
| Model      |                |                        |                 |            |

## **Power-Delay**

Simulate the cell for a sequence of input combinations based on the Gray code and compute the time averaged power (mW), average delay (ns), and average powerdelay product (mW ns = pJ). The Gray code restricts the simulations to single input transitions and ignores the large number of multiple input change combinations. Use the same slew rate for all input transitions. Use equal output loads for multiple output gates. Use a period of 2X maximum output delay with FO=8.

|       | Average Power Data (mW) |
|-------|-------------------------|
| Input | Output Load (FOx)       |
| Slew  | 0 1 2 4                 |
| (ns)  | 8                       |
| 0.04  |                         |
| 0.06  |                         |

| Average Delay Data (ns) |   |                   |   |   |   |  |  |  |  |  |
|-------------------------|---|-------------------|---|---|---|--|--|--|--|--|
| Input Slew              |   | Output Load (FOx) |   |   |   |  |  |  |  |  |
| (ns)                    | 0 | 1                 | 2 | 4 | 8 |  |  |  |  |  |
| 0.04                    |   |                   |   |   |   |  |  |  |  |  |
| Average Delay Data (ns) |   |                   |   |   |   |  |  |  |  |  |
| 0.06                    |   |                   |   |   |   |  |  |  |  |  |

| Average Power-Delay Data (pJ) |  |                   |   |   |   |  |   |  |  |
|-------------------------------|--|-------------------|---|---|---|--|---|--|--|
| Input                         |  | Output Load (FOx) |   |   |   |  |   |  |  |
| Slew                          |  | 0                 | 1 | 2 | 4 |  |   |  |  |
| (ns)                          |  |                   |   |   |   |  | 8 |  |  |
| 0.04                          |  |                   |   |   |   |  |   |  |  |
| 0.06                          |  |                   |   |   |   |  |   |  |  |



Figure 5: Transient Response of the cmos wide inverter



Figure 6: DC Response of the cmos wide inverter

- 3. Explain in your own words the variation of the DC output voltages VOH and VOL for the four inverters? In particular focus on the differences noted earlier in the diode connected inverters. Ans:
  - The VOH\_DC, VOL\_DC values of CMOS and CMOS Wide inverter circuits do not have much variation. This means that variation in the width of the gate of the pull up transistor doesn't effect much with VOL\_DC, VOH\_DC.
  - The Resistor invertor circuit is similar to MOS circuit but the Resistor also has internal capacitance, which again affects the V\_OH and V\_OL.
  - As we observe the V\_OH and V\_OL values of the CMOS and diode, the V\_OH values of diode
    are less when compared to CMOS and V\_OL value is more than that of CMOS, because in CMOS
    the pull-up network (p-MOS) always offers resistance, which is less in case of diode. This
    indicates that even for low power input, the output is driven in case of diode load inverter.
  - 4. Explain in your own words the variation of the propagation times tplh and tphl for the four inverters?

#### Ans:

The propagation delay for CMOS \_Wide is less than that of CMOS, since there is more space for the electrons to drift through from source to drain. So, the current flow is high which results in high magnitude of charge reaching the source from drain in a short time, which decreases the propagation delay value, rise and fall times at the output.

The Channel length of resistor long inverter is greater than that of resistor inverter. So the tphl and tphl for resistor inverter is low compared to that of resistor long inverter. As the length increases, it takes more time for the Electrons to drift from source to drain which results in lesser drain current. Therefore, t plh and t phl is low for resistor inverter compared to that of Resistor Long inverter. Same is with the diode and the diode long as the resistance increases the time taken for the output to reflect change in the input is more.

So this is the tradeoff for the lower Vol value i.e vol decreases at the cost of the increased propagation delay.

CMOS configuration serves all purposes i.e. it has high output voltage to drive cascaded loads at the same time ,the propagation delay and the rise time and the fall time and ultimately the noise margin- due to low Vol and high Voh all are optimized. So its more preferred than any other configuration.