#### **AOI**

Names of Design Team: Erpina Satya Raviteja Erpina Haranadh Chintapalli Sai Charitha

Group Number: 5

Date: 13/03/2017

### **Introduction and Physical Properties**

#### **Cell Description**

An AOI circuit implements two or more AND operations and OR operation. The logical representation for 2-1AOI is (A+B).C In this Lab experiment we are trying to model the AOI logic using the lengths and widths already used in the Lab experiment 2 and lab experiment 3 and then drive different fan outs using the AOI DUT. The loads are also derived from the previous lab experiments.

At first the AIO schematics with various fan-outs are drawn and then layouts are drawn in the layout editor. Then DRC report is generated to check if the design violates any design rules defined for a process and LVS report is generated to verify the schematics against the layout drawn. The PEX report gives the parasitic extraction which gives a better model to perform the analysis for delay and power.

### **Cell Symbol**

We used the standard logic symbols for the assigned standard cells. The symbols are then extracted for the AOI, Inverter and the loads.



Figure 1: Example Logic Symbol from NCSU Digital Parts. All symbols are 1in tall.



Figure 2: Symbol of AOI

### **Cell Truth Table**

Complete the truth table for all cell outputs using {0, 1} for the input low and high, respectively and {L, H} for the output low and high, respectively. Repeat rows and columns as needed.

| A | В | С | Y |  |
|---|---|---|---|--|
| 0 | 0 | 0 | L |  |
| 0 | 0 | 1 | L |  |
| 0 | 1 | 0 | L |  |
| 0 | 1 | 1 | Н |  |
| 1 | 0 | 0 | L |  |

| 1 | 0 | 1 | Н |
|---|---|---|---|
| 1 | 1 | 0 | L |
| 1 | 1 | 1 | Н |

**Table 1: Truth Table** 

#### **Cell Schematic Diagram**

Prepare Encapsulated Postscript of the schematic for <u>publication</u> (Cadence has this option in the Virtuoso schematic design). Do not use a screen shot or create Encapsulated Postscript of the raw schematic. For each "publication schematic" in NSCU CDK remove the transistor width and length, model name etc. but leave the instance names of the pins and transistor. This makes the schematic easier to read.



Figure 2: Example Schematic from NCSU CDK Publication Schematic. All schematic figure are 2in tall.



Figure 3: Transistor level of AOI Sea of Gates

Cell Layout Diagram and Dimensions

Save a color or black and white layout of the cell in EPS (i.e. Encapsulated Postscript) format. The cell dimensions are saved in both lambda ( $\lambda$ ) and microns ( $\mu$ m). Record the transistor length and width dimensions (nm). [Repeat the transistor row as needed.]

| Cell Physical Dimensions    |        |              |  |  |  |  |
|-----------------------------|--------|--------------|--|--|--|--|
|                             | X      | Y            |  |  |  |  |
| Cell Dimension in $\lambda$ |        |              |  |  |  |  |
| Cell Dimension in µm        |        |              |  |  |  |  |
| Transistor Dimensions       |        |              |  |  |  |  |
| Transistor Instance         | Length | Width (nm)   |  |  |  |  |
| Number                      | (nm)   | widii (iiii) |  |  |  |  |
| P0                          | 50     | 945          |  |  |  |  |
| NO                          | 50     | 425          |  |  |  |  |

**Table 1.2 Dimensions of the DUT for full custom** 

| <b>Cell Physical Dimensions</b> |  |
|---------------------------------|--|

| Cell Physical Dimensions    |                       |               |  |  |  |  |
|-----------------------------|-----------------------|---------------|--|--|--|--|
|                             | X                     | Y             |  |  |  |  |
| Cell Dimension in $\lambda$ |                       |               |  |  |  |  |
| Cell Dimension in µm        |                       |               |  |  |  |  |
| Transisto                   | Transistor Dimensions |               |  |  |  |  |
| Transistor Instance         | Length                | Width (nm)    |  |  |  |  |
| Number                      | (nm)                  | widii (iiiii) |  |  |  |  |
| P0                          | 50                    | 270           |  |  |  |  |
| N0                          | 50                    | 180           |  |  |  |  |

Table 1.3 Dimensions of the DUT for sea of gates

| Cell Physical Dimensions    |                       |               |  |  |  |  |  |
|-----------------------------|-----------------------|---------------|--|--|--|--|--|
|                             | X                     | Y             |  |  |  |  |  |
| Cell Dimension in $\lambda$ |                       |               |  |  |  |  |  |
| Cell Dimension in µm        |                       |               |  |  |  |  |  |
| Transisto                   | Transistor Dimensions |               |  |  |  |  |  |
| Transistor Instance         | Length                | Width (nm)    |  |  |  |  |  |
| Number                      | (nm)                  | widii (iiiii) |  |  |  |  |  |
| P0                          | 50                    | 270           |  |  |  |  |  |
| N0                          | 50                    | 180           |  |  |  |  |  |

**Table 1.4 Dimensions of the fanouts for full custom** 

| Cell Physical Dimensions    |        |              |  |  |  |  |
|-----------------------------|--------|--------------|--|--|--|--|
|                             | X      | Y            |  |  |  |  |
| Cell Dimension in $\lambda$ |        |              |  |  |  |  |
| Cell Dimension in µm        |        |              |  |  |  |  |
| Transistor Dimensions       |        |              |  |  |  |  |
| Transistor Instance         | Length | Width (nm)   |  |  |  |  |
| Number                      | (nm)   | widii (iiii) |  |  |  |  |
| P0                          | 50     | 270          |  |  |  |  |
| N0                          | 50     | 180          |  |  |  |  |

Table 1.5 Dimensions of the fanouts for sea of gates

### **Input and Output Parasitic Capacitance Table**

From the schematic calculate each input's capacitance normalized to the nominal inverter (your inverter standard cell) by the width of the transistor or drain area as needed. This entry should be an integer fraction similar to Weste and Harris.

[Note the normalization is to a standard inverter (the standard cell inverter INV1X). Repeat the rows as needed.]

| Computed Cell Input Capacitance |                     |  |  |  |  |
|---------------------------------|---------------------|--|--|--|--|
| Input Name Capacitance (/Cinv)  |                     |  |  |  |  |
|                                 |                     |  |  |  |  |
|                                 |                     |  |  |  |  |
| Output Name                     | Capacitance (/Cinv) |  |  |  |  |
|                                 |                     |  |  |  |  |
|                                 |                     |  |  |  |  |

### **Performance Analysis**

#### **Rise and Fall Times**

[Note: It is highly desirable to split the simulation work load among the team members so that each team member learns how to use the tools.]

FOx denotes output loads. The loads are defined by the number of identical logic gates. Use 20%-80% swings for the output rise and fall entries. Use a 1.2V power supply.

For each output load in the table complete transient simulations. Remember to include a CMOS non-inverting buffer between the ideal voltage source and the logic gate driving the FOx load. Note rise  $t_r$  / fall  $t_f$  times are at the input to the logic gate driving the load, **not** the rise/fall times for the input ideal voltage source.

Complete the number needed copies (copies = No. input stacks x No. outputs) of the table below.

For multi-input gates, complete tables for each transistor stack (i.e. each branch connected to the output) using the stack's worst case single controlling input transition in the stack. Label the tables with worst case input in each stack and the output. Replace **X** below with the signal name.

| Input X: Output Rise Time Data t <sub>r</sub> (ns) |                             |  |  |  |  |  |  |
|----------------------------------------------------|-----------------------------|--|--|--|--|--|--|
| Input rise/fall                                    | rise/fall Output Load (FOx) |  |  |  |  |  |  |
| time (ns)                                          | 0 1 2 4 8                   |  |  |  |  |  |  |
| 0.04                                               |                             |  |  |  |  |  |  |

| Input X: Output Rise Time Data t <sub>r</sub> (ns) |  |  |  |  |  |
|----------------------------------------------------|--|--|--|--|--|
| 0.06                                               |  |  |  |  |  |

Table 1.5 Rise time for full custom

| <b>Input X: Output Rise Time Data t<sub>r</sub> (ns)</b> |        |           |        |        |        |  |  |
|----------------------------------------------------------|--------|-----------|--------|--------|--------|--|--|
| Input rise/fall Output Load (FOx)                        |        |           |        |        |        |  |  |
| time (ns)                                                | 0      | 0 1 2 4 8 |        |        |        |  |  |
| 0.04                                                     | 0.2272 | 0.0697    | 0.0913 | 0.1443 | 0.2624 |  |  |
| 0.06                                                     |        |           |        |        |        |  |  |

Table 1.6 Rise time for sea of gates

Stack Input Combination: Replace with Boolean Product

| Stack S, Input X: Output Fall Time Data t <sub>f</sub> (ns) |                                   |           |  |  |  |  |  |
|-------------------------------------------------------------|-----------------------------------|-----------|--|--|--|--|--|
| Input rise/fall                                             | Input rise/fall Output Load (FOx) |           |  |  |  |  |  |
| time (ns)                                                   | 0                                 | 0 1 2 4 8 |  |  |  |  |  |
| 0.04                                                        |                                   |           |  |  |  |  |  |
| 0.06                                                        |                                   |           |  |  |  |  |  |

Table 1.7 Fall time for full custom

| Stack S, Input X: Output Fall Time Data t <sub>f</sub> (ns) |        |                   |       |        |        |  |  |
|-------------------------------------------------------------|--------|-------------------|-------|--------|--------|--|--|
| Input rise/fall                                             |        | Output Load (FOx) |       |        |        |  |  |
| time (ns)                                                   | 0      | 1                 | 2     | 4      | 8      |  |  |
| 0.04                                                        | 0.1503 | 0.0538            | 0.067 | 0.0982 | 0.1601 |  |  |
| 0.06                                                        |        |                   |       |        |        |  |  |

Table 1.8 Fall time for sea of gates

Stack Input Combination: Replace with Boolean Product

### **Propagation Delays**

For the range of output loads shown in the table simulate propagation delays (low to high  $t_{plh}$  and high to low  $t_{phl}$ ) for the stack's worst case single controlling input transition. The input controlling the output is the same input reported in the rise and fall time section. Use a 1.2V power supply and timing measurements start when input to the logic gate driving the FOx load crosses the 50% of the rail and stop when the logic gate driving output crosses 50% of the rail. Negative values are entered as 0.

Label the tables with the Boolean product (e.g. AB) of the transistor stack and the output. Complete copies of the table below for each branch connected to the output.

| <b>Data Worst Case Low to High Propagation Delay Data</b> tplh (ns) |        |                   |         |         |         |  |
|---------------------------------------------------------------------|--------|-------------------|---------|---------|---------|--|
| Input rise/fall                                                     |        | Output Load (FOx) |         |         |         |  |
| time (ns)                                                           | 0      | 1                 | 2       | 4       | 8       |  |
| 0.04                                                                | 0.1034 | 0.1087            | 0.11404 | 0.11293 | 0.14805 |  |
| 0.06                                                                |        |                   |         |         |         |  |

Table 1.9 tplh for full custom

| <b>Data Worst Case Low to High Propagation Delay Data</b> t <sub>plh</sub> (ns) |        |                   |        |        |        |  |  |
|---------------------------------------------------------------------------------|--------|-------------------|--------|--------|--------|--|--|
| Input rise/fall                                                                 |        | Output Load (FOx) |        |        |        |  |  |
| time (ns)                                                                       | 0      | 1                 | 2      | 4      | 8      |  |  |
| 0.04                                                                            | 0.1762 | 0.0692            | 0.0834 | 0.1129 | 0.1711 |  |  |
| 0.06                                                                            |        |                   |        |        |        |  |  |

Table 1.10 tplh for sea of gates

Worse Case Input Combination: Replace with Boolean Product

| Data Worst Case High to Low Propagation Delay Data t <sub>phl</sub> (ns) |        |                   |         |        |         |  |
|--------------------------------------------------------------------------|--------|-------------------|---------|--------|---------|--|
| Input rise/fall                                                          |        | Output Load (FOx) |         |        |         |  |
| time (ns)                                                                | 0      | 1                 | 2       | 4      | 8       |  |
|                                                                          | 0.0936 | 0.09737           | 0.10089 | 0.1251 | 0.12109 |  |
| 0.04                                                                     | 9      |                   |         |        |         |  |
| 0.06                                                                     |        |                   |         |        |         |  |

Table 1.11 tphl for full custom

| Data Worst Case High to Low Propagation Delay Data t <sub>phl</sub> (ns) |   |                   |  |  |  |  |  |
|--------------------------------------------------------------------------|---|-------------------|--|--|--|--|--|
| Input rise/fall                                                          |   | Output Load (FOx) |  |  |  |  |  |
| time (ns)                                                                | 0 | 0 1 2 4 8         |  |  |  |  |  |

| Data Worst | t Case Hi | gh to Low | Propagatio | n Delay Da | ata t <sub>phl</sub> (ns) |
|------------|-----------|-----------|------------|------------|---------------------------|
| 0.04       | 0.1212    | 0.0481    | 0.0584     | 0.0779     | 0.1172                    |
| 0.06       |           |           |            |            |                           |

Table 1.12 tphl for sea of gates

Worse Case Input Combination: Replace with Boolean Product

From each row of the slew rate data compute the best fit linear propagation delay equation for low-to-high  $T_{plh}$  (h) and high-to-low  $T_{phl}$  (h). The model predicts a delay, in nanoseconds, as a function of the output load, h, Cout/Cin = FOx. The model line is parameterized by a slope, m, and an intercept, b. The units of m are (ns/FOx) and the units of b are ns.

Complete the table below by increasing the number of rows for multiple input gates. The row labeled **All data** is the computed slope and intercept after combining data from all slew rates.

Complete the **Model** row for the gate using the assumptions and methods of the linear delay model from Weste and Harris. Only skewed standard cells will have different values propagation models for rising and falling inputs.

All data means combine the results for both slew rates into a single model.

Discuss in your own words the differences in the calibration and the Weste Harris linear delay model. Discuss the differences in high-to-low versus low-to-high models.

|                         | Data Model Propagation Delay Equation      |                                |                                                |                                                 |  |  |  |  |
|-------------------------|--------------------------------------------|--------------------------------|------------------------------------------------|-------------------------------------------------|--|--|--|--|
|                         |                                            | $T_{pd}(h) = b + m$            | $e \cdot h$                                    |                                                 |  |  |  |  |
| Input Slew<br>Rate (ns) | Rising Logical<br>Effort (m <sub>r</sub> ) | Falling Logical Effort $(m_f)$ | Parasitic<br>Rising Delay<br>(b <sub>r</sub> ) | Parasitic<br>Falling Delay<br>(b <sub>r</sub> ) |  |  |  |  |
| 0.04                    |                                            |                                |                                                |                                                 |  |  |  |  |
| 0.06                    |                                            |                                |                                                |                                                 |  |  |  |  |
| All data                |                                            |                                |                                                |                                                 |  |  |  |  |

In the table below normalize the model for the  $T_{pd}$  (h) results of the table above to give the logical effort model D(h) described in Weste and Harris. D(h) is a unitless value and predicts the delay as multiples of the standard inverter delay.

Normalization is based on the observed CMOS inverter parasitic delay,  $b_{inv}$ . Recall all data  $p_{inv} = 1$ .

| Inverter                | Normalized D                               | Oata Model Pro                              | • 0                                            | y Equation                                      |
|-------------------------|--------------------------------------------|---------------------------------------------|------------------------------------------------|-------------------------------------------------|
|                         |                                            | $D(h) = p + g \cdot h$                      |                                                |                                                 |
| Input Slew<br>Rate (ns) | Rising Logical<br>Effort (g <sub>r</sub> ) | Falling Logical<br>Effort (g <sub>f</sub> ) | Parasitic<br>Rising Delay<br>(p <sub>r</sub> ) | Parasitic<br>Falling Delay<br>(p <sub>r</sub> ) |
| 0.04                    |                                            |                                             |                                                |                                                 |
| 0.06                    |                                            |                                             |                                                |                                                 |
| All data                |                                            |                                             |                                                |                                                 |
| W&H                     |                                            |                                             |                                                |                                                 |
| Model                   |                                            |                                             |                                                |                                                 |

#### **Power-Delay**

Simulate the cell for a sequence of input combinations based on the Gray code and compute the time averaged power (mW), average delay (ns), and average power-delay product (mW ns = pJ). The Gray code restricts the simulations to single input transitions and ignores the large number of multiple input change combinations. Use the same slew rate for all input transitions. Use equal output loads for multiple output gates. Use a period of 2X maximum output delay with FO=8.

| Average Power Data (mW) |                      |   |   |                       |   |  |  |
|-------------------------|----------------------|---|---|-----------------------|---|--|--|
| Input Slew              | ew Output Load (FOx) |   |   |                       |   |  |  |
| (ns)                    | 0                    | 1 | 2 | 4                     | 8 |  |  |
| 0.04                    |                      |   |   | 5.251 e <sup>-3</sup> |   |  |  |
| 0.06                    |                      |   |   |                       |   |  |  |

Table 1.13 Average power data for full custom

| Average Delay Data (ns) |   |                   |   |          |   |  |  |
|-------------------------|---|-------------------|---|----------|---|--|--|
| Input Slew              |   | Output Load (FOx) |   |          |   |  |  |
| (ns)                    | 0 | 1                 | 2 | 4        | 8 |  |  |
| 0.04                    |   |                   |   | 0.120015 |   |  |  |

| Average Delay Data (ns) |  |  |  |  |  |  |
|-------------------------|--|--|--|--|--|--|
| 0.06                    |  |  |  |  |  |  |

Table 1.14 Average delay data for full custom

| Average Power-Delay Data (pJ) |   |                   |  |                 |  |  |  |
|-------------------------------|---|-------------------|--|-----------------|--|--|--|
| Input Slew                    |   | Output Load (FOx) |  |                 |  |  |  |
| (ns)                          | 0 | 0 1 2 4 8         |  |                 |  |  |  |
|                               |   |                   |  | 0.630198        |  |  |  |
| 0.04                          |   |                   |  | e <sup>-3</sup> |  |  |  |
| 0.06                          |   |                   |  |                 |  |  |  |

Table 1.15 Average power- delay data for full custom

| Average Power Data (mW) |   |                   |   |                       |   |  |
|-------------------------|---|-------------------|---|-----------------------|---|--|
| Input Slew              |   | Output Load (FOx) |   |                       |   |  |
| (ns)                    | 0 | 1                 | 2 | 4                     | 8 |  |
| 0.04                    |   |                   |   | 25.33 e <sup>-3</sup> |   |  |
| 0.06                    |   |                   |   |                       |   |  |

Table 1.16 Average power data for sea of gates

| Average Delay Data (ns) |   |                   |   |        |   |  |
|-------------------------|---|-------------------|---|--------|---|--|
| Input Slew              |   | Output Load (FOx) |   |        |   |  |
| (ns)                    | 0 | 1                 | 2 | 4      | 8 |  |
| 0.04                    |   |                   |   | 0.1015 |   |  |
| 0.06                    |   |                   |   |        |   |  |

Table 1.17 Average delay data for sea of gates

| Average Power-Delay Data (pJ) |                   |   |   |                 |   |
|-------------------------------|-------------------|---|---|-----------------|---|
| Input Slew                    | Output Load (FOx) |   |   |                 |   |
| (ns)                          | 0                 | 1 | 2 | 4               | 8 |
|                               |                   |   |   | 2.570995        |   |
| 0.04                          |                   |   |   | e <sup>-3</sup> |   |
| 0.06                          |                   |   |   |                 |   |

Table 1.18 Average power- delay data for sea of gates

#### **SEA OF GATES:**



Figure 4: Schematics of AOI\_SOG with no load (FO0)



Figure 5: Schematics of AOI\_SOG with one fanout (FO1)



Figure 6: Schematics of AOI\_SOG with two fanouts (FO2)



Figure 7: Schematics of AOI\_SOG with four fanouts (FO4)



Figure 8: Schematics of AOI\_SOG with eight fanouts (FO8)



Figure 9: Transient Analysis of AOI with no load (FO0)



Figure 10: Transient Analysis of AOI with one fanout (FO1)



Figure 11: Transient Analysis of AOI with two fanouts (FO2)



Figure 12: Transient Analysis of AOI with four fanouts (FO4)



Figure 13: Power Graph of AOI with four fanouts (FO4)



Figure 14: Transient Analysis of AOI with eight fanouts (FO8)

### **FULL CUSTOM:**



Figure 15: Layout of AOI with no load (FO0)



Figure 16: Layout of AOI with one fanout (FO1)



Figure 17: Layout of AOI with two fanouts (FO2)



Figure 18: Layout of AOI with four fanouts (FO4)



Figure 19: Layout of AOI with eight fanouts (FO8)



Figure 20: Transient Analysis of AOI with no load (FO0)



Figure 21: Transient Analysis of AOI with one fanout (FO1)



Figure 22: Transient Analysis of AOI with two fanouts (FO2)



Figure 23: Transient Analysis and Power data of AOI with four fanouts (FO4)



Figure 24: Power data of AOI with four fanouts (FO4)



Figure 25: Transient Analysis of AOI with eight fanouts (FO8)

#### **DRC Reports for Full Custom:**

#### FO<sub>0</sub>

```
______
=========
=== CALIBRE::DRC-F SUMMARY REPORT
Execution Date/Time: Mon Mar 13 21:04:27 2017 Calibre Version: v2013.2_35.25 Wed Jul 3 15:43:57 PDT
2013
Rule File Pathname:
                                                              /u/haranadh/cadence/DRC-
files/ calibreDRC.rul
Rule File Title:
Layout System:
                                                              GDS
Layout Path(s):

AOI_Custom_FO0.calibre.db

Layout Primary Cell:

AOI_Custom_FO0

Current Directory:

/u/haranadh/cadence/DRC-files

User Name:

haranadh
Maximum Results/RuleCheck: 1000
Maximum Result Vertices: 4096

DRC Results Database: AOI_Custom_FO0.drc.results (ASCII)

Layout Depth: ALL

Thank Double Depth: Depth: Depth Dep
Text Depth:
                                                              PRIMARY
Summary Report File: AOI_Custom_FO0.drc.summary (REPLACE)
Geometry Flagging: ACUTE = NO SKEW = NO ANGLED = NO OFFGRID
= NO
                                                               NONSIMPLE POLYGON = NO NONSIMPLE PATH = NO
Excluded Cells:
CheckText Mapping: COMMENT TEXT + RULE FILE INFORMATION
Layers:
                                                               MEMORY-BASED
Keep Empty Checks:
                                                             YES
______
--- RUNTIME WARNINGS
______
_____
--- ORIGINAL LAYER STATISTICS
LAYER pwell ..... TOTAL Original Geometry Count = 7
LAYER nwell ..... TOTAL Original Geometry Count = 7
LAYER active .... TOTAL Original Geometry Count = 72
LAYER poly ...... TOTAL Original Geometry Count = 45
LAYER pimplant ... TOTAL Original Geometry Count = 6
LAYER nimplant ... TOTAL Original Geometry Count = 6
LAYER vth ...... TOTAL Original Geometry Count = 0
LAYER vtg ...... TOTAL Original Geometry Count = 0
```

```
LAYER metall .... TOTAL Original Geometry Count = 48
LAYER metal2 .... TOTAL Original Geometry Count = 0
LAYER metal3 .... TOTAL Original Geometry Count = 0
LAYER metal4 .... TOTAL Original Geometry Count = 0
LAYER metal5 .... TOTAL Original Geometry Count = 0
LAYER metal6 .... TOTAL Original Geometry Count = 0
LAYER metal7 .... TOTAL Original Geometry Count = 0
LAYER metal8 ..... TOTAL Original Geometry Count = 0
LAYER metal9 ..... TOTAL Original Geometry Count = 0
LAYER metal10 .... TOTAL Original Geometry Count = 0
LAYER contact .... TOTAL Original Geometry Count = 75
LAYER vial ..... TOTAL Original Geometry Count = 0
LAYER via2 ..... TOTAL Original Geometry Count = 0
LAYER via3 ..... TOTAL Original Geometry Count = 0
LAYER via4 ..... TOTAL Original Geometry Count = 0
LAYER via5 ..... TOTAL Original Geometry Count = 0
LAYER via6 ..... TOTAL Original Geometry Count = 0
LAYER via7 ..... TOTAL Original Geometry Count = 0
LAYER via8 ..... TOTAL Original Geometry Count = 0
LAYER via9 ..... TOTAL Original Geometry Count = 0
_____
--- RULECHECK RESULTS STATISTICS
RULECHECK Well.1 ..... TOTAL Result Count = 0
RULECHECK Well.2 ..... TOTAL Result Count = 0
RULECHECK Well.4 ..... TOTAL Result Count = 0
RULECHECK Poly.1 ..... TOTAL Result Count = 0
RULECHECK Poly.2 ..... TOTAL Result Count = 0
RULECHECK Poly.3 ..... TOTAL Result Count = 0
RULECHECK Poly.4 ..... TOTAL Result Count = 0
RULECHECK Poly.5 ..... TOTAL Result Count = 0
RULECHECK Poly.6 ..... TOTAL Result Count = 0
RULECHECK Active.1 .... TOTAL Result Count = 0
RULECHECK Active.2 .... TOTAL Result Count = 0
RULECHECK Active.3 .... TOTAL Result Count = 0
RULECHECK Active.4 .... TOTAL Result Count = 0
RULECHECK Implant.1 ... TOTAL Result Count = 0
RULECHECK Implant.2 ... TOTAL Result Count = 0
RULECHECK Implant.3 ... TOTAL Result Count = 0
RULECHECK Implant.4 ... TOTAL Result Count = 0
RULECHECK Implant.6 ... TOTAL Result Count = 0
RULECHECK Contact.1 ... TOTAL Result Count = 0
RULECHECK Contact.2 ... TOTAL Result Count = 0
RULECHECK Contact.3 ... TOTAL Result Count = 0
RULECHECK Contact.4 ... TOTAL Result Count = 0
RULECHECK Contact.5 ... TOTAL Result Count = 0
RULECHECK Contact.6 ... TOTAL Result Count = 0
RULECHECK Metal1.1 .... TOTAL Result Count = 0
RULECHECK Metal1.2 .... TOTAL Result Count = 0
RULECHECK Metal1.3 .... TOTAL Result Count = 0
```

RULECHECK Metal1.4 .... TOTAL Result Count = 0

|           | Via1.1   | TOTAL | Result | Count | = | 0 |
|-----------|----------|-------|--------|-------|---|---|
|           | Via1.2   | TOTAL | Result | Count | = | 0 |
|           | Via1.3   |       | Result |       | = | 0 |
|           | Via1.4   | TOTAL | Result |       | = | 0 |
|           | Metal2.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal2.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal2.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal2.4 | TOTAL | Result | Count | = | 0 |
|           | Via2.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via2.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via2.3   | TOTAL | Result | Count | = | 0 |
|           | Via2.4   | TOTAL | Result | Count | = | 0 |
|           | Metal3.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.4 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal4.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal4.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal4.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal5.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal5.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal5.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal6.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal6.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal6.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal7.1 | TOTAL | Result | Count | = | 0 |
|           | Metal7.2 | TOTAL | Result | Count | = | 0 |
|           | Metal7.3 |       | Result |       |   | 0 |
|           | Via7.1   |       | Result |       | = | 0 |
| RULECHECK | Via7.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK |          |       | Result |       | = | 0 |
| RULECHECK |          |       | Result |       |   | 0 |
|           | Metal8.1 |       | Result |       |   | 0 |
|           | Metal8.2 |       | Result |       |   | 0 |
|           | Metal8.3 |       | Result |       | = | 0 |
|           | Via8.1   |       | Result |       | = | _ |
|           |          |       |        |       |   |   |

```
RULECHECK Via8.2 ..... TOTAL Result Count = 0
RULECHECK Via8.3 ..... TOTAL Result Count = 0
RULECHECK Via8.4 ..... TOTAL Result Count = 0
RULECHECK Metal9.1 .... TOTAL Result Count = 0
RULECHECK Metal9.2 .... TOTAL Result Count = 0
RULECHECK Metal9.3 .... TOTAL Result Count = 0
RULECHECK Via9.1 ..... TOTAL Result Count = 0
RULECHECK Via9.2 ..... TOTAL Result Count = 0
RULECHECK Via9.3 ..... TOTAL Result Count = 0
RULECHECK Via9.4 ..... TOTAL Result Count = 0
RULECHECK Metal10.1 ... TOTAL Result Count = 0
RULECHECK Metal10.2 ... TOTAL Result Count = 0
RULECHECK Metal10.3 ... TOTAL Result Count = 0
RULECHECK Metal1.5 .... TOTAL Result Count = 0
RULECHECK Metal1.6 .... TOTAL Result Count = 0
RULECHECK Metal1.7 .... TOTAL Result Count = 0
RULECHECK Metal1.8 .... TOTAL Result Count = 0
RULECHECK Metal1.9 .... TOTAL Result Count = 0
RULECHECK Metal2.5 .... TOTAL Result Count = 0
RULECHECK Metal2.6 .... TOTAL Result Count = 0
RULECHECK Metal2.7 .... TOTAL Result Count = 0
RULECHECK Metal2.8 .... TOTAL Result Count = 0
RULECHECK Metal2.9 .... TOTAL Result Count = 0
RULECHECK Metal3.5 .... TOTAL Result Count = 0
RULECHECK Metal3.6 .... TOTAL Result Count = 0
RULECHECK Metal3.7 .... TOTAL Result Count = 0
RULECHECK Metal3.8 .... TOTAL Result Count = 0
RULECHECK Metal3.9 .... TOTAL Result Count = 0
RULECHECK Metal4.5 .... TOTAL Result Count = 0
RULECHECK Metal4.6 .... TOTAL Result Count = 0
RULECHECK Metal4.7 .... TOTAL Result Count = 0
RULECHECK Metal4.8 .... TOTAL Result Count = 0
RULECHECK Metal5.5 .... TOTAL Result Count = 0
RULECHECK Metal5.6 .... TOTAL Result Count = 0
RULECHECK Metal5.7 .... TOTAL Result Count = 0
RULECHECK Metal5.8 .... TOTAL Result Count = 0
RULECHECK Metal6.5 .... TOTAL Result Count = 0
RULECHECK Metal6.6 .... TOTAL Result Count = 0
RULECHECK Metal6.7 .... TOTAL Result Count = 0
RULECHECK Metal6.8 .... TOTAL Result Count = 0
RULECHECK Metal7.5 .... TOTAL Result Count = 0
RULECHECK Metal7.6 .... TOTAL Result Count = 0
RULECHECK Metal7.7 .... TOTAL Result Count = 0
RULECHECK Metal8.5 .... TOTAL Result Count = 0
RULECHECK Metal8.6 .... TOTAL Result Count = 0
RULECHECK Metal8.7 .... TOTAL Result Count = 0
RULECHECK Metal9.5 .... TOTAL Result Count = 0
RULECHECK Metal9.6 .... TOTAL Result Count = 0
RULECHECK Metal10.5 ... TOTAL Result Count = 0
RULECHECK Metal10.6 ... TOTAL Result Count = 0
RULECHECK Grid.1 ..... TOTAL Result Count = 0
RULECHECK Grid.2 ..... TOTAL Result Count = 0
```

```
RULECHECK Grid.3 ..... TOTAL Result Count = 0
RULECHECK Grid.4 ..... TOTAL Result Count = 0
RULECHECK Grid.5 ..... TOTAL Result Count = 0
RULECHECK Grid.6 ..... TOTAL Result Count = 0
RULECHECK Grid.7 ..... TOTAL Result Count = 0
RULECHECK Grid.8 ..... TOTAL Result Count = 0
RULECHECK Grid.9 ..... TOTAL Result Count = 0
RULECHECK Grid.10 ..... TOTAL Result Count = 0
RULECHECK Grid.11 ..... TOTAL Result Count = 0
RULECHECK Grid.12 .... TOTAL Result Count = 0
RULECHECK Grid.13 ..... TOTAL Result Count = 0
RULECHECK Grid.14 .... TOTAL Result Count = 0
RULECHECK Grid.15 ..... TOTAL Result Count = 0
RULECHECK Grid.16 ..... TOTAL Result Count = 0
RULECHECK Grid.17 ..... TOTAL Result Count = 0
RULECHECK Grid.18 ..... TOTAL Result Count = 0
RULECHECK Grid.19 ..... TOTAL Result Count = 0
RULECHECK Grid.20 ..... TOTAL Result Count = 0
RULECHECK Grid.21 ..... TOTAL Result Count = 0
RULECHECK Grid.22 ..... TOTAL Result Count = 0
RULECHECK Grid.23 .... TOTAL Result Count = 0
RULECHECK Grid.24 .... TOTAL Result Count = 0
RULECHECK Grid.25 .... TOTAL Result Count = 0
RULECHECK Grid.26 ..... TOTAL Result Count = 0
______
--- SUMMARY
TOTAL CPU Time:
                               0
TOTAL REAL Time:
TOTAL Original Layer Geometries: 266
TOTAL DRC RuleChecks Executed: 156
TOTAL DRC Results Generated:
```

#### FO<sub>1</sub>

```
Rule File Title:
Layout System:
Layout Path(s):
                             GDS
Layout Path(s):

AOI_Custom_FO1.calibre.db

Layout Primary Cell:

Current Directory:

User Name:

AOI_Custom_FO1

/u/haranadh/cadence/DRC-files

haranadh
Maximum Results/RuleCheck: 1000
Maximum Result Vertices: 4096
DRC Results Database:
AOI_Custom_FO1.drc.results (ASCII)
Layout Depth:
ALL
Text Depth:
PRIMARY
Summary Report File:
AOI_Custom_FO1.drc.summary (REPLACE)
Geometry Flagging:
ACUTE = NO SKEW = NO ANGLED = NO OFFGRID
= NO
                             NONSIMPLE POLYGON = NO NONSIMPLE PATH = NO
Excluded Cells:
CheckText Mapping: COMMENT TEXT + RULE FILE INFORMATION Layers: MEMORY-BASED
Keep Empty Checks: YES
--- RUNTIME WARNINGS
--- ORIGINAL LAYER STATISTICS
LAYER pwell ..... TOTAL Original Geometry Count = 10
LAYER nwell ..... TOTAL Original Geometry Count = 10
LAYER active ..... TOTAL Original Geometry Count = 114
LAYER poly ..... TOTAL Original Geometry Count = 72
LAYER pimplant ... TOTAL Original Geometry Count = 9
LAYER nimplant ... TOTAL Original Geometry Count = 9
LAYER vth ...... TOTAL Original Geometry Count = 0
LAYER vtg ...... TOTAL Original Geometry Count = 0
LAYER metal1 .... TOTAL Original Geometry Count = 75
LAYER metal2 ..... TOTAL Original Geometry Count = 0
LAYER metal3 ..... TOTAL Original Geometry Count = 0
LAYER metal4 .... TOTAL Original Geometry Count = 0
LAYER metal5 ..... TOTAL Original Geometry Count = 0
LAYER metal6 ..... TOTAL Original Geometry Count = 0
LAYER metal7 .... TOTAL Original Geometry Count = 0
LAYER metal8 .... TOTAL Original Geometry Count = 0
LAYER metal9 .... TOTAL Original Geometry Count = 0
LAYER metal10 .... TOTAL Original Geometry Count = 0
LAYER contact .... TOTAL Original Geometry Count = 96
LAYER vial ..... TOTAL Original Geometry Count = 0
LAYER via2 ..... TOTAL Original Geometry Count = 0
LAYER via3 ..... TOTAL Original Geometry Count = 0
LAYER via4 ..... TOTAL Original Geometry Count = 0
LAYER via5 ..... TOTAL Original Geometry Count = 0
```

LAYER via6 ..... TOTAL Original Geometry Count = 0

```
LAYER via7 ..... TOTAL Original Geometry Count = 0
LAYER via8 ..... TOTAL Original Geometry Count = 0
LAYER via9 ..... TOTAL Original Geometry Count = 0
______
--- RULECHECK RESULTS STATISTICS
RULECHECK Well.1 ..... TOTAL Result Count = 0
RULECHECK Well.2 ..... TOTAL Result Count = 0
RULECHECK Well.4 ..... TOTAL Result Count = 0
RULECHECK Poly.1 ..... TOTAL Result Count = 0
RULECHECK Poly.2 ..... TOTAL Result Count = 0
RULECHECK Poly.3 ..... TOTAL Result Count = 0
RULECHECK Poly.4 ..... TOTAL Result Count = 0
RULECHECK Poly.5 ..... TOTAL Result Count = 0
RULECHECK Poly.6 ..... TOTAL Result Count = 0
RULECHECK Active.1 .... TOTAL Result Count = 0
RULECHECK Active.2 .... TOTAL Result Count = 0
RULECHECK Active.3 .... TOTAL Result Count = 0
RULECHECK Active.4 .... TOTAL Result Count = 0
RULECHECK Implant.1 ... TOTAL Result Count = 0
RULECHECK Implant.2 ... TOTAL Result Count = 0
RULECHECK Implant.3 ... TOTAL Result Count = 0
RULECHECK Implant.4 ... TOTAL Result Count = 0
RULECHECK Implant.6 ... TOTAL Result Count = 0
RULECHECK Contact.1 ... TOTAL Result Count = 0
RULECHECK Contact.2 ... TOTAL Result Count = 0
RULECHECK Contact.3 ... TOTAL Result Count = 0
RULECHECK Contact.4 ... TOTAL Result Count = 0
RULECHECK Contact.5 ... TOTAL Result Count = 0
RULECHECK Contact.6 ... TOTAL Result Count = 0
RULECHECK Metal1.1 .... TOTAL Result Count = 0
RULECHECK Metal1.2 .... TOTAL Result Count = 0
RULECHECK Metal1.3 .... TOTAL Result Count = 0
RULECHECK Metal1.4 .... TOTAL Result Count = 0
RULECHECK Via1.1 ..... TOTAL Result Count = 0
RULECHECK Via1.2 ..... TOTAL Result Count = 0
RULECHECK Via1.3 ..... TOTAL Result Count = 0
RULECHECK Via1.4 ..... TOTAL Result Count = 0
RULECHECK Metal2.1 .... TOTAL Result Count = 0
RULECHECK Metal2.2 .... TOTAL Result Count = 0
RULECHECK Metal2.3 .... TOTAL Result Count = 0
RULECHECK Metal2.4 .... TOTAL Result Count = 0
RULECHECK Via2.1 ..... TOTAL Result Count = 0
RULECHECK Via2.2 ..... TOTAL Result Count = 0
RULECHECK Via2.3 ..... TOTAL Result Count = 0
RULECHECK Via2.4 ..... TOTAL Result Count = 0
RULECHECK Metal3.1 .... TOTAL Result Count = 0
RULECHECK Metal3.2 .... TOTAL Result Count = 0
RULECHECK Metal3.3 .... TOTAL Result Count = 0
RULECHECK Metal3.4 .... TOTAL Result Count = 0
RULECHECK Via3.1 ..... TOTAL Result Count = 0
```

```
RULECHECK Via3.2 ..... TOTAL Result Count = 0
RULECHECK Via3.3 ..... TOTAL Result Count = 0
RULECHECK Via3.4 ..... TOTAL Result Count = 0
RULECHECK Metal4.1 .... TOTAL Result Count = 0
RULECHECK Metal4.2 .... TOTAL Result Count = 0
RULECHECK Metal4.3 .... TOTAL Result Count = 0
RULECHECK Via4.1 ..... TOTAL Result Count = 0
RULECHECK Via4.2 ..... TOTAL Result Count = 0
RULECHECK Via4.3 ..... TOTAL Result Count = 0
RULECHECK Via4.4 ..... TOTAL Result Count = 0
RULECHECK Metal5.1 .... TOTAL Result Count = 0
RULECHECK Metal5.2 .... TOTAL Result Count = 0
RULECHECK Metal5.3 .... TOTAL Result Count = 0
RULECHECK Via5.1 ..... TOTAL Result Count = 0
RULECHECK Via5.2 ..... TOTAL Result Count = 0
RULECHECK Via5.3 ..... TOTAL Result Count = 0
RULECHECK Via5.4 ..... TOTAL Result Count = 0
RULECHECK Metal6.1 .... TOTAL Result Count = 0
RULECHECK Metal6.2 .... TOTAL Result Count = 0
RULECHECK Metal6.3 .... TOTAL Result Count = 0
RULECHECK Via6.1 ..... TOTAL Result Count = 0
RULECHECK Via6.2 ..... TOTAL Result Count = 0
RULECHECK Via6.3 ..... TOTAL Result Count = 0
RULECHECK Via6.4 ..... TOTAL Result Count = 0
RULECHECK Metal7.1 .... TOTAL Result Count = 0
RULECHECK Metal7.2 .... TOTAL Result Count = 0
RULECHECK Metal7.3 .... TOTAL Result Count = 0
RULECHECK Via7.1 ..... TOTAL Result Count = 0
RULECHECK Via7.2 ..... TOTAL Result Count = 0
RULECHECK Via7.3 ..... TOTAL Result Count = 0
RULECHECK Via7.4 ..... TOTAL Result Count = 0
RULECHECK Metal8.1 .... TOTAL Result Count = 0
RULECHECK Metal8.2 .... TOTAL Result Count = 0
RULECHECK Metal8.3 .... TOTAL Result Count = 0
RULECHECK Via8.1 ..... TOTAL Result Count = 0
RULECHECK Via8.2 ..... TOTAL Result Count = 0
RULECHECK Via8.3 ..... TOTAL Result Count = 0
RULECHECK Via8.4 ..... TOTAL Result Count = 0
RULECHECK Metal9.1 .... TOTAL Result Count = 0
RULECHECK Metal9.2 .... TOTAL Result Count = 0
RULECHECK Metal9.3 .... TOTAL Result Count = 0
RULECHECK Via9.1 ..... TOTAL Result Count = 0
RULECHECK Via9.2 ..... TOTAL Result Count = 0
RULECHECK Via9.3 ..... TOTAL Result Count = 0
RULECHECK Via9.4 ..... TOTAL Result Count = 0
RULECHECK Metal10.1 ... TOTAL Result Count = 0
RULECHECK Metal10.2 ... TOTAL Result Count = 0
RULECHECK Metal10.3 ... TOTAL Result Count = 0
RULECHECK Metal1.5 .... TOTAL Result Count = 0
RULECHECK Metal1.6 .... TOTAL Result Count = 0
RULECHECK Metal1.7 .... TOTAL Result Count = 0
RULECHECK Metal1.8 .... TOTAL Result Count = 0
```

```
RULECHECK Metal1.9 .... TOTAL Result Count = 0
RULECHECK Metal2.5 .... TOTAL Result Count = 0
RULECHECK Metal2.6 .... TOTAL Result Count = 0
RULECHECK Metal2.7 .... TOTAL Result Count = 0
RULECHECK Metal2.8 .... TOTAL Result Count = 0
RULECHECK Metal2.9 .... TOTAL Result Count = 0
RULECHECK Metal3.5 .... TOTAL Result Count = 0
RULECHECK Metal3.6 .... TOTAL Result Count = 0
RULECHECK Metal3.7 .... TOTAL Result Count = 0
RULECHECK Metal3.8 .... TOTAL Result Count = 0
RULECHECK Metal3.9 .... TOTAL Result Count = 0
RULECHECK Metal4.5 .... TOTAL Result Count = 0
RULECHECK Metal4.6 .... TOTAL Result Count = 0
RULECHECK Metal4.7 .... TOTAL Result Count = 0
RULECHECK Metal4.8 .... TOTAL Result Count = 0
RULECHECK Metal5.5 .... TOTAL Result Count = 0
RULECHECK Metal5.6 .... TOTAL Result Count = 0
RULECHECK Metal5.7 .... TOTAL Result Count = 0
RULECHECK Metal5.8 .... TOTAL Result Count = 0
RULECHECK Metal6.5 .... TOTAL Result Count = 0
RULECHECK Metal6.6 .... TOTAL Result Count = 0
RULECHECK Metal6.7 .... TOTAL Result Count = 0
RULECHECK Metal6.8 .... TOTAL Result Count = 0
RULECHECK Metal7.5 .... TOTAL Result Count = 0
RULECHECK Metal7.6 .... TOTAL Result Count = 0
RULECHECK Metal7.7 .... TOTAL Result Count = 0
RULECHECK Metal8.5 .... TOTAL Result Count = 0
RULECHECK Metal8.6 .... TOTAL Result Count = 0
RULECHECK Metal8.7 .... TOTAL Result Count = 0
RULECHECK Metal9.5 .... TOTAL Result Count = 0
RULECHECK Metal9.6 .... TOTAL Result Count = 0
RULECHECK Metal10.5 ... TOTAL Result Count = 0
RULECHECK Metal10.6 ... TOTAL Result Count = 0
RULECHECK Grid.1 ..... TOTAL Result Count = 0
RULECHECK Grid.2 ..... TOTAL Result Count = 0
RULECHECK Grid.3 ..... TOTAL Result Count = 0
RULECHECK Grid.4 ..... TOTAL Result Count = 0
RULECHECK Grid.5 ..... TOTAL Result Count = 0
RULECHECK Grid.6 ..... TOTAL Result Count = 0
RULECHECK Grid.7 ..... TOTAL Result Count = 0
RULECHECK Grid.8 ..... TOTAL Result Count = 0
RULECHECK Grid.9 ..... TOTAL Result Count = 0
RULECHECK Grid.10 ..... TOTAL Result Count = 0
RULECHECK Grid.11 ..... TOTAL Result Count = 0
RULECHECK Grid.12 ..... TOTAL Result Count = 0
RULECHECK Grid.13 .... TOTAL Result Count = 0
RULECHECK Grid.14 ..... TOTAL Result Count = 0
RULECHECK Grid.15 ..... TOTAL Result Count = 0
RULECHECK Grid.16 .... TOTAL Result Count = 0
RULECHECK Grid.17 ..... TOTAL Result Count = 0
RULECHECK Grid.18 ..... TOTAL Result Count = 0
RULECHECK Grid.19 ..... TOTAL Result Count = 0
```

```
RULECHECK Grid.20 ..... TOTAL Result Count = 0
RULECHECK Grid.21 ..... TOTAL Result Count = 0
RULECHECK Grid.22 ..... TOTAL Result Count = 0
RULECHECK Grid.23 .... TOTAL Result Count = 0
RULECHECK Grid.24 ..... TOTAL Result Count = 0
RULECHECK Grid.25 ..... TOTAL Result Count = 0
RULECHECK Grid.26 .... TOTAL Result Count = 0
_____
--- SUMMARY
___
TOTAL CPU Time:
                             0
TOTAL REAL Time:
TOTAL Original Layer Geometries: 395
TOTAL DRC RuleChecks Executed: 156
TOTAL DRC Results Generated:
```

#### FO<sub>2</sub>

```
______
=== CALIBRE::DRC-F SUMMARY REPORT
Execution Date/Time: Mon Mar 13 21:30:53 2017
Calibre Version: v2013.2_35.25 Wed Jul 3 15:43:57 PDT
2013
Rule File Pathname:
                              /u/haranadh/cadence/DRC-
files/ calibreDRC.rul
Rule File Title:
Layout System:
                             GDS
Layout Path(s):

AOI_Custom_FO2.calibre.db

Layout Primary Cell:

Current Directory:

User Name:

AOI_Custom_FO2

/u/haranadh/cadence/DRC-files
User Name:
                              haranadh
Maximum Results/RuleCheck: 1000
Maximum Result Vertices: 4096
DRC Results Database: AOI_Custom_FO2.drc.results (ASCII) Layout Depth: ALL
Layout Depth:
                           PRIMARY

AOI_Custom_FO2.drc.summary (REPLACE)

ACUTE = NO SKEW = NO ANGLED = NO OFFGRID
Text Depth:
Summary Report File:
Geometry Flagging:
= NO
                              NONSIMPLE POLYGON = NO NONSIMPLE PATH = NO
Excluded Cells:
```

```
CheckText Mapping:
                       COMMENT TEXT + RULE FILE INFORMATION
Layers:
                       MEMORY-BASED
Keep Empty Checks: YES
______
--- RUNTIME WARNINGS
______
--- ORIGINAL LAYER STATISTICS
LAYER pwell ..... TOTAL Original Geometry Count = 13
LAYER nwell ..... TOTAL Original Geometry Count = 13
LAYER active .... TOTAL Original Geometry Count = 156
LAYER poly ...... TOTAL Original Geometry Count = 99
LAYER pimplant ... TOTAL Original Geometry Count = 12
LAYER nimplant ... TOTAL Original Geometry Count = 12
LAYER vth ...... TOTAL Original Geometry Count = 0
LAYER vtg ..... TOTAL Original Geometry Count = 0
LAYER metall .... TOTAL Original Geometry Count = 104
LAYER metal2 .... TOTAL Original Geometry Count = 3
LAYER metal3 .... TOTAL Original Geometry Count = 0
LAYER metal4 ..... TOTAL Original Geometry Count = 0
LAYER metal5 ..... TOTAL Original Geometry Count = 0
LAYER metal6 .... TOTAL Original Geometry Count = 0
LAYER metal7 .... TOTAL Original Geometry Count = 0
LAYER metal8 .... TOTAL Original Geometry Count = 0
LAYER metal9 .... TOTAL Original Geometry Count = 0
LAYER metal10 .... TOTAL Original Geometry Count = 0
LAYER contact .... TOTAL Original Geometry Count = 117
LAYER via1 ..... TOTAL Original Geometry Count = 2
LAYER via2 ..... TOTAL Original Geometry Count = 0
LAYER via3 ..... TOTAL Original Geometry Count = 0
LAYER via4 ..... TOTAL Original Geometry Count = 0
LAYER via5 ..... TOTAL Original Geometry Count = 0
LAYER via6 ..... TOTAL Original Geometry Count = 0
LAYER via7 ..... TOTAL Original Geometry Count = 0
LAYER via8 ..... TOTAL Original Geometry Count = 0
LAYER via9 ..... TOTAL Original Geometry Count = 0
_____
--- RULECHECK RESULTS STATISTICS
RULECHECK Well.1 ..... TOTAL Result Count = 0
RULECHECK Well.2 ..... TOTAL Result Count = 0
RULECHECK Well.4 ..... TOTAL Result Count = 0
RULECHECK Poly.1 ..... TOTAL Result Count = 0
RULECHECK Poly.2 ..... TOTAL Result Count = 0
RULECHECK Poly.3 ..... TOTAL Result Count = 0
RULECHECK Poly.4 ..... TOTAL Result Count = 0
RULECHECK Poly.5 ..... TOTAL Result Count = 0
RULECHECK Poly.6 ..... TOTAL Result Count = 0
```

```
RULECHECK Active.1 .... TOTAL Result Count = 0
RULECHECK Active.2 .... TOTAL Result Count = 0
RULECHECK Active.3 .... TOTAL Result Count = 0
RULECHECK Active.4 .... TOTAL Result Count = 0
RULECHECK Implant.1 ... TOTAL Result Count = 0
RULECHECK Implant.2 ... TOTAL Result Count = 0
RULECHECK Implant.3 ... TOTAL Result Count = 0
RULECHECK Implant.4 ... TOTAL Result Count = 0
RULECHECK Implant.6 ... TOTAL Result Count = 0
RULECHECK Contact.1 ... TOTAL Result Count = 0
RULECHECK Contact.2 ... TOTAL Result Count = 0
RULECHECK Contact.3 ... TOTAL Result Count = 0
RULECHECK Contact.4 ... TOTAL Result Count = 0
RULECHECK Contact.5 ... TOTAL Result Count = 0
RULECHECK Contact.6 ... TOTAL Result Count = 0
RULECHECK Metal1.1 .... TOTAL Result Count = 0
RULECHECK Metal1.2 .... TOTAL Result Count = 0
RULECHECK Metal1.3 .... TOTAL Result Count = 0
RULECHECK Metal1.4 .... TOTAL Result Count = 0
RULECHECK Via1.1 ..... TOTAL Result Count = 0
RULECHECK Via1.2 ..... TOTAL Result Count = 0
RULECHECK Via1.3 ..... TOTAL Result Count = 0
RULECHECK Via1.4 ..... TOTAL Result Count = 0
RULECHECK Metal2.1 .... TOTAL Result Count = 0
RULECHECK Metal2.2 .... TOTAL Result Count = 0
RULECHECK Metal2.3 .... TOTAL Result Count = 0
RULECHECK Metal2.4 .... TOTAL Result Count = 0
RULECHECK Via2.1 ..... TOTAL Result Count = 0
RULECHECK Via2.2 ..... TOTAL Result Count = 0
RULECHECK Via2.3 ..... TOTAL Result Count = 0
RULECHECK Via2.4 ..... TOTAL Result Count = 0
RULECHECK Metal3.1 .... TOTAL Result Count = 0
RULECHECK Metal3.2 .... TOTAL Result Count = 0
RULECHECK Metal3.3 .... TOTAL Result Count = 0
RULECHECK Metal3.4 .... TOTAL Result Count = 0
RULECHECK Via3.1 ..... TOTAL Result Count = 0
RULECHECK Via3.2 ..... TOTAL Result Count = 0
RULECHECK Via3.3 ..... TOTAL Result Count = 0
RULECHECK Via3.4 ..... TOTAL Result Count = 0
RULECHECK Metal4.1 .... TOTAL Result Count = 0
RULECHECK Metal4.2 .... TOTAL Result Count = 0
RULECHECK Metal4.3 .... TOTAL Result Count = 0
RULECHECK Via4.1 ..... TOTAL Result Count = 0
RULECHECK Via4.2 ..... TOTAL Result Count = 0
RULECHECK Via4.3 ..... TOTAL Result Count = 0
RULECHECK Via4.4 ..... TOTAL Result Count = 0
RULECHECK Metal5.1 .... TOTAL Result Count = 0
RULECHECK Metal5.2 .... TOTAL Result Count = 0
RULECHECK Metal5.3 .... TOTAL Result Count = 0
RULECHECK Via5.1 ..... TOTAL Result Count = 0
RULECHECK Via5.2 ..... TOTAL Result Count = 0
RULECHECK Via5.3 ..... TOTAL Result Count = 0
```

```
RULECHECK Via5.4 ..... TOTAL Result Count = 0
RULECHECK Metal6.1 .... TOTAL Result Count = 0
RULECHECK Metal6.2 .... TOTAL Result Count = 0
RULECHECK Metal6.3 .... TOTAL Result Count = 0
RULECHECK Via6.1 ..... TOTAL Result Count = 0
RULECHECK Via6.2 ..... TOTAL Result Count = 0
RULECHECK Via6.3 ..... TOTAL Result Count = 0
RULECHECK Via6.4 ..... TOTAL Result Count = 0
RULECHECK Metal7.1 .... TOTAL Result Count = 0
RULECHECK Metal7.2 .... TOTAL Result Count = 0
RULECHECK Metal7.3 .... TOTAL Result Count = 0
RULECHECK Via7.1 ..... TOTAL Result Count = 0
RULECHECK Via7.2 ..... TOTAL Result Count = 0
RULECHECK Via7.3 ..... TOTAL Result Count = 0
RULECHECK Via7.4 ..... TOTAL Result Count = 0
RULECHECK Metal8.1 .... TOTAL Result Count = 0
RULECHECK Metal8.2 .... TOTAL Result Count = 0
RULECHECK Metal8.3 .... TOTAL Result Count = 0
RULECHECK Via8.1 ..... TOTAL Result Count = 0
RULECHECK Via8.2 ..... TOTAL Result Count = 0
RULECHECK Via8.3 ..... TOTAL Result Count = 0
RULECHECK Via8.4 ..... TOTAL Result Count = 0
RULECHECK Metal9.1 .... TOTAL Result Count = 0
RULECHECK Metal9.2 .... TOTAL Result Count = 0
RULECHECK Metal9.3 .... TOTAL Result Count = 0
RULECHECK Via9.1 ..... TOTAL Result Count = 0
RULECHECK Via9.2 ..... TOTAL Result Count = 0
RULECHECK Via9.3 ..... TOTAL Result Count = 0
RULECHECK Via9.4 ..... TOTAL Result Count = 0
RULECHECK Metal10.1 ... TOTAL Result Count = 0
RULECHECK Metal10.2 ... TOTAL Result Count = 0
RULECHECK Metal10.3 ... TOTAL Result Count = 0
RULECHECK Metal1.5 .... TOTAL Result Count = 0
RULECHECK Metal1.6 .... TOTAL Result Count = 0
RULECHECK Metal1.7 .... TOTAL Result Count = 0
RULECHECK Metal1.8 .... TOTAL Result Count = 0
RULECHECK Metal1.9 .... TOTAL Result Count = 0
RULECHECK Metal2.5 .... TOTAL Result Count = 0
RULECHECK Metal2.6 .... TOTAL Result Count = 0
RULECHECK Metal2.7 .... TOTAL Result Count = 0
RULECHECK Metal2.8 .... TOTAL Result Count = 0
RULECHECK Metal2.9 .... TOTAL Result Count = 0
RULECHECK Metal3.5 .... TOTAL Result Count = 0
RULECHECK Metal3.6 .... TOTAL Result Count = 0
RULECHECK Metal3.7 .... TOTAL Result Count = 0
RULECHECK Metal3.8 .... TOTAL Result Count = 0
RULECHECK Metal3.9 .... TOTAL Result Count = 0
RULECHECK Metal4.5 .... TOTAL Result Count = 0
RULECHECK Metal4.6 .... TOTAL Result Count = 0
RULECHECK Metal4.7 .... TOTAL Result Count = 0
RULECHECK Metal4.8 .... TOTAL Result Count = 0
RULECHECK Metal5.5 .... TOTAL Result Count = 0
```

```
RULECHECK Metal5.6 .... TOTAL Result Count = 0
RULECHECK Metal5.7 .... TOTAL Result Count = 0
RULECHECK Metal5.8 .... TOTAL Result Count = 0
RULECHECK Metal6.5 .... TOTAL Result Count = 0
RULECHECK Metal6.6 .... TOTAL Result Count = 0
RULECHECK Metal6.7 .... TOTAL Result Count = 0
RULECHECK Metal6.8 .... TOTAL Result Count = 0
RULECHECK Metal7.5 .... TOTAL Result Count = 0
RULECHECK Metal7.6 .... TOTAL Result Count = 0
RULECHECK Metal7.7 .... TOTAL Result Count = 0
RULECHECK Metal8.5 .... TOTAL Result Count = 0
RULECHECK Metal8.6 .... TOTAL Result Count = 0
RULECHECK Metal8.7 .... TOTAL Result Count = 0
RULECHECK Metal9.5 .... TOTAL Result Count = 0
RULECHECK Metal9.6 .... TOTAL Result Count = 0
RULECHECK Metal10.5 ... TOTAL Result Count = 0
RULECHECK Metal10.6 ... TOTAL Result Count = 0
RULECHECK Grid.1 ..... TOTAL Result Count = 0
RULECHECK Grid.2 ..... TOTAL Result Count = 0
RULECHECK Grid.3 ..... TOTAL Result Count = 0
RULECHECK Grid.4 ..... TOTAL Result Count = 0
RULECHECK Grid.5 ..... TOTAL Result Count = 0
RULECHECK Grid.6 ..... TOTAL Result Count = 0
RULECHECK Grid.7 ..... TOTAL Result Count = 0
RULECHECK Grid.8 ..... TOTAL Result Count = 0
RULECHECK Grid.9 ..... TOTAL Result Count = 0
RULECHECK Grid.10 ..... TOTAL Result Count = 0
RULECHECK Grid.11 .... TOTAL Result Count = 0
RULECHECK Grid.12 ..... TOTAL Result Count = 0
RULECHECK Grid.13 .... TOTAL Result Count = 0
RULECHECK Grid.14 ..... TOTAL Result Count = 0
RULECHECK Grid.15 ..... TOTAL Result Count = 0
RULECHECK Grid.16 ..... TOTAL Result Count = 0
RULECHECK Grid.17 .... TOTAL Result Count = 0
RULECHECK Grid.18 ..... TOTAL Result Count = 0
RULECHECK Grid.19 .... TOTAL Result Count = 0
RULECHECK Grid.20 ..... TOTAL Result Count = 0
RULECHECK Grid.21 .... TOTAL Result Count = 0
RULECHECK Grid.22 ..... TOTAL Result Count = 0
RULECHECK Grid.23 ..... TOTAL Result Count = 0
RULECHECK Grid.24 ..... TOTAL Result Count = 0
RULECHECK Grid.25 ..... TOTAL Result Count = 0
RULECHECK Grid.26 ..... TOTAL Result Count = 0
--- SUMMARY
---
TOTAL CPU Time:
                                 0
TOTAL REAL Time:
TOTAL Original Layer Geometries: 531
TOTAL DRC RuleChecks Executed: 156
TOTAL DRC Results Generated:
```

#### FO<sub>4</sub>

```
______
_____
=== CALIBRE::DRC-F SUMMARY REPORT
Execution Date/Time: Mon Mar 13 21:42:11 2017
Calibre Version: v2013.2_35.25 Wed Jul 3 15:43:57 PDT
2013
Rule File Pathname:
                         /u/haranadh/cadence/DRC-
files/ calibreDRC.rul
Rule File Title:
Layout Path(s):

AOI_Custom_FO4.calibre.db

AOI_Custom_FO4

Current Directory:

User Name:

AOI_Custom_FO4

/u/haranadh/cadence/DRC-files

haranadh
Layout System:
                         GDS
Maximum Results/RuleCheck: 1000
Maximum Result Vertices: 4096
DRC Results Database: AOI_Custom_FO4.drc.results (ASCII)
Layout Depth: ALL
                         PRIMARY
Text Depth:
Summary Report File: AOI_Custom_FO4.drc.summary (REPLACE)
Geometry Flagging: ACUTE = NO SKEW = NO ANGLED = NO OFFGRID
= NO
                         NONSIMPLE POLYGON = NO NONSIMPLE PATH = NO
Excluded Cells:
CheckText Mapping: COMMENT TEXT + RULE FILE INFORMATION
Layers:
                         MEMORY-BASED
Keep Empty Checks:
                         YES
______
--- RUNTIME WARNINGS
______
--- ORIGINAL LAYER STATISTICS
LAYER pwell ..... TOTAL Original Geometry Count = 19
LAYER nwell ..... TOTAL Original Geometry Count = 19
LAYER active .... TOTAL Original Geometry Count = 240
LAYER poly ..... TOTAL Original Geometry Count = 153
LAYER pimplant ... TOTAL Original Geometry Count = 18
LAYER nimplant ... TOTAL Original Geometry Count = 18
LAYER vth ...... TOTAL Original Geometry Count = 0
```

```
LAYER vtg ..... TOTAL Original Geometry Count = 0
LAYER metall .... TOTAL Original Geometry Count = 160
LAYER metal2 .... TOTAL Original Geometry Count = 5
LAYER metal3 .... TOTAL Original Geometry Count = 0
LAYER metal4 .... TOTAL Original Geometry Count = 0
LAYER metal5 .... TOTAL Original Geometry Count = 0
LAYER metal6 .... TOTAL Original Geometry Count = 0
LAYER metal7 .... TOTAL Original Geometry Count = 0
LAYER metal8 ..... TOTAL Original Geometry Count = 0
LAYER metal9 .... TOTAL Original Geometry Count = 0
LAYER metal10 .... TOTAL Original Geometry Count = 0
LAYER contact .... TOTAL Original Geometry Count = 159
LAYER via1 ..... TOTAL Original Geometry Count = 4
LAYER via2 ..... TOTAL Original Geometry Count = 0
LAYER via3 ..... TOTAL Original Geometry Count = 0
LAYER via4 ..... TOTAL Original Geometry Count = 0
LAYER via5 ..... TOTAL Original Geometry Count = 0
LAYER via6 ..... TOTAL Original Geometry Count = 0
LAYER via7 ..... TOTAL Original Geometry Count = 0
LAYER via8 ..... TOTAL Original Geometry Count = 0
LAYER via9 ..... TOTAL Original Geometry Count = 0
_____
--- RULECHECK RESULTS STATISTICS
RULECHECK Well.1 ..... TOTAL Result Count = 0
RULECHECK Well.2 ..... TOTAL Result Count = 0
RULECHECK Well.4 ..... TOTAL Result Count = 0
RULECHECK Poly.1 ..... TOTAL Result Count = 0
RULECHECK Poly.2 ..... TOTAL Result Count = 0
RULECHECK Poly.3 ..... TOTAL Result Count = 0
RULECHECK Poly.4 ..... TOTAL Result Count = 0
RULECHECK Poly.5 ..... TOTAL Result Count = 0
RULECHECK Poly.6 ..... TOTAL Result Count = 0
RULECHECK Active.1 .... TOTAL Result Count = 0
RULECHECK Active.2 .... TOTAL Result Count = 0
RULECHECK Active.3 .... TOTAL Result Count = 0
RULECHECK Active.4 .... TOTAL Result Count = 0
RULECHECK Implant.1 ... TOTAL Result Count = 0
RULECHECK Implant.2 ... TOTAL Result Count = 0
RULECHECK Implant.3 ... TOTAL Result Count = 0
RULECHECK Implant.4 ... TOTAL Result Count = 0
RULECHECK Implant.6 ... TOTAL Result Count = 0
RULECHECK Contact.1 ... TOTAL Result Count = 0
RULECHECK Contact.2 ... TOTAL Result Count = 0
RULECHECK Contact.3 ... TOTAL Result Count = 0
RULECHECK Contact.4 ... TOTAL Result Count = 0
RULECHECK Contact.5 ... TOTAL Result Count = 0
RULECHECK Contact.6 ... TOTAL Result Count = 0
RULECHECK Metal1.1 .... TOTAL Result Count = 0
RULECHECK Metal1.2 .... TOTAL Result Count = 0
RULECHECK Metal1.3 .... TOTAL Result Count = 0
```

| RULECHECK | Metal1.4 | TOTAL | Result | Count | = | 0 |
|-----------|----------|-------|--------|-------|---|---|
|           | Via1.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via1.2   | TOTAL | Result | Count | = | 0 |
|           | Via1.3   | TOTAL | Result |       | = | 0 |
|           | Via1.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal2.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal2.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK |          | TOTAL | Result | Count | = | 0 |
| RULECHECK |          | TOTAL | Result | Count | = | 0 |
|           | Via2.1   | TOTAL | Result | Count | = | 0 |
|           | Via2.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via2.3   | TOTAL | Result | Count | = | 0 |
|           | Via2.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal3.4 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via3.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal4.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal4.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal4.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via4.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal5.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal5.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal5.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via5.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal6.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal6.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal6.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.3   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via6.4   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal7.1 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal7.2 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Metal7.3 | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via7.1   | TOTAL | Result | Count | = | 0 |
| RULECHECK | Via7.2   | TOTAL | Result | Count | = | 0 |
| RULECHECK |          |       | Result |       |   | 0 |
| RULECHECK |          | TOTAL | Result |       |   | 0 |
|           | Metal8.1 | TOTAL | Result |       |   | 0 |
|           | Metal8.2 | TOTAL | Result |       | = | 0 |
|           | Metal8.3 |       | Result |       | = | 0 |
|           |          |       |        |       |   |   |

```
RULECHECK Via8.1 ..... TOTAL Result Count = 0
RULECHECK Via8.2 ..... TOTAL Result Count = 0
RULECHECK Via8.3 ..... TOTAL Result Count = 0
RULECHECK Via8.4 ..... TOTAL Result Count = 0
RULECHECK Metal9.1 .... TOTAL Result Count = 0
RULECHECK Metal9.2 .... TOTAL Result Count = 0
RULECHECK Metal9.3 .... TOTAL Result Count = 0
RULECHECK Via9.1 ..... TOTAL Result Count = 0
RULECHECK Via9.2 ..... TOTAL Result Count = 0
RULECHECK Via9.3 ..... TOTAL Result Count = 0
RULECHECK Via9.4 ..... TOTAL Result Count = 0
RULECHECK Metal10.1 ... TOTAL Result Count = 0
RULECHECK Metal10.2 ... TOTAL Result Count = 0
RULECHECK Metal10.3 ... TOTAL Result Count = 0
RULECHECK Metal1.5 .... TOTAL Result Count = 0
RULECHECK Metal1.6 .... TOTAL Result Count = 0
RULECHECK Metal1.7 .... TOTAL Result Count = 0
RULECHECK Metal1.8 .... TOTAL Result Count = 0
RULECHECK Metal1.9 .... TOTAL Result Count = 0
RULECHECK Metal2.5 .... TOTAL Result Count = 0
RULECHECK Metal2.6 .... TOTAL Result Count = 0
RULECHECK Metal2.7 .... TOTAL Result Count = 0
RULECHECK Metal2.8 .... TOTAL Result Count = 0
RULECHECK Metal2.9 .... TOTAL Result Count = 0
RULECHECK Metal3.5 .... TOTAL Result Count = 0
RULECHECK Metal3.6 .... TOTAL Result Count = 0
RULECHECK Metal3.7 .... TOTAL Result Count = 0
RULECHECK Metal3.8 .... TOTAL Result Count = 0
RULECHECK Metal3.9 .... TOTAL Result Count = 0
RULECHECK Metal4.5 .... TOTAL Result Count = 0
RULECHECK Metal4.6 .... TOTAL Result Count = 0
RULECHECK Metal4.7 .... TOTAL Result Count = 0
RULECHECK Metal4.8 .... TOTAL Result Count = 0
RULECHECK Metal5.5 .... TOTAL Result Count = 0
RULECHECK Metal5.6 .... TOTAL Result Count = 0
RULECHECK Metal5.7 .... TOTAL Result Count = 0
RULECHECK Metal5.8 .... TOTAL Result Count = 0
RULECHECK Metal6.5 .... TOTAL Result Count = 0
RULECHECK Metal6.6 .... TOTAL Result Count = 0
RULECHECK Metal6.7 .... TOTAL Result Count = 0
RULECHECK Metal6.8 .... TOTAL Result Count = 0
RULECHECK Metal7.5 .... TOTAL Result Count = 0
RULECHECK Metal7.6 .... TOTAL Result Count = 0
RULECHECK Metal7.7 .... TOTAL Result Count = 0
RULECHECK Metal8.5 .... TOTAL Result Count = 0
RULECHECK Metal8.6 .... TOTAL Result Count = 0
RULECHECK Metal8.7 .... TOTAL Result Count = 0
RULECHECK Metal9.5 .... TOTAL Result Count = 0
RULECHECK Metal9.6 .... TOTAL Result Count = 0
RULECHECK Metal10.5 ... TOTAL Result Count = 0
RULECHECK Metal10.6 ... TOTAL Result Count = 0
RULECHECK Grid.1 ..... TOTAL Result Count = 0
```

```
RULECHECK Grid.2 ..... TOTAL Result Count = 0
RULECHECK Grid.3 ..... TOTAL Result Count = 0
RULECHECK Grid.4 ..... TOTAL Result Count = 0
RULECHECK Grid.5 ..... TOTAL Result Count = 0
RULECHECK Grid.6 ..... TOTAL Result Count = 0
RULECHECK Grid.7 ..... TOTAL Result Count = 0
RULECHECK Grid.8 ..... TOTAL Result Count = 0
RULECHECK Grid.9 ..... TOTAL Result Count = 0
RULECHECK Grid.10 ..... TOTAL Result Count = 0
RULECHECK Grid.11 .... TOTAL Result Count = 0
RULECHECK Grid.12 ..... TOTAL Result Count = 0
RULECHECK Grid.13 .... TOTAL Result Count = 0
RULECHECK Grid.14 ..... TOTAL Result Count = 0
RULECHECK Grid.15 ..... TOTAL Result Count = 0
RULECHECK Grid.16 ..... TOTAL Result Count = 0
RULECHECK Grid.17 ..... TOTAL Result Count = 0
RULECHECK Grid.18 .... TOTAL Result Count = 0
RULECHECK Grid.19 ..... TOTAL Result Count = 0
RULECHECK Grid.20 .... TOTAL Result Count = 0
RULECHECK Grid.21 ..... TOTAL Result Count = 0
RULECHECK Grid.22 ..... TOTAL Result Count = 0
RULECHECK Grid.23 ..... TOTAL Result Count = 0
RULECHECK Grid.24 .... TOTAL Result Count = 0
RULECHECK Grid.25 ..... TOTAL Result Count = 0
RULECHECK Grid.26 ..... TOTAL Result Count = 0
_____
--- SUMMARY
---
TOTAL CPU Time:
                               0
TOTAL REAL Time:
TOTAL Original Layer Geometries: 795
TOTAL DRC RuleChecks Executed: 156
TOTAL DRC Results Generated: 0
```

#### FO8

```
Layout System:
                          GDS
Layout Path(s):
                         AOI_Custom_FO8.calibre.db
AOI_Custom_FO8
Layout Primary Cell:
Current Directory:
                         /u/haranadh/cadence/DRC-files
User Name:
                          haranadh
Maximum Results/RuleCheck: 1000
Maximum Result Vertices: 4096
DRC Results Database:
AOI_Custom_FO8.drc.results (ASCII)
Layout Depth:
ALL
Text Depth:
PRIMARY
Summary Report File:
AOI_Custom_FO8.drc.summary (REPLACE)
Geometry Flagging:
ACUTE = NO SKEW = NO ANGLED = NO OFFGRID
= NO
                         NONSIMPLE POLYGON = NO NONSIMPLE PATH = NO
Excluded Cells:
CheckText Mapping: COMMENT TEXT + RULE FILE INFORMATION
Layers:
                         MEMORY-BASED
Keep Empty Checks: YES
______
--- RUNTIME WARNINGS
______
--- ORIGINAL LAYER STATISTICS
LAYER pwell ..... TOTAL Original Geometry Count = 31
LAYER nwell ..... TOTAL Original Geometry Count = 31
LAYER active ..... TOTAL Original Geometry Count = 408
LAYER poly ...... TOTAL Original Geometry Count = 261
LAYER pimplant ... TOTAL Original Geometry Count = 30
LAYER nimplant ... TOTAL Original Geometry Count = 30
LAYER vth ..... TOTAL Original Geometry Count = 0
LAYER vtg ..... TOTAL Original Geometry Count = 0
LAYER metal1 .... TOTAL Original Geometry Count = 275
LAYER metal2 ..... TOTAL Original Geometry Count = 15
LAYER metal3 ..... TOTAL Original Geometry Count = 0
LAYER metal4 ..... TOTAL Original Geometry Count = 0
LAYER metal5 .... TOTAL Original Geometry Count = 0
LAYER metal6 ..... TOTAL Original Geometry Count = 0
LAYER metal7 ..... TOTAL Original Geometry Count = 0
LAYER metal8 .... TOTAL Original Geometry Count = 0
LAYER metal9 .... TOTAL Original Geometry Count = 0
LAYER metal10 .... TOTAL Original Geometry Count = 0
LAYER contact .... TOTAL Original Geometry Count = 243
LAYER vial ..... TOTAL Original Geometry Count = 8
LAYER via2 ..... TOTAL Original Geometry Count = 0
LAYER via3 ..... TOTAL Original Geometry Count = 0
LAYER via4 ..... TOTAL Original Geometry Count = 0
LAYER via5 ..... TOTAL Original Geometry Count = 0
LAYER via6 ..... TOTAL Original Geometry Count = 0
```

LAYER via7 ..... TOTAL Original Geometry Count = 0

```
LAYER via8 ..... TOTAL Original Geometry Count = 0
LAYER via9 ..... TOTAL Original Geometry Count = 0
_____
--- RULECHECK RESULTS STATISTICS
RULECHECK Well.1 ..... TOTAL Result Count = 0
RULECHECK Well.2 ..... TOTAL Result Count = 0
RULECHECK Well.4 ..... TOTAL Result Count = 0
RULECHECK Poly.1 ..... TOTAL Result Count = 0
RULECHECK Poly.2 ..... TOTAL Result Count = 0
RULECHECK Poly.3 ..... TOTAL Result Count = 0
RULECHECK Poly.4 ..... TOTAL Result Count = 0
RULECHECK Poly.5 ..... TOTAL Result Count = 0
RULECHECK Poly.6 ..... TOTAL Result Count = 0
RULECHECK Active.1 .... TOTAL Result Count = 0
RULECHECK Active.2 .... TOTAL Result Count = 0
RULECHECK Active.3 .... TOTAL Result Count = 0
RULECHECK Active.4 .... TOTAL Result Count = 0
RULECHECK Implant.1 ... TOTAL Result Count = 0
RULECHECK Implant.2 ... TOTAL Result Count = 0
RULECHECK Implant.3 ... TOTAL Result Count = 0
RULECHECK Implant.4 ... TOTAL Result Count = 0
RULECHECK Implant.6 ... TOTAL Result Count = 0
RULECHECK Contact.1 ... TOTAL Result Count = 0
RULECHECK Contact.2 ... TOTAL Result Count = 0
RULECHECK Contact.3 ... TOTAL Result Count = 0
RULECHECK Contact.4 ... TOTAL Result Count = 0
RULECHECK Contact.5 ... TOTAL Result Count = 0
RULECHECK Contact.6 ... TOTAL Result Count = 0
RULECHECK Metal1.1 .... TOTAL Result Count = 0
RULECHECK Metal1.2 .... TOTAL Result Count = 0
RULECHECK Metal1.3 .... TOTAL Result Count = 0
RULECHECK Metal1.4 .... TOTAL Result Count = 0
RULECHECK Via1.1 ..... TOTAL Result Count = 0
RULECHECK Via1.2 ..... TOTAL Result Count = 0
RULECHECK Via1.3 ..... TOTAL Result Count = 0
RULECHECK Via1.4 ..... TOTAL Result Count = 0
RULECHECK Metal2.1 .... TOTAL Result Count = 0
RULECHECK Metal2.2 .... TOTAL Result Count = 0
RULECHECK Metal2.3 .... TOTAL Result Count = 0
RULECHECK Metal2.4 .... TOTAL Result Count = 0
RULECHECK Via2.1 ..... TOTAL Result Count = 0
RULECHECK Via2.2 ..... TOTAL Result Count = 0
RULECHECK Via2.3 ..... TOTAL Result Count = 0
RULECHECK Via2.4 ..... TOTAL Result Count = 0
RULECHECK Metal3.1 .... TOTAL Result Count = 0
RULECHECK Metal3.2 .... TOTAL Result Count = 0
RULECHECK Metal3.3 .... TOTAL Result Count = 0
RULECHECK Metal3.4 .... TOTAL Result Count = 0
RULECHECK Via3.1 ..... TOTAL Result Count = 0
RULECHECK Via3.2 ..... TOTAL Result Count = 0
```

```
RULECHECK Via3.3 ..... TOTAL Result Count = 0
RULECHECK Via3.4 ..... TOTAL Result Count = 0
RULECHECK Metal4.1 .... TOTAL Result Count = 0
RULECHECK Metal4.2 .... TOTAL Result Count = 0
RULECHECK Metal4.3 .... TOTAL Result Count = 0
RULECHECK Via4.1 ..... TOTAL Result Count = 0
RULECHECK Via4.2 ..... TOTAL Result Count = 0
RULECHECK Via4.3 ..... TOTAL Result Count = 0
RULECHECK Via4.4 ..... TOTAL Result Count = 0
RULECHECK Metal5.1 .... TOTAL Result Count = 0
RULECHECK Metal5.2 .... TOTAL Result Count = 0
RULECHECK Metal5.3 .... TOTAL Result Count = 0
RULECHECK Via5.1 ..... TOTAL Result Count = 0
RULECHECK Via5.2 ..... TOTAL Result Count = 0
RULECHECK Via5.3 ..... TOTAL Result Count = 0
RULECHECK Via5.4 ..... TOTAL Result Count = 0
RULECHECK Metal6.1 .... TOTAL Result Count = 0
RULECHECK Metal6.2 .... TOTAL Result Count = 0
RULECHECK Metal6.3 .... TOTAL Result Count = 0
RULECHECK Via6.1 ..... TOTAL Result Count = 0
RULECHECK Via6.2 ..... TOTAL Result Count = 0
RULECHECK Via6.3 ..... TOTAL Result Count = 0
RULECHECK Via6.4 ..... TOTAL Result Count = 0
RULECHECK Metal7.1 .... TOTAL Result Count = 0
RULECHECK Metal7.2 .... TOTAL Result Count = 0
RULECHECK Metal7.3 .... TOTAL Result Count = 0
RULECHECK Via7.1 ..... TOTAL Result Count = 0
RULECHECK Via7.2 ..... TOTAL Result Count = 0
RULECHECK Via7.3 ..... TOTAL Result Count = 0
RULECHECK Via7.4 ..... TOTAL Result Count = 0
RULECHECK Metal8.1 .... TOTAL Result Count = 0
RULECHECK Metal8.2 .... TOTAL Result Count = 0
RULECHECK Metal8.3 .... TOTAL Result Count = 0
RULECHECK Via8.1 ..... TOTAL Result Count = 0
RULECHECK Via8.2 ..... TOTAL Result Count = 0
RULECHECK Via8.3 ..... TOTAL Result Count = 0
RULECHECK Via8.4 ..... TOTAL Result Count = 0
RULECHECK Metal9.1 .... TOTAL Result Count = 0
RULECHECK Metal9.2 .... TOTAL Result Count = 0
RULECHECK Metal9.3 .... TOTAL Result Count = 0
RULECHECK Via9.1 ..... TOTAL Result Count = 0
RULECHECK Via9.2 ..... TOTAL Result Count = 0
RULECHECK Via9.3 ..... TOTAL Result Count = 0
RULECHECK Via9.4 ..... TOTAL Result Count = 0
RULECHECK Metal10.1 ... TOTAL Result Count = 0
RULECHECK Metal10.2 ... TOTAL Result Count = 0
RULECHECK Metal10.3 ... TOTAL Result Count = 0
RULECHECK Metal1.5 .... TOTAL Result Count = 0
RULECHECK Metal1.6 .... TOTAL Result Count = 0
RULECHECK Metal1.7 .... TOTAL Result Count = 0
RULECHECK Metal1.8 .... TOTAL Result Count = 0
RULECHECK Metal1.9 .... TOTAL Result Count = 0
```

```
RULECHECK Metal2.5 .... TOTAL Result Count = 0
RULECHECK Metal2.6 .... TOTAL Result Count = 0
RULECHECK Metal2.7 .... TOTAL Result Count = 0
RULECHECK Metal2.8 .... TOTAL Result Count = 0
RULECHECK Metal2.9 .... TOTAL Result Count = 0
RULECHECK Metal3.5 .... TOTAL Result Count = 0
RULECHECK Metal3.6 .... TOTAL Result Count = 0
RULECHECK Metal3.7 .... TOTAL Result Count = 0
RULECHECK Metal3.8 .... TOTAL Result Count = 0
RULECHECK Metal3.9 .... TOTAL Result Count = 0
RULECHECK Metal4.5 .... TOTAL Result Count = 0
RULECHECK Metal4.6 .... TOTAL Result Count = 0
RULECHECK Metal4.7 .... TOTAL Result Count = 0
RULECHECK Metal4.8 .... TOTAL Result Count = 0
RULECHECK Metal5.5 .... TOTAL Result Count = 0
RULECHECK Metal5.6 .... TOTAL Result Count = 0
RULECHECK Metal5.7 .... TOTAL Result Count = 0
RULECHECK Metal5.8 .... TOTAL Result Count = 0
RULECHECK Metal6.5 .... TOTAL Result Count = 0
RULECHECK Metal6.6 .... TOTAL Result Count = 0
RULECHECK Metal6.7 .... TOTAL Result Count = 0
RULECHECK Metal6.8 .... TOTAL Result Count = 0
RULECHECK Metal7.5 .... TOTAL Result Count = 0
RULECHECK Metal7.6 .... TOTAL Result Count = 0
RULECHECK Metal7.7 .... TOTAL Result Count = 0
RULECHECK Metal8.5 .... TOTAL Result Count = 0
RULECHECK Metal8.6 .... TOTAL Result Count = 0
RULECHECK Metal8.7 .... TOTAL Result Count = 0
RULECHECK Metal9.5 .... TOTAL Result Count = 0
RULECHECK Metal9.6 .... TOTAL Result Count = 0
RULECHECK Metal10.5 ... TOTAL Result Count = 0
RULECHECK Metal10.6 ... TOTAL Result Count = 0
RULECHECK Grid.1 ..... TOTAL Result Count = 0
RULECHECK Grid.2 ..... TOTAL Result Count = 0
RULECHECK Grid.3 ..... TOTAL Result Count = 0
RULECHECK Grid.4 ..... TOTAL Result Count = 0
RULECHECK Grid.5 ..... TOTAL Result Count = 0
RULECHECK Grid.6 ..... TOTAL Result Count = 0
RULECHECK Grid.7 ..... TOTAL Result Count = 0
RULECHECK Grid.8 ..... TOTAL Result Count = 0
RULECHECK Grid.9 ..... TOTAL Result Count = 0
RULECHECK Grid.10 ..... TOTAL Result Count = 0
RULECHECK Grid.11 .... TOTAL Result Count = 0
RULECHECK Grid.12 ..... TOTAL Result Count = 0
RULECHECK Grid.13 ..... TOTAL Result Count = 0
RULECHECK Grid.14 .... TOTAL Result Count = 0
RULECHECK Grid.15 ..... TOTAL Result Count = 0
RULECHECK Grid.16 ..... TOTAL Result Count = 0
RULECHECK Grid.17 .... TOTAL Result Count = 0
RULECHECK Grid.18 ..... TOTAL Result Count = 0
RULECHECK Grid.19 ..... TOTAL Result Count = 0
RULECHECK Grid.20 ..... TOTAL Result Count = 0
```

### **LVS Reports for Full Custom:**

#### FO<sub>0</sub>

```
REPORT FILE NAME:

AOI_Custom_FO0.lvs.report

AOI_Custom_FO0.calibre.db

SOURCE NAME:

/u/haranadh/cadence/LVS-
files/AOI_Custom_FO0.src.net ('AOI_Custom_FO0')

RULE FILE:

/u/haranadh/cadence/LVS-
files/_calibreLVS.rul_

RULE FILE TITLE:

LVS Rule File for FreePDK45

LVS MODE:

Mask

RULE FILE NAME:

/u/haranadh/cadence/LVS-
files/_calibreLVS.rul_

CREATION TIME:

Mon Mar 13 21:10:53 2017

CURRENT DIRECTORY:

/u/haranadh/cadence/LVS-files

USER NAME:

LVS MODE Wed Jul 3 15:43:57 PDT 2013
```

|                |                     | OV<br>**** | TERALL COMPARISON RESULTS              |
|----------------|---------------------|------------|----------------------------------------|
|                | # #<br># #<br>#     | #          | ###################################### |
| INITIAL NUMBER | <br><br>.S OF OBJEC | <br>       |                                        |
|                |                     |            | Component Three                        |
|                | Layout<br>          | Source     | Component Type                         |
| Nets:          | 8                   | 8          |                                        |
| Instances:     | 5<br>5              | 5<br>5     | mn (4 pins) mp (4 pins)                |
| Total Inst:    | 10                  | 10         |                                        |
| NUMBERS OF OBJ | ECTS AFTER          | TRANSFOR   | MATION<br>                             |
|                | Layout              | Source     | Component Type                         |
| Nets:          | 6                   | 6          |                                        |
| Instances:     | 3                   | 3          | mn (4 pins)                            |
|                | 2                   | 2          | mp (4 pins)                            |
|                | 1<br>1              | 1<br>1     | SMN2 (4 pins) SPMP_2_1 (5 pins)        |
|                |                     |            |                                        |
| Total Inst:    | 7                   | 7          |                                        |

Page 51

LVS PARAMETERS

#### o LVS Setup:

```
LVS COMPONENT TYPE PROPERTY
                                  element
LVS COMPONENT SUBTYPE PROPERTY
                                  model
// LVS PIN NAME PROPERTY
                                   "VDD"
LVS POWER NAME
LVS GROUND NAME
                                   "VSS" "GROUND"
LVS CELL SUPPLY
                                  NO
LVS RECOGNIZE GATES
                                  ALL
LVS IGNORE PORTS
                                   YES
LVS CHECK PORT NAMES
                                  NO
LVS IGNORE TRIVIAL NAMED PORTS
                                  NO
LVS BUILTIN DEVICE PIN SWAP
                                   YES
                                 NO
LVS ALL CAPACITOR PINS SWAPPABLE
LVS DISCARD PINS BY DEVICE
                                  NO
LVS SOFT SUBSTRATE PINS
LVS INJECT LOGIC
                                   YES
                                 YES
LVS EXPAND UNBALANCED CELLS
                                  NO
LVS FLATTEN INSIDE CELL
LVS EXPAND SEED PROMOTIONS
LVS PRESERVE PARAMETERIZED CELLS
LVS GLOBALS ARE PORTS
                                   YES
LVS REVERSE WL
                                  NO
LVS SPICE PREFER PINS
LVS SPICE SLASH IS SPACE
                                   YES
LVS SPICE ALLOW FLOATING PINS
                                   YES
// LVS SPICE ALLOW INLINE PARAMETERS
LVS SPICE ALLOW UNOUOTED STRINGS
                                   NO
LVS SPICE CONDITIONAL LDD
                                  NO
LVS SPICE CULL PRIMITIVE SUBCIRCUITS NO
LVS SPICE IMPLIED MOS AREA
                                   NO
// LVS SPICE MULTIPLIER NAME
LVS SPICE OVERRIDE GLOBALS
                                  NO
LVS SPICE REDEFINE PARAM
                                  NO
LVS SPICE REPLICATE DEVICES
                                  NO
LVS SPICE SCALE X PARAMETERS
LVS SPICE STRICT WL
                                   NO
// LVS SPICE OPTION
LVS STRICT SUBTYPES
                                   NO
LVS EXACT SUBTYPES
                                   NO
LAYOUT CASE
                                   NO
SOURCE CASE
                                   NO
LVS COMPARE CASE
                                  NO
LVS DOWNCASE DEVICE
                                  NO
LVS REPORT MAXIMUM
                                    50
                                 32
LVS PROPERTY RESOLUTION MAXIMUM
// LVS SIGNATURE MAXIMUM
// LVS FILTER UNUSED OPTION
```

```
// LVS REPORT OPTION
  LVS REPORT UNITS
                                     YES
  // LVS NON USER NAME PORT
  // LVS NON USER NAME NET
  // LVS NON USER NAME INSTANCE
  // Reduction
  LVS REDUCE SERIES MOS
                                    YES
  LVS REDUCE PARALLEL MOS
                                     YES
  LVS REDUCE SEMI SERIES MOS
                                    YES
  LVS REDUCE SPLIT GATES
                                    YES
  LVS REDUCE PARALLEL BIPOLAR
                                    YES
  LVS REDUCE SERIES CAPACITORS
                                    YES
  LVS REDUCE PARALLEL CAPACITORS
                                    YES
  LVS REDUCE SERIES RESISTORS
                                    YES
  LVS REDUCE PARALLEL RESISTORS
                                    YES
                                    YES
  LVS REDUCE PARALLEL DIODES
  LVS REDUCTION PRIORITY
                                    PARALLEL
  LVS SHORT EQUIVALENT NODES
                                    NO
  // Trace Property
  TRACE PROPERTY mn (nmos vtl) l 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos_vtl) w w 4e-09 ABSOLUTE TRACE PROPERTY mp(pmos_vtl) l 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos vtl) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos_vth) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos vth) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos vth) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos_vth) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos vtg) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos vtg) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos vtg) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos vtg) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos_thkox) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos thkox) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos thkox) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos thkox) w w 4e-09 ABSOLUTE
******************
**********
                           INFORMATION AND WARNINGS
******************
**********
```

Component

Matched Matched Unmatched Unmatched

|                                    | Layout | Source | Layout | Source | Type     |
|------------------------------------|--------|--------|--------|--------|----------|
|                                    |        |        |        |        |          |
| Nets:                              | 6      | 6      | 0      | 0      |          |
| <pre>Instances: mn(NMOS VTL)</pre> | 3      | 3      | 0      | 0      |          |
| _                                  | 2      | 2      | 0      | 0      |          |
| mp(PMOS_VTL)                       | 1      | 1      | 0      | 0      | CD CD TO |
|                                    | ⊥<br>1 | ⊥<br>1 | 0      | 0      | SMN2     |
| SPMP_2_1                           | 1      | 1      | Ŭ      | O      |          |
| Total Inst:                        | 7      | 7      | 0      | 0      |          |
| *****                              | *****  | *****  | *****  | ****** | *****    |

Total CPU Time: 0 sec Total Elapsed Time: 0 sec

### FO<sub>1</sub>

REPORT FILE NAME:

AOI\_Custom\_FO1.lvs.report

AOI\_Custom\_FO1.calibre.db

SOURCE NAME:

/u/haranadh/cadence/LVS
files/AOI\_Custom\_FO1.src.net ('AOI\_Custom\_FO1')

RULE FILE:

/u/haranadh/cadence/LVS
files/\_calibreLVS.rul\_

RULE FILE TITLE: LVS Rule File for FreePDK45

LVS MODE: Mask

/u/haranadh/cadence/LVS-RULE FILE NAME: files/\_calibreLVS.rul\_ CREATION TIME: Mon Mar 13 21:19:27 2017 CURRENT DIRECTORY: /u/haranadh/cadence/LVS-files USER NAME: haranadh CALIBRE VERSION: v2013.2 35.25 Wed Jul 3 15:43:57 PDT 2013 \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\* OVERALL COMPARISON RESULTS \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\* #################### # CORRECT ################### INITIAL NUMBERS OF OBJECTS Layout Source Component Type ----11 Nets: 8 8 mn (4 pins) 8 Instances: 8 mp (4 pins) --------Total Inst: 16 16 NUMBERS OF OBJECTS AFTER TRANSFORMATION Tarrout So

|             | Layout | Source | Component Type    |
|-------------|--------|--------|-------------------|
|             |        |        |                   |
| Nets:       | 7      | 7      |                   |
| Instances:  | 4      | 4      | mn (4 pins)       |
|             | 2      | 2      | mp (4 pins)       |
|             | 2      | 2      | SMN2 (4 pins)     |
|             | 2      | 2      | SPMP_2_1 (5 pins) |
|             |        |        |                   |
| Total Inst: | 10     | 10     |                   |

| **********                           | ********       |  |  |  |  |  |  |  |
|--------------------------------------|----------------|--|--|--|--|--|--|--|
| ************                         |                |  |  |  |  |  |  |  |
| LVS                                  | S PARAMETERS   |  |  |  |  |  |  |  |
| *********                            | *******        |  |  |  |  |  |  |  |
| ********                             |                |  |  |  |  |  |  |  |
|                                      |                |  |  |  |  |  |  |  |
|                                      |                |  |  |  |  |  |  |  |
| o LVS Setup:                         |                |  |  |  |  |  |  |  |
| -                                    |                |  |  |  |  |  |  |  |
| LVS COMPONENT TYPE PROPERTY          | element        |  |  |  |  |  |  |  |
| LVS COMPONENT SUBTYPE PROPERTY       | model          |  |  |  |  |  |  |  |
| // LVS PIN NAME PROPERTY             |                |  |  |  |  |  |  |  |
| LVS POWER NAME                       | "VDD"          |  |  |  |  |  |  |  |
| LVS GROUND NAME                      | "VSS" "GROUND" |  |  |  |  |  |  |  |
| LVS CELL SUPPLY                      | NO             |  |  |  |  |  |  |  |
| LVS RECOGNIZE GATES                  | ALL            |  |  |  |  |  |  |  |
| LVS IGNORE PORTS                     | YES            |  |  |  |  |  |  |  |
| LVS CHECK PORT NAMES                 | NO             |  |  |  |  |  |  |  |
| LVS IGNORE TRIVIAL NAMED PORTS       | NO             |  |  |  |  |  |  |  |
| LVS BUILTIN DEVICE PIN SWAP          | YES            |  |  |  |  |  |  |  |
| LVS ALL CAPACITOR PINS SWAPPABLE     | NO             |  |  |  |  |  |  |  |
| LVS DISCARD PINS BY DEVICE           | NO             |  |  |  |  |  |  |  |
| LVS SOFT SUBSTRATE PINS              | NO             |  |  |  |  |  |  |  |
| LVS INJECT LOGIC                     | YES            |  |  |  |  |  |  |  |
| LVS EXPAND UNBALANCED CELLS          | YES            |  |  |  |  |  |  |  |
| LVS FLATTEN INSIDE CELL              | NO             |  |  |  |  |  |  |  |
| LVS EXPAND SEED PROMOTIONS           | NO             |  |  |  |  |  |  |  |
| LVS PRESERVE PARAMETERIZED CELLS     | NO             |  |  |  |  |  |  |  |
| LVS GLOBALS ARE PORTS                | YES            |  |  |  |  |  |  |  |
| LVS REVERSE WL                       | NO             |  |  |  |  |  |  |  |
| LVS SPICE PREFER PINS                | NO             |  |  |  |  |  |  |  |
| LVS SPICE SLASH IS SPACE             | YES            |  |  |  |  |  |  |  |
| LVS SPICE ALLOW FLOATING PINS        | YES            |  |  |  |  |  |  |  |
| // LVS SPICE ALLOW INLINE PARAMETERS |                |  |  |  |  |  |  |  |
| LVS SPICE ALLOW UNQUOTED STRINGS     | NO             |  |  |  |  |  |  |  |
| LVS SPICE CONDITIONAL LDD            | NO             |  |  |  |  |  |  |  |
| LVS SPICE CULL PRIMITIVE SUBCIRCUITS | NO             |  |  |  |  |  |  |  |
| LVS SPICE IMPLIED MOS AREA           | NO             |  |  |  |  |  |  |  |
| // LVS SPICE MULTIPLIER NAME         |                |  |  |  |  |  |  |  |
| LVS SPICE OVERRIDE GLOBALS           | NO             |  |  |  |  |  |  |  |
| LVS SPICE REDEFINE PARAM             | NO             |  |  |  |  |  |  |  |
| LVS SPICE REPLICATE DEVICES          | NO             |  |  |  |  |  |  |  |
| LVS SPICE SCALE X PARAMETERS         | NO             |  |  |  |  |  |  |  |
| LVS SPICE STRICT WL                  | NO             |  |  |  |  |  |  |  |
| // LVS SPICE OPTION                  |                |  |  |  |  |  |  |  |
| LVS STRICT SUBTYPES                  | NO             |  |  |  |  |  |  |  |
| LVS EXACT SUBTYPES                   | NO             |  |  |  |  |  |  |  |
| LAYOUT CASE                          | NO             |  |  |  |  |  |  |  |
| SOURCE CASE                          | NO             |  |  |  |  |  |  |  |
|                                      |                |  |  |  |  |  |  |  |

```
LVS COMPARE CASE
                                         NO
LVS DOWNCASE DEVICE
                                         NO
LVS REPORT MAXIMUM
                                         50
LVS PROPERTY RESOLUTION MAXIMUM
                                         32
// LVS SIGNATURE MAXIMUM
// LVS FILTER UNUSED OPTION
// LVS REPORT OPTION
LVS REPORT UNITS
                                        YES
// LVS NON USER NAME PORT
// LVS NON USER NAME NET
// LVS NON USER NAME INSTANCE
// Reduction
LVS REDUCE SERIES MOS
                                        YES
LVS REDUCE PARALLEL MOS
                                        YES
LVS REDUCE SEMI SERIES MOS
                                       YES
                                       YES
LVS REDUCE SPLIT GATES
LVS REDUCE SPLII GAILS
LVS REDUCE PARALLEL BIPOLAR
                                       YES
LVS REDUCE SERIES CAPACITORS
                                       YES
LVS REDUCE PARALLEL CAPACITORS
                                       YES
                                       YES
LVS REDUCE SERIES RESISTORS
LVS REDUCE PARALLEL RESISTORS
                                      YES
                                       YES
LVS REDUCE PARALLEL DIODES
                                      PARALLEL
LVS REDUCTION PRIORITY
LVS SHORT EQUIVALENT NODES
                                       NO
// Trace Property
TRACE PROPERTY mn(nmos vtl) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos_vtl) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp (pmos vtl) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mp(pmos_vtl) w w 4e-09 ABSOLUTE TRACE PROPERTY mn(nmos_vth) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos vth) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp(pmos_vth) 1 1 4e-09 ABSOLUTE TRACE PROPERTY mp(pmos_vth) w w 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos vtg) l 1 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos_vtg) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp (pmos vtg) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mp (pmos vtg) w w 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos thkox) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mn (nmos thkox) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp (pmos thkox) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mp (pmos thkox) w w 4e-09 ABSOLUTE
```

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*

INFORMATION AND WARNINGS

| **************** |
|------------------|
| *****            |

| C a mua a m a m b                  | Matched | Matched | Unmatched | Unmatched |      |
|------------------------------------|---------|---------|-----------|-----------|------|
| Component                          | Layout  | Source  | Layout    | Source    | Type |
|                                    |         |         |           |           |      |
| Nets:                              | 7       | 7       | 0         | 0         |      |
| <pre>Instances: mn(NMOS VTL)</pre> | 4       | 4       | 0         | 0         |      |
| /                                  | 2       | 2       | 0         | 0         |      |
| mp(PMOS_VTL)                       |         |         |           |           |      |
|                                    | 2       | 2       | 0         | 0         | SMN2 |
|                                    | 2       | 2       | 0         | 0         |      |
| SPMP_2_1                           |         |         |           |           |      |
|                                    |         |         |           |           |      |
| Total Inst:                        | 10      | 10      | 0         | 0         |      |

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*\*

Total CPU Time: 0 sec Total Elapsed Time: 0 sec

### **FO2**

REPORT FILE NAME: AOI\_Custom\_FO2.lvs.report LAYOUT NAME: AOI Custom FO2.calibre.db

/u/haranadh/cadence/LVS-SOURCE NAME: files/AOI Custom FO2.src.net ('AOI Custom FO2') /u/haranadh/cadence/LVS-RULE FILE: files/ calibreLVS.rul RULE FILE TITLE: LVS Rule File for FreePDK45 LVS MODE: Mask RULE FILE NAME: RULE FILE NAME:

files/\_calibreLVS.rul\_
CREATION TIME:

Mon Mar 13 21:32:26 2017

/u/haranadh/cadence/LVS-1 /u/haranadh/cadence/LVS-/u/haranadh/cadence/LVS-files haranadh CALIBRE VERSION: v2013.2 35.25 Wed Jul 3 15:43:57 PDT 2013 \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\* OVERALL COMPARISON RESULTS \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*\* ################### CORRECT # ################## Warning: Ambiguity points were found and resolved arbitrarily. INITIAL NUMBERS OF OBJECTS Layout Source Component Type --------14 14 Nets: 11 11 mn (4 pins) Instances: 11 11 mp (4 pins) ----------Total Inst: 22 22 NUMBERS OF OBJECTS AFTER TRANSFORMATION Layout Source Component Type

8

8

Nets:

\_\_\_\_\_

| Instar<br>Total |          | 5<br>2<br>3<br>3<br>        | 5<br>2<br>3<br>3<br> | mp<br>SMN | (4 pir<br>(4 pir<br>2 (4 r<br>P_2_1 | ns)               |       |
|-----------------|----------|-----------------------------|----------------------|-----------|-------------------------------------|-------------------|-------|
|                 |          |                             |                      |           |                                     |                   |       |
|                 |          |                             |                      |           |                                     |                   |       |
| *****           | *****    | *****                       | *****                | *****     | *****                               | *****             | ***** |
| *****           | *****    | *****                       | *****                | ***       |                                     |                   |       |
|                 |          |                             |                      | LVS PA    |                                     | _                 |       |
|                 |          | ***************             |                      |           | *****                               | * * * * * * * * * | ***** |
| ****            | *****    | *****                       | *****                | ***       |                                     |                   |       |
|                 |          |                             |                      |           |                                     |                   |       |
| o LVS S         | Setup:   |                             |                      |           |                                     |                   |       |
|                 |          |                             |                      |           |                                     |                   |       |
|                 |          | T TYPE PROPE                |                      | _         | ement                               |                   |       |
|                 |          | T SUBTYPE PE                |                      | mo        | del                                 |                   |       |
|                 |          | AME PROPERTY                | <u>C</u>             | 11 5 7    | D D !!                              |                   |       |
| _               | POWER NA |                             |                      |           | DD"                                 |                   |       |
|                 | GROUND N |                             |                      |           |                                     | GROUND"           |       |
|                 | CELL SUP |                             |                      | NO        |                                     |                   |       |
|                 | RECOGNIZ |                             |                      | AL        |                                     |                   |       |
|                 | IGNORE P |                             |                      | YE        | _                                   |                   |       |
|                 | CHECK PO |                             | DODEG                | NO        |                                     |                   |       |
|                 |          | RIVIAL NAMEI                |                      | NO        |                                     |                   |       |
| _               | _        | DEVICE PIN S                |                      | YE        | _                                   |                   |       |
| _               | _        | CITOR PINS S                |                      | NO        |                                     |                   |       |
| _               |          | PINS BY DEVI                | LCE                  | NO        |                                     |                   |       |
|                 |          | STRATE PINS                 |                      | NO        |                                     |                   |       |
|                 | INJECT L |                             | ZT T C               | YE<br>YE  | _                                   |                   |       |
|                 |          | NBALANCED CE<br>INSIDE CELL | STITS                | NO        | _                                   |                   |       |
| _               |          | EED PROMOTION               | MC                   | NO        |                                     |                   |       |
|                 |          | PARAMETERI2                 |                      | NO        |                                     |                   |       |
|                 |          | ARE PORTS                   | TED CELLS            | YE        |                                     |                   |       |
|                 | REVERSE  |                             |                      | NO        | _                                   |                   |       |
|                 |          | WE<br>EFER PINS             |                      | NO        |                                     |                   |       |
|                 |          | ASH IS SPACE                | 7.                   | YE        |                                     |                   |       |
|                 |          | LOW FLOATING                |                      | YE        | -                                   |                   |       |
|                 |          | ALLOW INLIN                 |                      |           | Č                                   |                   |       |
|                 |          | LOW UNQUOTEI                |                      | NO        |                                     |                   |       |
|                 |          | NDITIONAL LI                |                      | NO        |                                     |                   |       |
|                 |          | LL PRIMITIVE                |                      | _         |                                     |                   |       |
|                 |          | PLIED MOS AF                |                      | NO        |                                     |                   |       |
| // I            | VS SPICE | MULTIPLIER                  | NAME                 |           |                                     |                   |       |
| LVS             | SPICE OV | ERRIDE GLOBA                | ALS                  | NO        |                                     |                   |       |
| LVS             | SPICE RE | DEFINE PARAN                | N                    | NO        |                                     |                   |       |
|                 |          |                             |                      |           |                                     |                   |       |

NO

LVS SPICE REPLICATE DEVICES

```
LVS SPICE SCALE X PARAMETERS
                                                NO
LVS SPICE STRICT WL
                                                NO
// LVS SPICE OPTION
LVS STRICT SUBTYPES
                                                NO
LVS EXACT SUBTYPES
                                                NO
LAYOUT CASE
                                                NO
SOURCE CASE
                                                NO
LVS COMPARE CASE
                                               NO
LVS DOWNCASE DEVICE
                                              NO
LVS REPORT MAXIMUM
                                                50
LVS PROPERTY RESOLUTION MAXIMUM
                                             32
// LVS SIGNATURE MAXIMUM
// LVS FILTER UNUSED OPTION
// LVS REPORT OPTION
LVS REPORT UNITS
                                              YES
// LVS NON USER NAME PORT
// LVS NON USER NAME NET
// LVS NON USER NAME INSTANCE
// Reduction
LVS REDUCE SERIES MOS
                                               YES
                                              YES
LVS REDUCE PARALLEL MOS
LVS REDUCE SEMI SERIES MOS
                                              YES
LVS REDUCE SPLIT GATES
LVS REDUCE SPLIT GATES

LVS REDUCE PARALLEL BIPOLAR

LVS REDUCE SERIES CAPACITORS
                                              YES
YES
LVS REDUCE SERIES CAPACITORS

LVS REDUCE PARALLEL CAPACITORS

LVS REDUCE SERIES RESISTORS

LVS REDUCE PARALLEL RESISTORS

LVS REDUCE PARALLEL DIODES

LVS REDUCTION PRIORITY
                                            YES
YES
                                             YES
                                             YES
PARALLEL
LVS REDUCTION PRIORITY
LVS SHORT EQUIVALENT NODES NO
// Trace Property
TRACE PROPERTY mn(nmos vtl) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos_vtl) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp(pmos_vtl) 1 1 4e-09 ABSOLUTE TRACE PROPERTY mp(pmos_vtl) w w 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos_vth) 1 1 4e-09 ABSOLUTE TRACE PROPERTY mn(nmos_vth) w w 4e-09 ABSOLUTE TRACE PROPERTY mp(pmos_vth) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mp(pmos_vth) w w 4e-09 ABSOLUTE TRACE PROPERTY mn(nmos_vtg) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos vtg) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp(pmos_vtg) 1 1 4e-09 ABSOLUTE TRACE PROPERTY mp(pmos_vtg) w w 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos_thkox) 1 1 4e-09 ABSOLUTE
TRACE PROPERTY mn(nmos_thkox) w w 4e-09 ABSOLUTE
TRACE PROPERTY mp (pmos thkox) 1 1 4e-09 ABSOLUTE
```

TRACE PROPERTY mp(pmos\_thkox) w w 4e-09 ABSOLUTE

| * * ; | * *        | * + | <b>+</b> * | * * | *   | * * | * | * * | <b>+</b> * | * | * * | <b>+</b> + | *   | * | * * | <b>+</b> + | *   | * | * :      | * >        | <b>+</b> * | *   | * :      | * * | *   | * | * | * * | * *      | <b>+</b> * | * | * | * | * * | * | *  | * : | * * | * | * * | <b>*</b>   | * | * * | * | * | * * | * | * : | * * | * | * > | ķ |
|-------|------------|-----|------------|-----|-----|-----|---|-----|------------|---|-----|------------|-----|---|-----|------------|-----|---|----------|------------|------------|-----|----------|-----|-----|---|---|-----|----------|------------|---|---|---|-----|---|----|-----|-----|---|-----|------------|---|-----|---|---|-----|---|-----|-----|---|-----|---|
| **;   | <b>*</b> * | * + | ۲*         | * * | *   | * * | * | * * | <b>+</b> * | * | * > | <b>+</b>   | *   | * | * > | <b>+</b> + | *   | * | * :      | * >        | <b>+</b>   | *   | * :      | * * | *   | * | * | * + | k        |            |   |   |   |     |   |    |     |     |   |     |            |   |     |   |   |     |   |     |     |   |     |   |
|       |            |     |            |     |     |     |   |     |            |   |     |            |     |   |     |            |     |   |          |            |            | Ι   | NI       | FC  | )R  | M | Α | T]  | IC       | NC         | I | Α | N | D   | M | ΙA | Rì  | I   | N | GS  | 3          |   |     |   |   |     |   |     |     |   |     |   |
| * * ; | <b>*</b> * | * 4 | ۲*         | * * | *   | * * | * | * * | <b>+</b> * | * | * * | k          | *   | * | * * | ۲ +        | *   | * | * :      | * >        | <b>+</b> + | *   | * :      | * * | *   | * | * | * * | <b>k</b> | ۲ +        | * | * | * | * 4 | * | *  | * : | * * | * | * * | <b>+</b> * | * | * * | * | * | * * | * | * : | * * | * | * > | Ł |
| ++-   | + +        | * 4 | ٠+         | * * | . + | * * |   | * * | ٠.         | + | * 4 | + +        | - + | * | * 4 | ٠.         | . + | * | <b>.</b> | <b>+</b> - | ٠.         | . + | <b>.</b> | * * | - + | + | * | * 4 | Ł.       |            |   |   |   |     |   |    |     |     |   |     |            |   |     |   |   |     |   |     |     |   |     |   |

| C a mara a m a m +                 | Matched | Matched | Unmatched | Unmatched |      |
|------------------------------------|---------|---------|-----------|-----------|------|
| Component                          | Layout  | Source  | Layout    | Source    | Туре |
|                                    |         |         |           |           |      |
| Nets:                              | 8       | 8       | 0         | 0         |      |
| <pre>Instances: mn(NMOS VTL)</pre> | 5       | 5       | 0         | 0         |      |
| _                                  | 2       | 2       | 0         | 0         |      |
| mp(PMOS_VTL)                       |         |         |           |           |      |
|                                    | 3       | 3       | 0         | 0         | SMN2 |
|                                    | 3       | 3       | 0         | 0         |      |
| SPMP_2_1                           |         |         |           |           |      |
| Total Inst:                        | 13      | 13      | 0         | 0         |      |

### o Statistics:

1 net was matched arbitrarily.

### o Ambiguity Resolution Points:

(Each one of the following objects belongs to a group of indistinguishable objects.

The listed objects were matched arbitrarily by the Ambiguity Resolution feature of LVS.

Arbitrary matching may be prevented by assigning names to these objects or to adjacent nets).

|        | Layout |      |
|--------|--------|------|
| Source |        |      |
|        |        | <br> |
| _      |        |      |

Nets

9(6.345,0.720) net.010 \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* SUMMARY \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\* Total CPU Time: 0 sec Total Elapsed Time: 0 sec FO<sub>4</sub> CALIBRE SYSTEM ## ## ## ## LVS REPORT ## ## ## REPORT FILE NAME: aoi F04 lab4.lvs.report LAYOUT NAME: aoi F04 lab4.calibre.db /u/sanjana2/cadence/LVSfiles/aoi F04 lab4.src.net ('aoi F04 lab4') RULE FILE: /u/sanjana2/cadence/LVS-files/\_calibreLVS.rul\_ RULE FILE TITLE: LVS Rule File for FreePDK45 LVS MODE: Mask RULE FILE NAME: /u/sanjana2/cadence/LVS-files/\_calibreLVS.rul\_
CREATION TIME: Tue Dec 6 16.03.24 2016 CURRENT DIRECTORY: /u/sanjana2/cadence/LVS-files USER NAME: sanjana2 v2013.2 35.25 Wed Jul 3 15:43:57 PDT 2013 CALIBRE VERSION:

\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

OVERALL COMPARISON RESULTS



\_\_\_\_\_

-----

### INITIAL NUMBERS OF OBJECTS

\_\_\_\_\_

|             | Layout   | Source   | Component Type             |
|-------------|----------|----------|----------------------------|
|             |          |          |                            |
| Nets:       | 20       | 20       |                            |
| Instances:  | 17<br>17 | 17<br>17 | mn (4 pins)<br>mp (4 pins) |
|             |          |          | mp (4 pins)                |
| Total Inst: | 34       | 34       |                            |

### NUMBERS OF OBJECTS AFTER TRANSFORMATION

\_\_\_\_\_

|             | Layout           | Source           | Component Type                                          |
|-------------|------------------|------------------|---------------------------------------------------------|
| Nets:       | 10               | 10               |                                                         |
| Instances:  | 7<br>2<br>5<br>5 | 7<br>2<br>5<br>5 | mn (4 pins) mp (4 pins) SMN2 (4 pins) SPMP_2_1 (5 pins) |
| Total Inst: | 19               | 19               |                                                         |

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*

o LVS Setup:

LVS COMPONENT TYPE PROPERTY element
LVS COMPONENT SUBTYPE PROPERTY model

// LVS PIN NAME PROPERTY

LVS POWER NAME "VDD"

LVS GROUND NAME "VSS" "GROUND"

| LVS CELL SUPPLY LVS RECOGNIZE GATES LVS IGNORE PORTS LVS CHECK PORT NAMES LVS IGNORE TRIVIAL NAMED PORTS LVS BUILTIN DEVICE PIN SWAP LVS ALL CAPACITOR PINS SWAPPABLE LVS DISCARD PINS BY DEVICE LVS SOFT SUBSTRATE PINS LVS INJECT LOGIC LVS EXPAND UNBALANCED CELLS LVS FLATTEN INSIDE CELL LVS EXPAND SEED PROMOTIONS LVS PRESERVE PARAMETERIZED CELLS LVS GLOBALS ARE PORTS LVS REVERSE WL | NO ALL YES NO NO YES NO NO YES NO NO YES NO NO NO NO NO NO NO YES NO NO NO YES |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| LVS SPICE PREFER PINS LVS SPICE SLASH IS SPACE                                                                                                                                                                                                                                                                                                                                                 | NO                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                | YES                                                                            |
| LVS SPICE ALLOW FLOATING PINS  // LVS SPICE ALLOW INLINE PARAMETERS  LVS SPICE ALLOW UNQUOTED STRINGS  LVS SPICE CONDITIONAL LDD  LVS SPICE CULL PRIMITIVE SUBCIRCUITS  LVS SPICE IMPLIED MOS AREA  // LVS SPICE MULTIPLIER NAME  LVS SPICE OVERRIDE GLOBALS                                                                                                                                   | YES NO NO NO NO                                                                |
| LVS SPICE REDEFINE PARAM LVS SPICE REPLICATE DEVICES                                                                                                                                                                                                                                                                                                                                           | NO<br>NO                                                                       |
| LVS SPICE REPLICATE DEVICES  LVS SPICE SCALE X PARAMETERS                                                                                                                                                                                                                                                                                                                                      | NO                                                                             |
| LVS SPICE SCALE X PARAMETERS  LVS SPICE STRICT WL                                                                                                                                                                                                                                                                                                                                              | NO                                                                             |
| // LVS SPICE OPTION                                                                                                                                                                                                                                                                                                                                                                            | 110                                                                            |
| LVS STRICT SUBTYPES LVS EXACT SUBTYPES LAYOUT CASE SOURCE CASE LVS COMPARE CASE LVS DOWNCASE DEVICE LVS REPORT MAXIMUM LVS PROPERTY RESOLUTION MAXIMUM // LVS SIGNATURE MAXIMUM // LVS FILTER UNUSED OPTION // LVS REPORT OPTION LVS REPORT UNITS // LVS NON USER NAME PORT // LVS NON USER NAME NET                                                                                           | NO<br>NO<br>NO<br>NO<br>NO<br>50<br>32                                         |
| // LVS NON USER NAME INSTANCE  // Reduction  LVS REDUCE SERIES MOS  LVS REDUCE PARALLEL MOS  LVS REDUCE SEMI SERIES MOS  LVS REDUCE SPLIT GATES  LVS REDUCE PARALLEL BIPOLAR                                                                                                                                                                                                                   | YES<br>YES<br>YES<br>YES<br>YES                                                |

| LVS REDUCE SERIES CAPACITORS                                |   | YES              |
|-------------------------------------------------------------|---|------------------|
| LVS REDUCE PARALLEL CAPACITORS                              |   | YES              |
| LVS REDUCE SERIES RESISTORS                                 |   | YES              |
| LVS REDUCE PARALLEL RESISTORS                               |   | YES              |
| LVS REDUCE PARALLEL DIODES                                  |   | YES              |
| LVS REDUCTION PRIORITY                                      |   | PARALLEL         |
| LVS SHORT EQUIVALENT NODES // Trace Property                |   | NO               |
| // Iface froperty                                           |   |                  |
| TRACE PROPERTY mn(nmos_vtl) l                               | 1 | 4e-09 ABSOLUTE   |
| TRACE PROPERTY mn(nmos_vtl) w TRACE PROPERTY mp(pmos vtl) 1 | W | 4e-09 ABSOLUTE   |
|                                                             |   |                  |
| TRACE PROPERTY mp(pmos_vtl) w                               | W | 4e-09 ABSOLUTE   |
| TRACE PROPERTY mn(nmos_vth) 1                               | 1 | 4e-09 ABSOLUTE   |
| TRACE PROPERTY mn (nmos vth) w                              | W | 4e-09 ABSOLUTE   |
| TRACE PROPERTY mp (pmos_vth) 1                              |   |                  |
| TRACE PROPERTY mp(pmos_vth) w                               |   |                  |
| TRACE PROPERTY mn(nmos_vtg) l                               |   |                  |
| TRACE PROPERTY mn(nmos_vtg) w                               | W | 4e-09 ABSOLUTE   |
| TRACE PROPERTY mp(pmos_vtg) l                               | 1 | 4e-09 ABSOLUTE   |
| TRACE PROPERTY mp (pmos_vtg) w                              |   |                  |
|                                                             |   | 1 4e-09 ABSOLUTE |
|                                                             |   | w 4e-09 ABSOLUTE |
|                                                             |   | 1 4e-09 ABSOLUTE |
| TRACE PROPERTY mp(pmos_thkox)                               | W | w 4e-09 ABSOLUTE |

\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*

| C                                  | Matched | Matched | Unmatched | Unmatched |          |
|------------------------------------|---------|---------|-----------|-----------|----------|
| Component                          | Layout  | Source  | Layout    | Source    | Type     |
| - Nata                             | 1.0     | 1.0     | 0         | 0         |          |
| Nets:                              | 10      | 10      | U         | 0         |          |
| <pre>Instances: mn(NMOS VTL)</pre> | 7       | 7       | 0         | 0         |          |
| mii (111100_v111)                  | 2       | 2       | 0         | 0         |          |
| mp(PMOS_VTL)                       |         |         |           |           |          |
|                                    | 5       | 5       | 0         | 0         | SMN2     |
|                                    | 5       | 5       | 0         | 0         | SPMP_2_1 |
| Total Inst:                        | 19      | 19      | 0         | 0         |          |

o Initial Correspondence Points: o4 o3 o2 vdd! gnd! Y o1 x Nets: \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\* SUMMARY \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\* Total CPU Time: 0 sec Total Elapsed Time: 0 sec FO8 ## CALIBRE SYSTEM ## ## ## ## LVS REPORT REPORT FILE NAME: AOI Custom FO8.lvs.report AOI Custom FO8.calibre.db LAYOUT NAME: /u/haranadh/cadence/LVS-SOURCE NAME: files/AOI\_Custom\_FO8.src.net ('AOI\_Custom\_FO8') /u/haranadh/cadence/LVS-RULE FILE: files/ calibreLVS.rul RULE FILE TITLE: LVS Rule File for FreePDK45 LVS MODE: Mask RULE FILE NAME: /u/haranadh/cadence/LVSfiles/\_calibreLVS.rul\_ CREATION TIME: Mon Mar 13 21:46:54 2017 CURRENT DIRECTORY: /u/haranadh/cadence/LVS-files USER NAME: haranadh v2013.2 35.25 Wed Jul 3 15:43:57 PDT 2013 CALIBRE VERSION: \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*\* OVERALL COMPARISON RESULTS \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

\*\*\*\*\*\*\*\*\*\*



Warning: Ambiguity points were found and resolved arbitrarily.

### INITIAL NUMBERS OF OBJECTS

|             | Layout   | Source   | Component Type             |
|-------------|----------|----------|----------------------------|
| Nets:       | 32       | 32       |                            |
| Instances:  | 29<br>29 | 29<br>29 | mn (4 pins)<br>mp (4 pins) |
| Total Inst: | 58       | 58       |                            |

### NUMBERS OF OBJECTS AFTER TRANSFORMATION

|             | Layout | Source | Component Type    |
|-------------|--------|--------|-------------------|
|             |        |        |                   |
| Nets:       | 14     | 14     |                   |
| Instances:  | 11     | 11     | mn (4 pins)       |
|             | 2      | 2      | mp (4 pins)       |
|             | 9      | 9      | SMN2 (4 pins)     |
|             | 9      | 9      | SPMP_2_1 (5 pins) |
|             |        |        |                   |
| Total Inst: | 31     | 31     |                   |

| * * | <b>+</b> + | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | . 4 | ٠, | ۲ ۶ | ۲, | <b>k</b> : | * . | * | * | * | * | * | · * | · + | ۲ ۶ | <b>k</b> | <b>k</b> | <b>k</b> : | * . | * | * | * | * | * | * | * | * | * | . 4 | ٠ ۶ | ۲ ۶ | k 7 | ۲, | ٠ ٦ | k > | <del>,</del> + | * | . 4 | . 4 | * | * | ۲, | k > | * : | * | * | * . | * | * | * | * |
|-----|------------|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|-----|----|-----|----|------------|-----|---|---|---|---|---|-----|-----|-----|----------|----------|------------|-----|---|---|---|---|---|---|---|---|---|-----|-----|-----|-----|----|-----|-----|----------------|---|-----|-----|---|---|----|-----|-----|---|---|-----|---|---|---|---|
| * * | ٠.         | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | * | - + | ٠, | ۲ ۶ | ۲, | <b>k</b> : | * . | * | * | * | * | * | · * | - + | ٠ ٦ | ۲ ۶      | k y      | k :        | * . | * |   |   |   |   |   |   |   |   |     |     |     |     |    |     |     |                |   |     |     |   |   |    |     |     |   |   |     |   |   |   |   |

LVS PARAMETERS \*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\* \*\*\*\*\*\*\*\*\*

o LVS Setup:

LVS COMPONENT TYPE PROPERTY element

```
LVS COMPONENT SUBTYPE PROPERTY model
// LVS PIN NAME PROPERTY
LVS POWER NAME
                                         "VDD"
                                         "VSS" "GROUND"
LVS GROUND NAME
LVS CELL SUPPLY
                                        NO
LVS RECOGNIZE GATES
                                        ALL
LVS IGNORE PORTS
                                         YES
LVS CHECK PORT NAMES
                                        NO
                                        NO
YES
LVS IGNORE TRIVIAL NAMED PORTS
LVS BUILTIN DEVICE PIN SWAP
LVS BUILTIN DEVICE PIN SWAF
LVS ALL CAPACITOR PINS SWAPPABLE NO

- THE DV DEVICE NO
                                         YES
LVS SOFT SUBSTRATE PINS
                                        NO
LVS INJECT LOGIC

LVS EXPAND UNBALANCED CELLS

LVS FLATTEN INSIDE CELL

NO

LVS EXPAND SEED PROMOTIONS

NO

LVS PRESERVE PARAMETERIZED CELLS

NO

LVS CLORALS ARE DODES
LVS GLOBALS ARE PORTS
                                         YES
LVS REVERSE WL
                                        NO
LVS SPICE PREFER PINS
LVS SPICE PREFER PINS NO
LVS SPICE SLASH IS SPACE YES
LVS SPICE ALLOW FLOATING PINS YES
// LVS SPICE ALLOW INLINE PARAMETERS
LVS SPICE ALLOW UNQUOTED STRINGS NO
LVS SPICE CONDITIONAL LDD
                                        NO
LVS SPICE CULL PRIMITIVE SUBCIRCUITS NO
LVS SPICE IMPLIED MOS AREA NO
// LVS SPICE MULTIPLIER NAME
LVS SPICE OVERRIDE GLOBALS
LVS SPICE REDEFINE PARAM
                                        NO
                                        NO
NO
NO
LVS SPICE REPLICATE DEVICES
LVS SPICE SCALE X PARAMETERS
LVS SPICE STRICT WL
                                         NO
// LVS SPICE OPTION
LVS STRICT SUBTYPES
                                        NO
LVS EXACT SUBTYPES
                                         NO
LAYOUT CASE
                                          NO
SOURCE CASE
                                         NO
LVS COMPARE CASE
                                         NO
LVS DOWNCASE DEVICE
                                        NO
LVS REPORT MAXIMUM
                                         50
LVS PROPERTY RESOLUTION MAXIMUM
                                        32
// LVS SIGNATURE MAXIMUM
// LVS FILTER UNUSED OPTION
// LVS REPORT OPTION
LVS REPORT UNITS
                                        YES
// LVS NON USER NAME PORT
// LVS NON USER NAME NET
// LVS NON USER NAME INSTANCE
// Reduction
```

YES

LVS REDUCE SERIES MOS

mn (NMOS VTL)

```
LVS REDUCE PARALLEL MOS
                                  YES
  LVS REDUCE SEMI SERIES MOS
                                  YES
                                 YES
  LVS REDUCE SPLIT GATES
                                  YES
  LVS REDUCE PARALLEL BIPOLAR
  LVS REDUCE SERIES CAPACITORS
                                  YES
                                  YES
  LVS REDUCE PARALLEL CAPACITORS
  LVS REDUCE SERIES RESISTORS
                                  YES
                                 YES
YES
  LVS REDUCE PARALLEL RESISTORS
LVS REDUCE PARALLEL DIODES
  LVS REDUCTION PRIORITY
                                PARALLEL
  LVS SHORT EQUIVALENT NODES
                                  NO
  // Trace Property
  TRACE PROPERTY mn(nmos_vtl) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos vtl) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mp(pmos vtl) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos_vtl) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos vth) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos_vth) w w 4e-09 ABSOLUTE TRACE PROPERTY mp(pmos_vth) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp (pmos vth) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos_vtg) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos vtg) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mp(pmos vtg) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp(pmos_vtg) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos thkox) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mn(nmos thkox) w w 4e-09 ABSOLUTE
  TRACE PROPERTY mp(pmos_thkox) 1 1 4e-09 ABSOLUTE
  TRACE PROPERTY mp(pmos thkox) w w 4e-09 ABSOLUTE
*****************
*********
                          INFORMATION AND WARNINGS
******************
*********
              Matched Matched Unmatched Unmatched
Component
              Layout Source Layout Source Type
              -----
                  14 14
                                       0
                                                   0
  Nets:
 Instances: 11 11 0
                                                   0
```

|               | 2  | 2  | 0 | 0 |      |
|---------------|----|----|---|---|------|
| mp (PMOS_VTL) |    |    |   |   |      |
|               | 9  | 9  | 0 | 0 | SMN2 |
|               | 9  | 9  | 0 | 0 |      |
| SPMP_2_1      |    |    |   |   |      |
|               |    |    |   |   |      |
| Total Inst:   | 31 | 31 | 0 | 0 |      |

#### o Statistics:

7 nets were matched arbitrarily.

### o Ambiguity Resolution Points:

(Each one of the following objects belongs to a group of indistinguishable objects.

The listed objects were matched arbitrarily by the Ambiguity Resolution feature of LVS.

Arbitrary matching may be prevented by assigning names to these objects or to adjacent nets).

| Source | Layout |  |      |  |  |
|--------|--------|--|------|--|--|
| -      |        |  |      |  |  |
|        |        |  | Nets |  |  |

| 30(29.675,0.720)   | net16 |
|--------------------|-------|
| 27 (26.265, 0.720) | net11 |
| 24(23.025,0.720)   | net13 |
| 21(19.870,0.720)   | net14 |
| 18(16.350,0.720)   | net17 |
| 15(12.770,0.720)   | net18 |
| 12(9.600,0.720)    | net19 |

Total CPU Time: 0 sec Total Elapsed Time: 0 sec