

# **M3733**

# High Definition Smart Hybrid OTT Processor High Definition Smart Hybrid DVB-C SOC Processor

# **Preliminary Datasheet**

Version 1.3 September 2, 2015

This document contains confidential proprietary information that is solely for authorized personnel. It is not to be disclosed to any unauthorized person without prior written consent of ALi Corporation.

# **ALi Corporation**



ALi Corporation makes no representations or warranties with respect to the accuracy or completeness of the contents of this document. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property right is granted by this document.

ALi Corporation also reserves the right to make changes to these specifications and product description at any time without notice. Contact your local sales office to obtain the latest specifications before placing your order.

Third-party brands and name mentioned in this publication are for identification purpose only and may be the property of their respective owners.

Dolby, Dolby Digital, ProLogic II are trademarks of Dolby Laboratories, Inc.

Supply of this Implementation of Dolby technology does not convey a license nor imply a right under any patent, or any other industrial or intellectual property right of Dolby Laboratories, to use this Implementation in any finished end-user or ready-to-use final product. It is hereby notified that a license for such use is required from Dolby Laboratories.

Copyright © ALi Corporation. All rights reserved.



# **Revision History**

| Version | Date       | Revision                                                   |  |  |  |  |  |
|---------|------------|------------------------------------------------------------|--|--|--|--|--|
| 1.0     | 2014/01/21 | First Release                                              |  |  |  |  |  |
| 1.1     | 2014/06/25 | Update features (Ch. 1) and DC characteristics (Ch. 5)     |  |  |  |  |  |
| 1.2     | 2015/07/13 | Add TS output & MVC (Ch.1 & Ch. 2)                         |  |  |  |  |  |
| 1.3     | 2015/09/02 | Update Video DAC dual inputs feature (section 1.1, page 4) |  |  |  |  |  |



# **CONTENT**

| 1. IIII Ouucioii                                                                |              |
|---------------------------------------------------------------------------------|--------------|
| 1.1 Features                                                                    |              |
| 2. System Block Diagrams                                                        |              |
| 2.1 Architecture Block Diagram                                                  | 5            |
| 2.2 Application Diagram                                                         | 6            |
| 3. Pin Configuration                                                            | 7            |
| 4. Signal Description                                                           |              |
| 5. DC Characteristics                                                           |              |
| 6. AC Characteristics                                                           |              |
| 6.1 Power up Timing Requirement                                                 |              |
| 7. Package Information                                                          |              |
| 8. Order Information                                                            |              |
| o. Order information                                                            | 20           |
|                                                                                 |              |
| FIGURES                                                                         |              |
| FIGURES                                                                         |              |
| FIGURE 2-1. M3733 BLOCK DIAGRAM                                                 |              |
| FIGURE 2-2. M3733 APPLICATION DIAGRAM                                           |              |
| FIGURE 6-1. POWER UP AND POWER DOWN SEQUENCE                                    | 20           |
| TABLES                                                                          |              |
| TABLE 3-1. PIN ARRANGEMENT                                                      | <del>-</del> |
| TABLE 3-1. PIN ARRANGEMENT                                                      |              |
| TABLE 3-2. PINS LISTED IN NOMERIC ORDER                                         |              |
| TABLE 4-1. DDR3 3DRAM INTERFACE                                                 | 19           |
| TABLE 4-3. DDR2/3 SDRAM POWER/GROUND                                            |              |
| TABLE 4-4. SERIAL FLASH INTERFACE                                               |              |
| TABLE 4-5. AUDIO I2S OUT INTERFACE                                              |              |
| Table 4-6. Serial Communication Bus Interface (1)                               |              |
| Table 4-7. Serial Communication Bus Interface, total 2 sets                     |              |
| TABLE 4-8. CONSUMER IR RX INTERFACE                                             |              |
| TABLE 4-9. RS-232 UART, TOTAL 1 SET                                             | 14           |
| TABLE 4-10. ISO7816 INTERFACE, TOTAL 2 SETS                                     | 14           |
| Table 4-11. EJTAG Interface (5)                                                 |              |
| TABLE 4-12. EXTERNAL TS STREAM INTERFACE                                        |              |
| TABLE 4-13. EXTERNAL SERIAL TS STREAM INTERFACE (5), TOTAL 4 SETS               | 15           |
| TABLE 4-14. MPEG SPI OUTPUT INTERFACE                                           |              |
| TABLE 4-15. MPEG SSI OUTPUT INTERFACE                                           |              |
| TABLE 4-16. RMII INTERFACE                                                      |              |
| TABLE 4-17. NAND FLASH INTERFACE                                                |              |
| TABLE 4-18. SYSTEM INTERFACE (3)                                                |              |
| TABLE 4-19. USB2.0 CONTROLLER                                                   |              |
| TABLE 4-20. POWER/GROUND (4)                                                    |              |
| Table 4-21. General Purpose IO (7)                                              |              |
| TABLE 4-23. AUDIO DAC                                                           |              |
| TABLE 4-23. AUDIO DAC                                                           |              |
| TABLE 4-25. PLL                                                                 |              |
| TABLE 4-23. FLLTABLE 4-26. HDMI PHY INTERFACE, EDDC FUNCTION IMPLEMENTED BY I2C | 17           |
| Table 5-1. DC Characteristics                                                   |              |
| Table 5-2. DC Characteristics under 60°C                                        | 19           |
| TABLE 6-1. POWER UP AND POWER DOWN SEQUENCE PARAMETERS                          |              |
|                                                                                 |              |



#### 1. Introduction

M3733 is a high performance, low power SOC for high definition hybrid OTT box, IPTV or dongle solutions. It has a dual core Cortex A9 processor, dedicated audio processor, advanced OpenGL ES 3D graphic engine, 32bit DDR3 controller, UHD 4K display engine, ALi ASE 3.0 encryption engine, DVB-C QAM annex a/b/c demodulator, four USB 2.0 host/device ports, multi-format high definition video decoder including MPEG1/2/4/H.264/VC-1/AVS+/VP8 decoding, 3D video with H.264 MVC, H.264 encoder, TV encoder and HDMI transmitter with 3D over HDMI, 48bit deep color and 4Kx2K resolution and provides one 10/100M Ethernet port with MAC and PHY or one Gbit MAC Ethernet solution.

### 1.1 Features

#### **General Features**

- Targeted for High Definition Smart Cable+IP hybrid OTT/STB and IPTV solutions
- 3.3V, 1.8V, 1.5V and two core power supplies

### **Application Processor Features**

- ARM Cortex A9 Dual core
- L1 Cache with I32KB/D32KB
- L2 Cache 512KB
- NEON/vFPU supported
- Jazelle acceleration
- Built-in Interrupt Controller and timer
- Supports DVFS for power saving
- Supports ARM JTAG debugging

#### **Security Processor Features**

- RISC CPU with 32-bit bus architecture for security processing
- Internal operating frequency up to 594MHz
- Performance up to 712 DMIPS
- Built-in L1 I-cache 8K bytes, D-cache 16K bytes
- Supports JTAG for debugging

### **Audio Processor Features**

- RISC CPU with 32-bit bus architecture
- Internal operating frequency up to 594MHz
- Performance up to 712 DMIPS
- I-cache 8K bytes, D-cache 16K bytes, two-way set-associate
- Supports JTAG for debugging

### **Advanced HW Security Features**

- Embeds Boot ROM for Secure Boot
- Embeds OTP memory for Secret Key & ID
- Supports OTP Obfuscation for Secret Keys inside OTP
- Embeds TRNG
- Embeds SHA-1/SHA-224/SHA-256/SHA-384/SHA-512 hash engine
- Embeds Crystal Clock Speed Detector
- Embeds Voltage Level Detector
- Supports EJTAG debug interface password protection or permanently disabled
- Supports DRAM scramble
- Supports FLASH content encryption including Boot Loader code
- Supports Key Ladders
- Supports DES/3DES/AES/CSA1.1/CSA2.0/CSA3.0/Multi2/GOST/M6 Descrambler

### Memory and Bus Interfaces

- 16/32-bit DDR3/DDR2 DRAM interfaces
- Dram frequency up to 1600Mhz
- Supports DRAM Size: 64MB to 2GB
- Supports Dual Channel DRAM Controller in 32-bit mode
- Supports S-FLASH size : 512KB to 32MB
- Supports S-FLASH speed up to 50M @ 1/2/4 bit

### **Peripherals**

- 2 RS-232 serial interfaces
- 4 I2C interfaces, all supporting master, slave mode and EDDC function
- 1 IR receiver interface, 1 IR transmitter (shared with GPIO)



- Multi-bit GPIO without de-bounce
- 2 watch dog timers to prevent system lock

### **Transport Stream Interface**

- Transport stream input @135Mbps in serial mode
- Transport stream input @400Mbps in parallel mode
- Transport stream input @270Mbps in ALi SSI mode
- 1 parallel TS input port
- 4 SSI or ALI SSI ports, shared with parallel TS port
- SSI/SPI output shared with SSI/SPI input

### **DEMUX**

- Supports 4 sets of DEMUX
- Supports max 50 MB/s TS input
- HW auto-detect PCR packet
- 16 bit x 96 channels per filter
- Unite DMA buffer mode

#### CI

■ Supports DVB CI/CI+ Common Interface

### QAM

- Supports ETSI 300-429 Specification and ITU-T J83 Annex A, Annex B, Annex C
- Supports 16-QAM, 32-QAM, 64-QAM, 128-QAM and 256-QAM Constellations
- High Performance integrated 10-bit ADC suitable for High IF or Low IF architecture
- Supports variable symbol rate, for QAM from 1.5M to 7.0M baud-rate
- Embeds PDM AGC control loop
- Full Digital Timing recovery and carrier recovery
- Enhanced Blind Equalizer against long and strong echoes
- Robust FSM supporting timing offset and carrier offset auto-sweep function
- Fast and blind acquisition of all symbol rates and QAM Modulation Modes
- Signal quality indicator and signal strength(RF Level), SNR/BER/constellation/lock status indication
- MPEG2 transport stream output (parallel/serial interface supported)

### PMU

- Supports Real Time Clock
- Supports IR/KEY/CEC standby/resume
- Supports on schedule resume
- Supports DRAM retention standby mode
- Supports System Deep Standby mode compliant with Euro Green Power Standard
- Supports embedded MCU for flexible standby mode functions

### **Conditional Access Interface**

- 2 sets of dedicated ISO7816 smart-card reader interfaces
- ISO7816-1/2/3(Transport Protocol) compatible smart card interface
- Supports T=0, T=1 and T=14 transmission protocols
- Supports PTS (protocol type selection) procedure
- Power on sequence generation
- Programmable baud rate generating different frequencies
- Auto error signal generation on parity error detection in receive mode
- Card detection and power enable polarity selectable

### Scatter/Gather DMA

- 2 sets of Scatter/Gather DMA Interfaces
- Start Code search function

### Video Decoder

- ISO/IEC 11172-2 MPEG1
- ISO/IEC 13818-2 MPEG2 MP@HL
- ISO/IEC 14496 MPEG4 compliant supporting SP@L3 to ASP@L5
- H.263 (short Header)
- Xvid
- ISO/IEC 14496-10 AVC high profile@level 4.1 main profile@level 4.1
- ISO/IEC 14496-10 AVC Baseline profile@level 4.1
- MVC stereo high profile @ level 4.1
- VC-1 (Simple/Main/Advance profile, level 0~3) video decoder
- VP8 Simple/Enhance profile video decoder
- AVS Jizhun profile up to level 6.0

2



- AVS+
- All decoders support 2x speed
- Supports fundamental Dview function 1, 1/2, 1/4, 1/8
- Out-loop de-blocking

### **Display Engine**

- Up to 2 video planes and 2 graphic planes (BG + Main video + Auxiliary video + Graphic 1 + Graphic 2)
- High quality scaling for UHD 4K, HD and SD outputs
- Built-in video enhancements
- High quality motion adaptive and EPEC (edge preserve and edge compensation) de-interlace
- Highly efficient solution for dual outputs applications
- Up to 32bit aRGB true color and CLUT graphic planes input
- High quality scaling with EP(edge preserve) for both graphic planes
- Advanced algorithms of anti-flicker for both graphic planes

### Video Encoder

■ ISO/IEC 14496-10 AVC high profile@level 4.1 main profile@level 4.1

### 3D GPU

- Mali-400 dual PP and up to 600 Mpixels/s
- Fully supports OpenGL ES 1.1/2.0 and OpenVG 1.1 API
- Integrates MMU based on standard ARM MMU
- Independent GPU power management and power on/off function
- Fully optimized production quality software drivers for Linux and Android

#### **Audio Decoder**

- MPEG-1/2 Layer I/II
- AAC/HEAAC v1/v2
- OGG
- ALAC
- FLAC
- APE

### **Programmable HW Audio Codec Engine**

- Supports IMDCT and SBR module in MS11 spec or other complex audio applications
- Supports DMA mode to access DRAM

### **HW Audio Engine**

- One I2S output supporting internal/external DAC for playing audio
- One I2S input supporting external CODEC for recording audio or microphone in
- Supports S/PDIF output
- Supports DDPLUS S/PDIF output (out to HDMI directly in chip core)
- Supports one PCM(also can be programmed to I2S) input and output for VOIP
- One embedded Audio DAC for stereo outputs supporting 8-192kHz sample rate
- EQ, 4 bands EQ for all channels except center and subwoofer channel
- Volume control, supporting 1/256 step from mute to max volume control
- Fade In/Out for preventing pop noise
- H/W AV sync supported by PTS (Presentation Time Stamp) and SCR(System Clock Reference) check

### Network

- Gb Ethernet MAC supports Reduced GMII interface
- Full Duplex/Half Duplex capability for 10M/100M MAC
- Full Duplex capability for Gb MAC
- Supports IEEE 802.3x full Duplex Flow Control
- Supports IEEE 802.1Q VLAN tagging(Tagged MAC frame)
- Supports wake-on-LAN remote wake-up
- Integrates two large independent transmit (2KB) and receive (16KB) FIFO devices
- Supports a 28-bit general-purpose timer with the MAC clock as the clock source to generate timer-interrupt

3

- Supports TCP/UDP Checksum for Transmitter and Receiver
- Supports Individual IPv4/IPv6 Check Sum Format
- Separated RX COE & TX COE Function
- Supports Back pressure Flow Control in half-duplex Mode
- Supports 9Kbyte Jumbo Frame Receiver
- Supports Interrupt Coalescence for Receiver
- Supports Scatter/Gather I/O Function for Linux OS
- Supports TSO Function for Linux OS



- Supports UFO Function for Linux OS
- Supports 65536 TX Descriptors and 65536 Rx Descriptors maximum
- RX Supports Remove VLAN TAG Function
- TX Supports Insert VLAN TAG Function

#### 10/100M Ethernet PHY

- Fully compliant with the IEEE 802.3 / 802.3u 10BASE-T, 100BASE-TX
- Interface available to 100Base-FX Fiber-PMD (transceiver), compliant with TP-PMD standard: ANSI X3.263-1995, compliant with FDDI-PMD standard: ISO/IEC 9314-3: 1990 and ANSI X3.166-1990
- Supports RMII / MII interface to the MAC controller
- Serial management interface compliant with IEEE 802.3u
- Supports Full-Duplex or Half-Duplex Operation
- Supports Auto-Negotiation/Parallel Detection function compliant with IEEE 802.3u, and manual configuration is also supported
- Automatic Polarity Correction
- Supports auto MDI/MDIX crossover function for 10BASE-T / 100BASE-TX
- Supports Power Down / Power reduced work Mode
- High performance baseline wander correction (BLW) Circuit
- High Performance Digital Clock recovery algorithm
- High performance Digital Blind Equalizer for ISI mitigation
- LED Driver for Link, Activity, Duplex, Collision, and Speed Status
- Supports 803.2az standard-2010 (EEE)

#### **NAND Flash**

- Supports ECC Types: no ECC, CRC16/512B, 1bit/512B ECC, 16bit/1024B ECC, 24bit/1024B ECC, 40bit/1024B ECC, 48bit/1024B ECC, 60bit/1024B ECC
- Supports NF Interface Types: Legacy(Asynchronous), Toggle and Synchronous, 8bit data bus access

### HDMI

- Fully compliant with HDMI specification
- Supports 3D display over HDMI
- Supports Deep Color up to 16bits
- Supports xvYCC
- Supports resolutions SDTV, HDTV, and VGA
- Scalable bandwidth: 25–297 Mega pixels per second (Mpps)
- Programmable clock, data timing (deskew)
- Supports hot plug detection
- Power down mode
- High bandwidth supporting HDTV formats including 4K, 1080p, 1080i and 720p

### Video DAC

- 4 x 10bit DAC for SD/HD dual outputs, not including OSD separate display function
- Analog HD output YPbPr or RGB, RGsB, RGBHV
- Analog SD output YCbCr, YC or CVBS

## USB

- Two sets of USB 2.0 host controllers compatible with EHCI/OHCI
- Supports USB specification revision 2.0 High-Speed (HS)/ Full-Speed (FS)/ Low-Speed (LS) compliant with on-chip USB transceiver
- Supports up to 4 host ports or 2 host ports + 1 device port
- Supports configurable HS/FS mode on device port
- Supports 5-layer hub device extension
- Supports USB suspend/resume/remote wakeup protocol
- Supports power-down/power-up control to reduce power consumption

### SDIO

- Supports SD/SDIO cards
- Supports eMMC and MMC cards
- Supports PIO interface for DATA read/write
- Supports DMA interface for DATA read/write
- Supports half-duplex serial and parallel data transfer for SD/SDIO cards, i.e. 1 bit, 4 bits
- Supports half-duplex serial and parallel data transfer for eMMC/MMC cards, i.e. 1 bit, 4 bits, 8 bits

### **Package**

■ FBGA 462 balls



# 2. System Block Diagrams

# 2.1 Architecture Block Diagram



Figure 2-1. M3733 Block Diagram



### 2.2 Application Diagram



Figure 2-2. M3733 Application Diagram



# 3. Pin Configuration

### Table 3-1. Pin Arrangement

|                | 1                    | 2                       | 3                        | 4                       | 5                        | 6                                                                  | 7                              | 8                      | 9                                              | 10                      | 3-1.                                 | 111 A<br>12                                                | 11 a119                                                                                   | 14                                                                                   | 1 <b>L</b><br>15                                                                  | 16                                                                      | 17                                      | 18                                                                                      | 19                                                                           | 20                                                                                   | 21                                                                                         | 22                                                                               | 23                                                                                                                   |
|----------------|----------------------|-------------------------|--------------------------|-------------------------|--------------------------|--------------------------------------------------------------------|--------------------------------|------------------------|------------------------------------------------|-------------------------|--------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| A <sup>·</sup> | 1<br>DP[1]           | A2<br>XDM[1]            | A3<br>XDM[0]             | A4<br>XENET_T<br>XN     | A5<br>XENET_R<br>XN      | A6<br>TMDSDAT<br>AN[2]                                             | A7<br>TMDSDAT<br>AN[1]         | A8<br>TMDSDAT<br>AN[0] | A9<br>TMDSCLK                                  | A10<br>XGPIO[4]         | A11<br>XSCL_3/M<br>CU_DOCD<br>_DATAO |                                                            | A13<br>XVDAC_O<br>UT3                                                                     |                                                                                      | A15<br>XSDA_1/X<br>PCM_PC<br>M_DO/AU<br>D_XEJ_T<br>DI                             |                                                                         | A17<br>XSCL_2/X<br>UART2_R<br>X         |                                                                                         | A19<br>XRXADC_I<br>P                                                         |                                                                                      | A21<br>XPMU_VS<br>SIO                                                                      | A22<br>XP_X27IN                                                                  | A23<br>XPMU_VD<br>DIO                                                                                                |
| B <sup>.</sup> | 1<br>DP[2]           | B2<br>XDM[2]            | B3<br>XDP[0]             | B4<br>XENET_T<br>XP     | B5<br>XENET_R<br>XP      | B6<br>TMDSDAT<br>AP[2]                                             | B7<br>TMDSDAT<br>AP[1]         | B8<br>TMDSDAT<br>AP[0] | B9<br>TMDSCLK<br>P                             | B10<br>XGPIO[5]         | B11<br>XSDA_3/<br>MCU_DO<br>CD_DATA  | B12<br>XVDAC_O<br>UT1                                      | XVDAC_O<br>UT4                                                                            | B14<br>XADAC_O<br>L_P                                                                | XGPIO_P                                                                           |                                                                         | XSDA_2/X<br>UART2_T                     | B18<br>XIF_AGC_<br>PDM/XSC<br>1_DATA/A<br>LISSI4_DA<br>TA1                              | B19<br>XRXADC_I<br>N                                                         | B20<br>XPMU_GP<br>IO[7]/AUD<br>_I2SO_BC<br>K/ALISSI4<br>_CLK                         | B21<br>XP_X270<br>UT                                                                       | B22<br>XIR_RX                                                                    | B23<br>XTSPI_DA<br>TA[0]/ALI<br>SSI2_DAT<br>A1/QAM_<br>SPI_DATA<br>[0]                                               |
| C <sup>.</sup> | 1<br>DP[3]           | C2<br>XDM[3]            | C3<br>XRGMII_<br>MDIO    | C4<br>XENET_V<br>SSA1   | C5<br>XENET_P<br>LL_VSSA | C6<br>XHDMI_G<br>D                                                 | C7<br>XHDMI_G<br>D             | C8<br>XHDMI_G<br>D     | C9<br>XHDMI_G<br>D                             | C10<br>XHDMI_D<br>DCCEC | C11<br>XCEC                          | C12<br>XVDAC_O<br>UT2                                      | C13<br>XGPIO_12<br>7/XTUN_A<br>GC_PDM/<br>XIR_TX/A<br>UD_XEJ_<br>TRST/TV<br>ENC_VSY<br>NC | C14<br>XADAC_O<br>R_P                                                                | C15<br>XSCL_1/X<br>PCM_RCK<br>/AUD_XEJ<br>_TMS                                    | C16<br>XSPDIF/M<br>CU_DOCD<br>_CLK                                      | C17<br>XUART_R<br>X                     | C18<br>XRXADC_<br>AVS                                                                   | C19<br>XPMU_GP<br>IO[8]/ALIS<br>SI4_DATA<br>0                                | C20<br>XPMU_GP<br>IO[6]/XSC<br>1_PRESJ/<br>AUD_I2SO<br>_LRCLK/A<br>LISSI4_VA<br>LID  | C21<br>XTSPI_DA<br>TA[1]/ALI<br>SSI2_DAT<br>A0/QAM_<br>SPI_DATA<br>[1]                     | C22<br>XTSPI_DA<br>TA[3]/ALI<br>SSI2_VALI<br>D/QAM_S<br>PI_DATA[<br>3]           | C23<br>XTSPI_DA<br>TA[2]/ALI<br>SSI2_CLK<br>/QAM_SPI<br>_DATA[2]                                                     |
|                |                      | D2<br>XRGMII_T<br>XD[3] | D3<br>XRGMII_<br>MDC     | D4<br>XRGMII_T<br>XD[2] | D5<br>XAVDDUS<br>BTX     | D6<br>XENET_V<br>DDA1                                              | D7<br>XENET_P<br>LL_VDCO<br>RE | D8<br>XVDDIO           | D9<br>XHDMI_G<br>D                             | D10<br>XGPIO[6]         | D11<br>XHDMI_V<br>P                  | D12<br>XVDDIO                                              | D13<br>XVSSCOR<br>E                                                                       | XVDAC_V                                                                              | D15<br>XADAC_V<br>REF                                                             | D16<br>XVDD_AD<br>AC_3                                                  | D17<br>XRXADC_<br>DVS                   | XRXADC_                                                                                 | D19<br>XMPLLAV<br>DD                                                         | D20<br>XRXPLLA<br>VDD                                                                | XTSPI_DA<br>TA[4]/ALI<br>SSI2_SYN<br>C/QAM_S                                               | SSI2_ERR                                                                         |                                                                                                                      |
| E:             | 1<br>RGMII_T<br>_CTL | E2<br>XRGMII_R<br>XC    | E3<br>XRGMII_T<br>XC     | E4<br>XRGMII_T<br>XD[0] | E5<br>XAVDDUS<br>BTX     | E6<br>XRREF                                                        | E7<br>XENET_R<br>EXTA          | E8<br>XVDDIO           |                                                | E10<br>XHDMI_A<br>VDD33 | E11<br>XHDMI_V<br>P                  | E12<br>XVDDIO                                              | XVDDCO                                                                                    | XVDAC_V                                                                              | E15<br>XVSS_AD<br>AC_3                                                            | E16<br>XEJ_TMS/<br>TVENC_V<br>SYNC/ALI<br>SSI_SYNC<br>/QAM_SSI<br>_SYNC | E17<br>XVSSCOR<br>E                     | E18<br>XRXADC_                                                                          | E19<br>XPMU_GP<br>IO[5]/XSC<br>1_RST/AU<br>D_I2SI_B<br>CK/ALISSI<br>_DATA1   | E20<br>XRXPLLA                                                                       | TA[6]/ALI<br>SSI3_DAT<br>A1/QAM_<br>SPI_DATA                                               | M_SPI_CL<br>K/QAM_S                                                              | SSI3_DAT<br>A0/QAM_<br>SPI_DATA                                                                                      |
|                |                      | F2<br>XPHY_INT          | F3<br>XRGMII_R<br>EF_CLK | F4<br>XRGMII_R<br>XD[0] | F5<br>XRGMII_T<br>XD[1]  | F6<br>XAVSSUS<br>BTX                                               | F7<br>XAVSSUS<br>BTX           | F8<br>XVDDIO           | F9<br>XGPIO[1]/<br>XSPDIF/M<br>CU_UART<br>_TXD | XHDMI_R                 | F11<br>XVSSIO                        | F12<br>XEJ_SEL<br>ECT/TVE<br>NC_HSYN<br>C/ALISSI_<br>DATA1 | F13<br>XHDMI_H<br>PD                                                                      | F14<br>XEJ_TDI/<br>AUD_I2SO<br>_SDATA2/<br>ALISSI_C<br>LK/QAM_<br>SSI_CLK            | F15<br>XEJ_TDO/<br>AUD_I2SO<br>_SDATA1/<br>ALISSI_V<br>ALID/QAM<br>_SSI_VALI<br>D | AM_SSI_E                                                                | F17<br>XUART_T<br>X                     | F18<br>XPMU_GP<br>IO[4]/AUD<br>_12SI_LRC<br>LK/ALISSI<br>_DATA0/Q<br>AM_SSI_D<br>ATA[0] | F19<br>XPMU_GP<br>IO[3]/AUD<br>_I2SI_DAT<br>A/ALISSI_<br>CLK/QAM<br>_SSI_CLK | F20<br>XTSPI_VA<br>LID/ALISS<br>I3_VALID/<br>QAM_SPI<br>_VALID/Q<br>AM_SSI_V<br>ALID | F21<br>XTSPI_ER<br>ROR/ALIS<br>SI3_ERRO<br>R/QAM_S<br>PI_ERRO<br>R/QAM_S<br>SI_ERRO<br>R   | F22<br>XTSPI_SY<br>NC/ALISSI<br>3_SYNC/<br>QAM_SPI<br>_SYNC/Q<br>AM_SSI_S<br>YNC |                                                                                                                      |
| G<br>X         | 1<br>SRASJ           | G2<br>XSCASJ            | G3<br>XVSSPST            |                         | G5<br>XRGMII_R<br>X_CTL  | G6<br>XGPIO[2]/<br>DIGITAL_<br>PLL_FOU<br>T2/MCU_<br>UART_RX<br>DI |                                |                        |                                                | G10<br>XVDDIO           | G11<br>XVDDIO                        | G12<br>XVSSIO                                              | G13<br>XVSSIO                                                                             | G14<br>XEJ_TRS<br>T/AUD_I2<br>SO_SDAT<br>A3/ALISSI<br>_DATA0/Q<br>AM_SSI_D<br>ATA[0] |                                                                                   |                                                                         |                                         | XPMU_GP                                                                                 | G19 XPMU_GP IO[1]/XUA RT2_RX/T VENC_HS YNC/ALIS SI_SYNC/ QAM_SSI _SYNC       | G20<br>XPMU_GP<br>IO[0]/XUA<br>RT2_TX/A<br>LISSI_ER<br>ROR/QAM<br>_SSI_ERR<br>OR     | G21<br>XPCM_RF<br>S/AUD_I2<br>SO_SDAT<br>A2/AUD_I<br>2SO_LRC<br>LK_2/ALIS<br>SI3_DATA<br>0 | AUD_I2SO<br>_BCK_2/A<br>LISSI3_DA                                                | G23<br>XGPIO[0]/<br>XSC1_PO<br>WENJ/AU<br>D_I2SO_S<br>DATA0/AL<br>ISSI4_SY<br>NC/AUD_I<br>2SO_SDA<br>TA_2/XSN<br>DQS |
|                |                      | H2<br>XWEJ              | H3<br>XSC1_CL<br>K       | H4<br>XRGMII_R<br>XD[3] | H5<br>XRGMII_R<br>XD[1]  | H6<br>XSC1_PO<br>WENJ                                              |                                | H8<br>XVDDIO           | H9<br>XVDDCO<br>RE                             |                         |                                      |                                                            |                                                                                           |                                                                                      | H15<br>XVDDCO<br>RE                                                               | H16<br>XVDDCO<br>RE                                                     |                                         | H18<br>XPMU_D<br>OWN                                                                    | H19<br>XVDDCO<br>RE                                                          | H20<br>XVDDCO<br>RE                                                                  | H21<br>XPCM_TF<br>S/AUD_I2<br>SI_DATA_<br>2/ALISSI3<br>_SYNC                               | H22<br>XPCM_TC<br>K/AUD_I2<br>SIO_MCL<br>K_2/ALIS<br>SI3_ERRO<br>R               |                                                                                                                      |
| J1<br>XI       | 1<br>MD[4]           | J2<br>XODT              | J3<br>XVSSPST            | J4<br>XSC1_DA<br>TA     | J5<br>XSC1_RS<br>T       | J6<br>XSC1_PR<br>ESJ                                               |                                | J8<br>XVDDIO           | J9<br>XVDDCO<br>RE                             | J10<br>XVDDCO<br>RE     | J11<br>XVSSIO                        | J12<br>XVSSIO                                              | J13<br>XVSSIO                                                                             | J14<br>XVSSIO                                                                        | J15<br>XVSSIO                                                                     | J16<br>XVDDCO<br>RE                                                     |                                         | J18<br>XDFTTM                                                                           | J19<br>XGPIO[3]/<br>XSC1_CL<br>K/ALISSI4<br>_ERROR                           |                                                                                      | /XSFLASH                                                                                   | O/AUD_I2<br>SI_LRCLK<br>_2/ALISSI                                                | A1/AUD_I                                                                                                             |
|                |                      | K2<br>XMD[2]            | K3<br>XMD[6]             | K4<br>XDDR3_R<br>ESETJ  | K5<br>XVSSPST            | K6<br>XMA[9]                                                       | K7<br>XVSSCOR<br>E             |                        | K9<br>XVSSCOR<br>E                             | K10<br>XVSSCOR<br>E     | K11<br>XVSSCOR<br>E                  | K12<br>XVSSCOR<br>E                                        | K13<br>XVSSCOR<br>E                                                                       | K14<br>XVSSCOR<br>E                                                                  | K15<br>XVSSIO                                                                     |                                                                         | XCI_ADD<br>RESS[0]/X<br>VOUT0_C<br>R[1] | [0]/XVOU<br>T0_CR[3]/<br>XSC2_CL<br>K/XPCM_                                             | [2]/XVOU<br>T0_CR[7]/                                                        | T0_CR[5]/                                                                            | XSMD[1]/<br>XSD_MM<br>C_DATA[6<br>]                                                        | XSD_MM                                                                           |                                                                                                                      |
| L1<br>XI       | 1<br>MD[11]          | L2<br>XMD[0]            | L3<br>XVSSPST            | L4<br>XMA[2]            | L5<br>XVSSPST            | L6<br>XMA[13]                                                      | L7<br>XVDDO                    |                        | L9<br>XVSSCOR<br>E                             | L10<br>XVSSCOR<br>E     | L11<br>XVSSCOR<br>E                  | L12<br>XVSSCOR<br>E                                        | L13<br>XVSSCOR<br>E                                                                       | L14<br>XVSSCOR<br>E                                                                  | L15<br>XVSSIO                                                                     |                                                                         |                                         | L18<br>XCI_REGJ<br>/XVOUT0_                                                             | L19<br>XCI_ADD<br>RESS[3]/X                                                  | L20<br>XCI_ADD<br>RESS[2]/X<br>VOUT0_C<br>B[5]                                       | L21<br>XSMD[4]/<br>XSFLASH<br>_WJ/XSD<br>_MMC_DA<br>TA[0]/XSD<br>_CLK                      |                                                                                  | XSMD[2]/<br>XSD_MM<br>C_DATA[2                                                                                       |
|                | _                    | M2<br>XMD[15]           | M3<br>XMD[13]            | M4<br>XVSSPST           | M5<br>XMA[7]             | M6<br>XVSSPST                                                      | M7<br>XVDDO                    |                        | M9<br>XVSSCOR<br>E                             | M10<br>XVSSCOR<br>E     | M11<br>XVSSCOR<br>E                  | M12<br>XVSSCOR<br>E                                        | M13<br>XVSSCOR<br>E                                                                       | M14<br>XVSSCOR<br>E                                                                  | M15<br>XVSSIO                                                                     | M16<br>XVDDCO<br>RE                                                     | M17<br>XCI_WAIT<br>J/XVOUT0<br>_CB[2]   | XCI_ADD<br>RESS[1]/X<br>VOUT0_C                                                         | M19<br>XCI_ADD<br>RESS[5]/X<br>VOUT0_C<br>B[0]                               | M20<br>XCI_ADD<br>RESS[4]/X<br>VOUT0_C<br>B[1]                                       | M21<br>XSMD[6]/<br>XSFLASH<br>_MOSI/XS<br>D_MMC_<br>DATA[3]/X<br>SD_DATA<br>[3]            | _MISO/XS<br>D_MMC_                                                               |                                                                                                                      |



| _    | 1              | 2                   | 3                        | 4                       | 5                     | 6                   | 7              | 8               | 9                  | 10                  | 11                    | 12                    | 13                  | 14                  | 15                  | 16                      | 17                                            | 18                                                             | 19                                            | 20                                                                         | 21                                                                      | 22                                                               | 23                                                                              | _   |
|------|----------------|---------------------|--------------------------|-------------------------|-----------------------|---------------------|----------------|-----------------|--------------------|---------------------|-----------------------|-----------------------|---------------------|---------------------|---------------------|-------------------------|-----------------------------------------------|----------------------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|
| N    | N1<br>XDQM[1]  | N2<br>XMD[9]        | N3<br>XBA[0]             | N4<br>XMA[0]            | N5<br>XMA[5]          | N6<br>XMA[3]        | N7<br>XVSSPST  |                 | N9<br>XVSSCOR<br>E | N10<br>XVSSCOR<br>E | N11<br>XVSSCOR<br>E   | N12<br>XVSSCOR<br>E   | N13<br>XVSSCOR<br>E | N14<br>XVSSCOR<br>E | N15<br>XVSSCOR<br>E |                         | N17<br>XVDDCO<br>RE                           |                                                                | N19<br>XCI_ADD<br>RESS[6]/X<br>VOUT0_Y<br>[6] | N20<br>XCI_RSTA<br>/XVOUT0_<br>Y[7]                                        | N21<br>XSMRDJ                                                           | N22<br>XSMWRJ/<br>XSD_MM<br>C_RSTJ                               | N23<br>XSMD[7]/<br>XSFLASH<br>_SCLK/XS<br>D_MMC_<br>DATA[5]/X<br>SD_DATA<br>[2] | , N |
| Р    |                | P2<br>XDQSJ[0]      | P3<br>XDQS[0]            | P4<br>XVDDO             | P5<br>XBA[2]          | P6<br>XVSSPST       | P7<br>XVDDO    |                 | P9<br>XVSSCOR<br>E | P10<br>XVSSCOR<br>E | P11<br>XVSSCOR<br>E   | P12<br>XVSSCOR<br>E   | P13<br>XVSSCOR<br>E | P14<br>XVSSCOR<br>E | P15<br>XVSSCOR<br>E |                         | P17<br>XVDDCO<br>RE                           | P18<br>XCI_ADD<br>RESS[7]/X<br>VOUT0_Y<br>[4]                  | XVDDCO                                        | P20<br>XVDDCO<br>RE_CPU                                                    | P21<br>XSMCLE                                                           | P22<br>XSMCEJ0<br>/XSFLASH<br>_CSJ[1]                            |                                                                                 | Р   |
| R    | R1<br>XDQSJ[1] | R2<br>XDQS[1]       | R3<br>XVSSPST            | R4<br>XVREF             | R5<br>XVSSPST         | R6<br>XMA[15]       | R7<br>XVSSPST  | R8<br>XVDDO     | R9<br>XVSSCOR<br>E | R10<br>XVSSCOR<br>E | R11<br>XVSSCOR<br>E   | R12<br>XVSSCOR<br>E   | R13<br>XVSSCOR<br>E | R14<br>XVSSCOR<br>E | R15<br>XVSSCOR<br>E | R16<br>XVDDCO<br>RE     | R17<br>XVDDCO<br>RE_CPU                       | R18<br>XCI_ADD<br>RESS[12]/<br>XVOUT0_<br>Y[2]                 |                                               | R20<br>XCI_ADD<br>RESS[14]/<br>XVIN0_CR<br>[4]/XSC2_<br>CLK/TVE<br>NC_VSYN | R21<br>XP_CRST<br>J                                                     | R22<br>XSMWPJ/<br>XSD_MM<br>C_CMD                                | R23<br>XSMALE/<br>XSD_MM<br>C_CLK                                               | R   |
| т    |                | T2<br>XMD[12]       | T3<br>XMD[14]            | T4<br>XVSSPST           | T5<br>XMA[11]         | T6<br>XMA[10]       |                | T8<br>XVDDO     | T9<br>XVDDO        |                     | T11<br>XVDDO          | T12<br>XVDDO          |                     |                     | T15<br>XVDDCO<br>RE |                         | T17<br>XVDDCO<br>RE_CPU                       | RE_CPU                                                         | T19<br>XVDDCO<br>RE_CPU                       |                                                                            | T21<br>XCI_MDI[1<br>]/XVOUT0<br>_CR[4]/XS<br>C2_POWE<br>NJ/XPCM<br>_TFS | T22<br>XCI_MDI[2<br>]/XVOUT0<br>_CR[6]/XS<br>C2_RST/X<br>PCM_RCK |                                                                                 | т   |
| u ļ  | U1<br>XMD[8]   | U2<br>XMD[10]       | U3<br>XDQM[0]            | U4<br>XMA[6]            | U5<br>XMA[1]          | U6<br>XMA[14]       |                |                 |                    | U10<br>XVDDO        | U11<br>XVDDCO<br>RE   | U12<br>XVDDO          | U13<br>XVSSPST      | U14<br>XVDDO        |                     |                         | U17<br>XVDDCO<br>RE_CPU                       | U18<br>XCI_ADD<br>R[11]/XVI<br>N0_CB[4]/<br>AUD_I2SO<br>_LRCLK | R[9]/XVIN<br>0_CB[6]/A<br>UD_12SO_            | U20<br>XCI_IOWR<br>J/XVIN0_<br>CB[5]/AU<br>D_I2SO_B<br>CK                  | VOL BANZA                                                               | U22<br>XCI_MIST<br>ART/XVO<br>UT0_CR[0<br>]                      | U23<br>XCI_MDI[0<br>]/XVOUT0<br>_CR[2]                                          | U   |
| v    |                | V2<br>XMD[1]        | V3<br>XMA[8]             | V4<br>XVSSPST           | V5<br>XVDDO           | V6<br>XVDDO         | V7<br>XVSSPST  | V8<br>XMA2[2]   | V9<br>XMA2[9]      | V10<br>XBA2[0]      | V11<br>XVSSPST        | V12<br>XMA2[15]       | V13<br>XVSSPST      | V14<br>XMA2[10]     | V15<br>XMA2[14]     | V16<br>XVDDCO<br>RE_CPU | V17<br>XCI_ADD<br>RESS[8]/X<br>VIN0_CR[<br>0] | V18<br>XCI_DATA<br>[7]/XVIN0<br>_Y[6]                          | XCI_IORD                                      |                                                                            | V21<br>XCI_MDO[<br>7]/XVOUT<br>0_Y[3]                                   | V22<br>XCI_MICL<br>K/XVOUT<br>0_Y[5]                             |                                                                                 | v   |
|      | W1<br>XMD[7]   | W2<br>XMD[3]        | W3<br>XMD[5]             | XVSSPST                 | W5<br>XVDDO_C<br>LK   | W6<br>XVSSPST       | W7<br>XMA2[13] | W8<br>XVDDO     | W9<br>XMA2[7]      | W10<br>XVSSPST      | W11<br>XMA2[0]        |                       | W13<br>XVSSPST      |                     | W15<br>XMA2[6]      | W16<br>XCPLLAV<br>SS    | W17<br>XCI_DATA<br>[3]/XVIN0<br>_HSYNC        | TETAVA (INIO                                                   | B[0]/AUD_<br>I2SIO_MC<br>LK                   |                                                                            | UTO_VSY<br>NC                                                           | W22<br>XCI_MOC<br>LK/XVOU<br>T0_Y[0]                             | W23<br>XCI_MDO <br>6]/XVOUT<br>0_Y[1]                                           |     |
| Y    |                | Y2<br>XCKE          | Y3<br>XBA[1]             | Y4<br>XVDDCO<br>RE_DPLL | Y5<br>XVSSPST<br>_CLK | Y6<br>XVDDO_C<br>LK | Y7<br>XVSSPST  | Y8<br>XVDDO     | Y9<br>XVSSPST      | Y10<br>XMA2[3]      | Y11<br>XBA2[2]        | Y12<br>XVREF          | Y13<br>XVDDO        | Y14<br>XVSSPST      | Y15<br>XMA2[11]     | Y16<br>XMA2[8]          | Y17<br>XCPLLAV<br>DD                          |                                                                |                                               |                                                                            | Y21<br>XCI_MDO[<br>4]/XVOUT<br>0_PIXCLK                                 | 5]/XVOUT                                                         |                                                                                 | Y   |
|      | AA1<br>XMA[12] | AA2<br>XMA[4]       | AA3<br>XVSSCOR<br>E_DPLL | AA4<br>XVS33_D<br>PLL   | AA5<br>XSCASJ2        | AA6<br>XMD2[4]      |                | AA8<br>XMD2[11] | AA9<br>XMA2[5]     | AA10<br>XDQM2[1]    | AA11<br>XVSSPST       | AA12<br>XVSSPST       | AA13<br>XMD2[12]    | AA14<br>XMD2[8]     | AA15<br>XVSSPST     | AA16<br>XMD2[7]         | AA17<br>XVSSPST                               | AA18<br>XMA2[12]                                               | AA19<br>XVSSPST                               | AA20<br>XCI_MDI[3<br>]/XVINO_V<br>SYNC                                     | CDIETIVE                                                                | XCI_MDO[<br>3]/XVIN0_<br>CR[7]/XS                                | XVOUT0_<br>DE/XSC2_<br>PRESJ                                                    | Α.  |
|      | AB1<br>XDCLKOJ | AB2<br>XVSSPST      | AB3<br>XVD33_D<br>PLL    | AB4<br>XSRASJ2          | AB5<br>XWEJ2          | AB6<br>XMD2[6]      | AB7<br>XMD2[2] | AB8<br>XMD2[13] | AB9<br>XMD2[15]    | AB10<br>XDQS2[0]    | AB11<br>XDQSJ2[0<br>] | AB12<br>XDQSJ2[1<br>] |                     | AB14<br>XDQM2[0]    | AB15<br>XMD2[1]     | AB16<br>XMD2[5]         | AB17<br>XCKE2                                 | AB18<br>XMA2[4]                                                |                                               |                                                                            | AB21<br>XCI_MDI[5<br>]/XVIN0_Y<br>[3]                                   |                                                                  | AB23<br>XCI_WEJ/<br>XVIN0_CR<br>[6]/XSC2_<br>DATA                               |     |
| AC : | AC1<br>XDCLKO  | AC2<br>XDCLKOJ<br>2 | AC3<br>XDCLKO2           | 4                       | AC5<br>XODT2          | 6                   | AC7<br>XMD2[0] | 8               | AC9<br>XMD2[9]     | 10                  | AC11<br>XDQS2[1]      | 12                    | AC13<br>XMD2[10]    | 14                  | AC15<br>XMD2[3]     | 16                      | AC17<br>XBA2[1]                               | 18                                                             | AC19<br>XCI_VCC_<br>ENJ/XVIN<br>0_DE<br>19    | 20                                                                         | AC21<br>XCI_MDI[6<br>]/XVIN0_Y<br>[5]<br>21                             | AC22<br>XCI_MOS<br>TART/XVI<br>N0_CB[7]                          | AC23<br>XCI_MDO[<br>1]/XVIN0_                                                   | AC  |

Table 3-2. Pins Listed in Numeric Order

| Pin | Signal       | Pin | Signal                                                               | Pin | Signal                                                   | Pin | Signal                                       |
|-----|--------------|-----|----------------------------------------------------------------------|-----|----------------------------------------------------------|-----|----------------------------------------------|
| A1  | XDP[1]       | F11 | XVSSIO                                                               | M15 | XVSSIO                                                   | V13 | XVSSPST                                      |
| A2  | XDM[1]       | F12 | XEJ_SELECT/TVEN<br>C_HSYNC/ALISSI_D<br>ATA1                          | M16 | XVDDCORE                                                 | V14 | XMA2[10]                                     |
| А3  | XDM[0]       | F13 | XHDMI_HPD                                                            | M17 | XCI_WAITJ/XVOUT0<br>_CB[2]                               | V15 | XMA2[14]                                     |
| A4  | XENET_TXN    | F14 | XEJ_TDI/AUD_I2SO<br>_SDATA2/ALISSI_C<br>LK/QAM_SSI_CLK               | M18 | XCI_ADDRESS[1]/X<br>VOUT0_CB[7]                          | V16 | XVDDCORE_CPU                                 |
| A5  | XENET_RXN    | F15 | XEJ_TDO/AUD_I2S<br>O_SDATA1/ALISSI_<br>VALID/QAM_SSI_V<br>ALID       | M19 | XCI_ADDRESS[5]/X<br>VOUT0_CB[0]                          | V17 | XCI_ADDRESS[8]/X<br>VIN0_CR[0]               |
| A6  | TMDSDATAN[2] | F16 | XEJ_TCLK/ALISSI_<br>ERROR/QAM_SSI_<br>ERROR                          | M20 | XCI_ADDRESS[4]/X<br>VOUT0_CB[1]                          | V18 | XCI_DATA[7]/XVIN<br>0_Y[6]                   |
| A7  | TMDSDATAN[1] | F17 | XUART_TX                                                             | M21 | XSMD[6]/XSFLASH_<br>MOSI/XSD_MMC_D<br>ATA[3]/XSD_DATA[3] | V19 | XCI_IORDJ/XVIN0_<br>CB[2]/AUD_I2SI_LR<br>CLK |
| A8  | TMDSDATAN[0] | F18 | XPMU_GPIO[4]/AUD<br>_I2SI_LRCLK/ALISS<br>I_DATA0/QAM_SSI_<br>DATA[0] | M22 | XSMD[5]/XSFLASH_<br>MISO/XSD_MMC_D<br>ATA[4]/XSD_CMD     | V20 | XCI_OEJ/XVIN0_C<br>B[3]/AUD_I2SI_BCK         |
| A9  | TMDSCLKN     | F19 | XPMU_GPIO[3]/AUD<br>_I2SI_DATA/ALISSI<br>_CLK/QAM_SSI_CL<br> K       | N1  | XDQM[1]                                                  | V21 | XCI_MDO[7]/XVOU<br>T0_Y[3]                   |



| Pin    | Cianal                              | Pin       | Signal                                                                                    | Pin | Signal                                                       | Pin | Signal                                             |
|--------|-------------------------------------|-----------|-------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------|-----|----------------------------------------------------|
| 1 P 10 | Signal                              | LIU       | Signal                                                                                    | LIU | Signal                                                       | LIU | Signal                                             |
| A10    | XGPIO[4]                            | F20       | XTSPI_VALID/ALISS<br>I3_VALID/QAM_SPI<br>_VALID/QAM_SSI_V<br>ALID                         | N2  | XMD[9]                                                       | V22 | XCI_MICLK/XVOUT<br>0_Y[5]                          |
| A11    | XSCL_3/MCU_DOCD<br>_DATAO           | F21       | XTSPI_ERROR/ALI<br>SSI3_ERROR/QAM_<br>SPI_ERROR/QAM_<br>SSI_ERROR                         | N3  | XBA[0]                                                       | W1  | XMD[7]                                             |
| A13    | XVDAC_OUT3                          | F22       | XTSPI_SYNC/ALISS<br>I3_SYNC/QAM_SPI_<br>SYNC/QAM_SSI_SY<br>NC                             | N4  | XMA[0]                                                       | W2  | XMD[3]                                             |
| A15    | XSDA_1/XPCM_PCM<br>_DO/AUD_XEJ_TDI  | G1        | XSRASJ                                                                                    | N5  | XMA[5]                                                       | W3  | XMD[5]                                             |
| A17    | XSCL_2/XUART2_RX                    | G2 XSCASJ |                                                                                           | N6  | XMA[3]                                                       | W4  | XVSSPST_CLK                                        |
| A19    | XRXADC_IP                           | G3        | XVSSPST                                                                                   | N7  | XVSSPST                                                      | W5  | XVDDO_CLK                                          |
|        | XPMU_VSSIO                          | G4        | XRGMII_RXD[2]                                                                             | N9  | XVSSCORE                                                     | W6  | XVSSPST                                            |
|        | XP_X27IN                            | G5        | XRGMII_RX_CTL                                                                             |     | XVSSCORE                                                     | W7  | XMA2[13]                                           |
|        | XPMU_VDDIO                          | G6        | XGPIO[2]/DIGITAL_<br>PLL_FOUT2/MCU_U<br>ART_RXDI                                          |     | XVSSCORE                                                     | W8  | XVDDO                                              |
| B1     | XDP[2]                              | G10       | XVDDIO                                                                                    | N12 | XVSSCORE                                                     | W9  | XMA2[7]                                            |
| B2     | XDM[2]                              | G11       | XVDDIO                                                                                    | N13 | XVSSCORE                                                     | W10 | XVSSPST                                            |
| В3     | XDP[0]                              | G12       | XVSSIO                                                                                    | N14 | XVSSCORE                                                     | W11 | XMA2[0]                                            |
| В4     | XENET_TXP                           | G13       | XVSSIO                                                                                    | N15 | XVSSCORE                                                     | W12 | XVSSPST                                            |
| B5     | XENET_RXP                           | G14       | XEJ_TRST/AUD_I2S<br>O_SDATA3/ALISSI_<br>DATA0/QAM_SSI_D<br>ATA[0]                         | N17 | XVDDCORE                                                     | W13 | XVSSPST                                            |
| В6     | TMDSDATAP[2]                        | G18       | XPMU_GPIO[2]/AUD<br>_I2SIO_MCLK/ALIS<br>SI_VALID/QAM_SSI<br>_VALID                        | N18 | XVDDCORE                                                     | W14 | XMA2[1]                                            |
| В7     | TMDSDATAP[1]                        | G19       | XPMU_GPIO[1]/XUA<br>RT2_RX/TVENC_HS<br>YNC/ALISSI_SYNC/<br>QAM_SSI_SYNC                   | N19 | XCI_ADDRESS[6]/X<br>VOUT0_Y[6]                               | W15 | XMA2[6]                                            |
| В8     | TMDSDATAP[0]                        | G20       | XPMU_GPIO[0]/XUA<br>RT2_TX/ALISSI_ER<br>ROR/QAM_SSI_ER<br>ROR                             | N20 | XCI_RSTA/XVOUT0<br>_Y[7]                                     | W16 | XCPLLAVSS                                          |
| В9     | TMDSCLKP                            | G21       | XPCM_RFS/AUD_I2<br>SO_SDATA2/AUD_I<br>2SO_LRCLK_2/ALIS<br>SI3_DATA0                       | N21 | XSMRDJ                                                       | W17 | XCI_DATA[3]/XVIN<br>0_HSYNC                        |
| B10    | XGPIO[5]                            | G22       | XPCM_DI/AUD_I2S<br>O_SDATA3/AUD_I2<br>SO_BCK_2/ALISSI3<br>_DATA1                          | N22 | XSMWRJ/XSD_MMC<br>_RSTJ                                      | W18 | XCI_DATA[5]/XVIN<br>0_Y[2]                         |
| B11    | XSDA_3/MCU_DOCD<br>_DATAI           | G23       | XGPIO[0]/XSC1_PO<br>WENJ/AUD_I2SO_S<br>DATA0/ALISSI4_SY<br>NC/AUD_I2SO_SDA<br>TA_2/XSMDQS | N23 | XSMD[7]/XSFLASH_<br>SCLK/XSD_MMC_D<br>ATA[5]/XSD_DATA[2<br>] | W19 | W19<br>XCI_CE1J/XVIN0_C<br>B[0]/AUD_I2SIO_M<br>CLK |
| B12    | XVDAC_OUT1                          | H2        | XWEJ                                                                                      | P2  | XDQSJ[0]                                                     | W20 | XCI_ADDR[10]/XVI<br>N0_CB[1]/AUD_I2SI<br>_DATA     |
| B13    | XVDAC_OUT4                          | НЗ        | XSC1_CLK                                                                                  | P3  | XDQS[0]                                                      | W21 | XCI_MOVALA/XVO<br>UT0_VSYNC                        |
| B14    | XADAC_OL_P                          | H4        | XRGMII_RXD[3]                                                                             | P4  | XVDDO                                                        | W22 | XCI_MOCLK/XVOU<br>T0_Y[0]                          |
| B15    | XGPIO_PCM1/XPCM<br>_RFS/AUD_XEJ_TDO | H5        | XRGMII_RXD[1]                                                                             |     | XBA[2]                                                       | W23 | XCI_MDO[6]/XVOU<br>T0_Y[1]                         |
| B16    | XGPIO_PCM2/XPCM                     | H6        | XSC1_POWENJ                                                                               | P6  | XVSSPST                                                      | Y2  | XCKE                                               |



| Pin | Signal                                                             | Pin | Signal                                                          | Pin | Signal                         | Pin  | Signal                        |
|-----|--------------------------------------------------------------------|-----|-----------------------------------------------------------------|-----|--------------------------------|------|-------------------------------|
|     | _PCM_DI/AUD_XEJ_                                                   |     | Oigilai                                                         |     | Oigilai                        |      | Oignai                        |
|     | TCLK                                                               |     |                                                                 |     |                                |      |                               |
| B17 | XSDA_2/XUART2_TX                                                   | H8  | XVDDIO                                                          | P7  | XVDDO                          | Y3   | XBA[1]                        |
| B18 | XIF_AGC_PDM/XSC1<br>_DATA/ALISSI4_DAT<br>A1                        | H9  | XVDDCORE                                                        | P9  | XVSSCORE                       | Y4   | XVDDCORE_DPLL                 |
| B19 | XRXADC_IN                                                          | H15 | XVDDCORE                                                        | P10 | XVSSCORE                       | Y5   | XVSSPST_CLK                   |
|     | XPMU_GPIO[7]/AUD_<br>I2SO_BCK/ALISSI4_<br>CLK                      | H16 | XVDDCORE                                                        | P11 | XVSSCORE                       | Y6   | XVDDO_CLK                     |
|     | XP_X27OUT                                                          |     | XPMU_DOWN                                                       |     | XVSSCORE                       | Y7   | XVSSPST                       |
| B22 | XIR_RX                                                             | H19 | XVDDCORE                                                        | P13 | XVSSCORE                       | Y8   | XVDDO                         |
| B23 | XTSPI_DATA[0]/ALIS<br>SI2_DATA1/QAM_SPI<br>_DATA[0]                | H20 | XVDDCORE                                                        | P14 | XVSSCORE                       | Y9   | XVSSPST                       |
| C1  | XDP[3]                                                             | H21 | XPCM_TFS/AUD_I2<br>SI_DATA_2/ALISSI3<br>_SYNC                   | P15 | XVSSCORE                       | Y10  | XMA2[3]                       |
| C2  | XDM[3]                                                             | H22 | XPCM_TCK/AUD_I2<br>SIO_MCLK_2/ALISS<br>I3_ERROR                 |     | XVDDCORE                       | Y11  | XBA2[2]                       |
|     | XRGMII_MDIO                                                        | J1  | XMD[4]                                                          | P18 | XCI_ADDRESS[7]/X<br>VOUT0_Y[4] |      | XVREF                         |
|     | XENET_VSSA1                                                        | J2  | XODT                                                            |     | XVDDCORE_CPU                   | Y13  | XVDDO                         |
|     | XENET_PLL_VSSA                                                     | J3  | XVSSPST                                                         |     | XVDDCORE_CPU                   | Y14  | XVSSPST                       |
|     | XHDMI_GD                                                           | J4  | XSC1_DATA                                                       |     | XSMCLE<br>XSMCEJ0/XSFLASH      | Y15  | XMA2[11]                      |
|     | XHDMI_GD                                                           | J5  | XSC1_RST                                                        | P22 | _CSJ[1]                        | Y16  | XMA2[8]                       |
| C8  | XHDMI_GD                                                           | J6  | XSC1_PRESJ                                                      | R1  | XDQSJ[1]                       | Y17  | XCPLLAVDD<br>XCI_DATA[4]/XVIN |
| C9  | XHDMI_GD                                                           | J8  | XVDDIO                                                          | R2  | XDQS[1]                        | Y18  | 0_Y[0]                        |
| C10 | XHDMI_DDCCEC                                                       | J9  | XVDDCORE                                                        | R3  | XVSSPST                        | Y19  | XCI_DATA[6]/XVIN<br>0_Y[4]    |
| C11 | XCEC                                                               | J10 | XVDDCORE                                                        | R4  | XVREF                          | Y20  | XCI_MDI[7]/XVIN0_<br>Y[7]     |
| C12 | XVDAC_OUT2                                                         | J11 | XVSSIO                                                          | R5  | XVSSPST                        | Y21  | XCI_MDO[4]/XVOU<br>T0_PIXCLK  |
| C13 | XGPIO_127/XTUN_A<br>GC_PDM/XIR_TX/AU<br>D_XEJ_TRST/TVENC<br>_VSYNC | J12 | XVSSIO                                                          | R6  | XMA[15]                        | Y22  | XCI_MDO[5]/XVOU<br>T0_HSYNC   |
| C14 | XADAC_OR_P                                                         | J13 | XVSSIO                                                          | R7  | XVSSPST                        | AA1  | XMA[12]                       |
| C15 | XSCL_1/XPCM_RCK/<br>AUD_XEJ_TMS                                    | J14 | XVSSIO                                                          | R8  | XVDDO                          | AA2  | XMA[4]                        |
| C16 | XSPDIF/MCU_DOCD<br>_CLK                                            | J15 | XVSSIO                                                          | R9  | XVSSCORE                       | AA3  | XVSSCORE_DPLL                 |
|     | XUART_RX                                                           | J16 | XVDDCORE                                                        |     | XVSSCORE                       | AA4  | XVS33_DPLL                    |
| C18 | XRXADC_AVS                                                         | J18 | XDFTTM                                                          | R11 | XVSSCORE                       | AA5  | XSCASJ2                       |
| C19 | XPMU_GPIO[8]/ALIS<br>SI4_DATA0                                     | J19 | XGPIO[3]/XSC1_CL<br>K/ALISSI4_ERROR                             | R12 | XVSSCORE                       | AA6  | XMD2[4]                       |
| C20 | XPMU_GPIO[6]/XSC1<br>_PRESJ/AUD_I2SO_<br>LRCLK/ALISSI4_VALI<br>D   | J20 | XCI_CD2J/XPCM_P<br>CM_DI                                        | R13 | XVSSCORE                       | AA7  | XDDR3_RESETJ2                 |
| C21 | XTSPI_DATA[1]/ALIS<br>SI2_DATA0/QAM_SPI<br>_DATA[1]                | J21 | XSMCEJ1/XSFLASH<br>_CSJ[0]                                      | R14 | XVSSCORE                       | AA8  | XMD2[11]                      |
| C22 | XTSPI_DATA[3]/ALIS<br>SI2_VALID/QAM_SPI<br>_DATA[3]                | J22 | XPCM_DO/AUD_I2S<br>I_LRCLK_2/ALISSI3<br>_VALID                  | R15 | XVSSCORE                       | AA9  | XMA2[5]                       |
| C23 | XTSPI_DATA[2]/ALIS<br>SI2_CLK/QAM_SPI_D<br>ATA[2]                  | J23 | XPCM_RCK/AUD_I2<br>SO_SDATA1/AUD_I<br>2SI_BCK_2/ALISSI3<br>_CLK | R16 | XVDDCORE                       | AA10 | XDQM2[1]                      |



| Pin | Signal                                              | Pin        | Signal                                                      | Pin        | Cianal                                                   | Pin          | Signal                                                     |
|-----|-----------------------------------------------------|------------|-------------------------------------------------------------|------------|----------------------------------------------------------|--------------|------------------------------------------------------------|
|     | XRGMII_TXD[3]                                       |            |                                                             |            | Signal XVDDCORE_CPU                                      |              |                                                            |
|     |                                                     | K2         | XMD[2]                                                      |            | XCI_ADDRESS[12]/X                                        |              | XVSSPST                                                    |
| D3  | XRGMII_MDC                                          | K3         | XMD[6]                                                      | R18        | VOUT0_Y[2]                                               | AA12         | XVSSPST                                                    |
| D4  | XRGMII_TXD[2]                                       | K4         | XDDR3_RESETJ                                                | R19        | XCI_ADDRESS[13]/X<br>VIN0_CR[2]                          | AA13         | XMD2[12]                                                   |
| D5  | XAVDDUSBTX                                          | K5         | XVSSPST                                                     | R20        | XCI_ADDRESS[14]/X<br>VIN0_CR[4]/XSC2_C<br>LK/TVENC_VSYNC | AA14         | XMD2[8]                                                    |
| D6  | XENET_VDDA1                                         | K6         | XMA[9]                                                      | R21        | XP CRSTJ                                                 | AA15         | XVSSPST                                                    |
| D7  | XENET_PLL_VDCOR                                     | K7         | XVSSCORE                                                    | R22        | XSMWPJ/XSD_MMC<br>CMD                                    |              | XMD2[7]                                                    |
| D8  | XVDDIO                                              | K9         | XVSSCORE                                                    | R23        | XSMALE/XSD_MMC<br>_CLK                                   | AA17         | XVSSPST                                                    |
| D9  | XHDMI_GD                                            | K10        | XVSSCORE                                                    | T2         | XMD[12]                                                  | AA18         | XMA2[12]                                                   |
| D10 | XGPIO[6]                                            | K11        | XVSSCORE                                                    | T3         | XMD[14]                                                  | AA19         | XVSSPST                                                    |
| D11 | XHDMI_VP                                            | K12        | XVSSCORE                                                    | T4         | XVSSPST                                                  | AA20         | XCI_MDI[3]/XVIN0_<br>VSYNC                                 |
| D12 | XVDDIO                                              | K13        | XVSSCORE                                                    | T5 XMA[11] |                                                          | AA21         | XCI_MDO[2]/XVIN0<br>_CR[5]/XSC2_POW<br>ENJ/TVENC_HSYN<br>C |
| D13 | XVSSCORE                                            | K14        | XVSSCORE                                                    | T6         | XMA[10]                                                  | AA22         | XCI_MDO[3]/XVIN0<br>_CR[7]/XSC2_RST                        |
| D14 | XVDAC_VDDA                                          | K15        | XVSSIO                                                      | T8         | XVDDO                                                    | AA23         | XCI_RDY/XVOUT0<br>_DE/XSC2_PRESJ                           |
| D15 | XADAC_VREF                                          | K17        | XCI_ADDRESS[0]/X<br>VOUT0_CR[1]                             | Т9         | XVDDO                                                    | AB1          | XDCLKOJ                                                    |
| D16 | XVDD_ADAC_3                                         | K18        | XCI_DATA[0]/XVOU<br>T0_CR[3]/XSC2_CL<br>K/XPCM_TCK          | T11        | XVDDO                                                    | AB2          | XVSSPST                                                    |
| D17 | XRXADC_DVS                                          | K19        | K19<br>XCI_DATA[2]/XVOU<br>T0_CR[7]/XSC2_PR<br>ESJ/XPCM_RFS | T12        | XVDDO                                                    | AB3          | XVD33_DPLL                                                 |
| D18 | XRXADC_AVD                                          | K20        | XCI_DATA[1]/XVOU<br>T0_CR[5]/XSC2_DA<br>TA/XPCM_PCM_DO      | T15        | XVDDCORE                                                 | AB4          | XSRASJ2                                                    |
| D19 | XMPLLAVDD                                           | K21        | XSMD[1]/XSD_MMC<br>_DATA[6]                                 | T17        | XVDDCORE_CPU                                             | AB5          | XWEJ2                                                      |
| D20 | XRXPLLAVDD                                          | K22        | XSMD[0]/XSD_MMC<br>_DATA[7]                                 | T18        | XVDDCORE_CPU                                             | AB6          | XMD2[6]                                                    |
| D21 | XTSPI_DATA[4]/ALIS<br>SI2_SYNC/QAM_SPI<br>_DATA[4]  | L1         | XMD[11]                                                     | T19        | XVDDCORE_CPU                                             | AB7          | XMD2[2]                                                    |
| D22 | XTSPI_DATA[5]/ALIS<br>SI2_ERROR/QAM_S<br>PI_DATA[5] | L2         | XMD[0]                                                      | T20        | XVDDCORE_CPU                                             | AB8          | XMD2[13]                                                   |
| E1  | XRGMII_TX_CTL                                       | L3         | XVSSPST                                                     | T21        | XCI_MDI[1]/XVOUT0<br>_CR[4]/XSC2_POWE<br>NJ/XPCM_TFS     | AB9          | XMD2[15]                                                   |
| E2  | XRGMII_RXC                                          | L4         | XMA[2]                                                      | T22        | XCI_MDI[2]/XVOUT0<br>_CR[6]/XSC2_RST/X<br>PCM_RCK        | AB10         | XDQS2[0]                                                   |
| E3  | XRGMII_TXC                                          | L5         | XVSSPST                                                     | U1         | XMD[8]                                                   | AB11         | XDQSJ2[0]                                                  |
|     | XRGMII_TXD[0]                                       | L6         | XMA[13]                                                     |            | XMD[10]                                                  |              | XDQSJ2[1]                                                  |
|     | XAVDDUSBTX                                          | L7         | XVDDO                                                       | U3         | XDQM[0]                                                  |              | XMD2[14]                                                   |
|     | XRREF                                               | L9         | XVSSCORE                                                    |            | XMA[6]                                                   |              | XDQM2[0]                                                   |
|     | XENET_REXTA                                         |            | XVSSCORE                                                    |            | XMA[1]                                                   |              | XMD2[1]                                                    |
|     | XVDDIO                                              | L11        | XVSSCORE                                                    |            | XMA[14]                                                  |              | XMD2[5]                                                    |
|     | XHDMI_AVDD33                                        |            | XVSSCORE                                                    |            | XVDDO                                                    |              | XCKE2                                                      |
|     | XHDMI_VP<br>XVDDIO                                  | L13<br>L14 | XVSSCORE<br>XVSSCORE                                        |            | XVDDCORE<br>XVDDO                                        | AB18<br>AB19 | XMA2[4]<br>XCI_CD1J/XVIN0_P                                |
|     |                                                     |            |                                                             |            |                                                          |              | IXCLK                                                      |
| E13 | XVDDCORE                                            | L15        | XVSSIO                                                      | U13        | XVSSPST                                                  | AB20         | XCI_MDI[4]/XVIN0_                                          |



| Pin | Signal                                                                  | Pin | Signal                                                        | Pin | Signal                                          | Pin  | Signal                            |
|-----|-------------------------------------------------------------------------|-----|---------------------------------------------------------------|-----|-------------------------------------------------|------|-----------------------------------|
|     |                                                                         |     |                                                               |     |                                                 |      | Y[1]                              |
| E14 | XVDAC_VSSA                                                              | L17 | XVDDCORE                                                      | U14 | XVDDO                                           | AB21 | XCI_MDI[5]/XVIN0_<br>Y[3]         |
| E15 | XVSS_ADAC_3                                                             | L18 | XCI_REGJ/XVOUT0<br>_CB[4]                                     | U17 | XVDDCORE_CPU                                    | AB22 | XCI_MDO[0]/XVIN0<br>_CR[1]        |
| E16 | XEJ_TMS/TVENC_V<br>SYNC/ALISSI_SYNC/<br>QAM_SSI_SYNC                    | L19 | XCI_ADDRESS[3]/X<br>VOUT0_CB[3]                               | U18 | XCI_ADDR[11]/XVIN<br>0_CB[4]/AUD_I2SO_<br>LRCLK | AB23 | XCI_WEJ/XVIN0_C<br>R[6]/XSC2_DATA |
| E17 | XVSSCORE                                                                | L20 | XCI_ADDRESS[2]/X<br>VOUT0_CB[5]                               | U19 | XCI_ADDR[9]/XVIN0<br>_CB[6]/AUD_I2SO_S<br>DATA0 | AC1  | XDCLKO                            |
| E18 | XRXADC_DVD                                                              | L21 | XSMD[4]/XSFLASH_<br>WJ/XSD_MMC_DAT<br>A[0]/XSD_CLK            | U20 | XCI_IOWRJ/XVIN0_<br>CB[5]/AUD_I2SO_BC<br>K      | AC2  | XDCLKOJ2                          |
| E19 | XPMU_GPIO[5]/XSC1<br>_RST/AUD_I2SI_BCK<br>/ALISSI_DATA1                 | L22 | XSMD[3]/XSFLASH_<br>HOLDJ/XSD_MMC_<br>DATA[1]/XSD_DATA<br>[0] | U21 | XCI_MIVALA/XVOUT<br>0_CB[6]                     | AC3  | XDCLKO2                           |
| E20 | XRXPLLAVSS                                                              | L23 | XSMD[2]/XSD_MMC<br>_DATA[2]/XSD_DAT<br>A[1]                   | U22 | XCI_MISTART/XVO<br>UT0_CR[0]                    | AC5  | XODT2                             |
| E21 | XTSPI_DATA[6]/ALIS<br>SI3_DATA1/QAM_SPI<br>_DATA[6]                     | M2  | XMD[15]                                                       | U23 | XCI_MDI[0]/XVOUT0<br>_CR[2]                     | AC7  | XMD2[0]                           |
| E22 | XTSPI_CLK/ALISSI3_<br>CLK/QAM_SPI_CLK/<br>QAM_SSI_CLK                   | МЗ  | XMD[13]                                                       | V2  | XMD[1]                                          | AC9  | XMD2[9]                           |
| E23 | XTSPI_DATA[7]/ALIS<br>SI3_DATA0/QAM_SPI<br>_DATA[7]/QAM_SSI_<br>DATA[0] | M4  | XVSSPST                                                       | V3  | XMA[8]                                          | AC11 | XDQS2[1]                          |
| F2  | XPHY_INT                                                                | M5  | XMA[7]                                                        | V4  | XVSSPST                                         | AC13 | XMD2[10]                          |
|     | XRGMII_REF_CLK                                                          | M6  | XVSSPST                                                       |     | XVDDO                                           |      | XMD2[3]                           |
| F4  | XRGMII_RXD[0]                                                           | M7  | XVDDO                                                         | V6  | XVDDO                                           | AC17 | XBA2[1]                           |
| F5  | XRGMII_TXD[1]                                                           | M9  | XVSSCORE                                                      | V7  | XVSSPST                                         | AC19 | XCI_VCC_ENJ/XVI<br>N0_DE          |
| F6  | XAVSSUSBTX                                                              | M10 | XVSSCORE                                                      | V8  | XMA2[2]                                         | AC21 | XCI_MDI[6]/XVIN0_<br>Y[5]         |
| F7  | XAVSSUSBTX                                                              | M11 | XVSSCORE                                                      | V9  | XMA2[9]                                         | AC22 | XCI_MOSTART/XVI<br>N0_CB[7]       |
| F8  | XVDDIO                                                                  | M12 | XVSSCORE                                                      | V10 | XBA2[0]                                         | AC23 | XCI_MDO[1]/XVIN0<br>_CR[3]        |
| F9  | XGPIO[1]/XSPDIF/MC<br>U_UART_TXD                                        | M13 | XVSSCORE                                                      | V11 | XVSSPST                                         |      |                                   |
| F10 | XHDMI_REXT                                                              | M14 | XVSSCORE                                                      | V12 | XMA2[15]                                        |      |                                   |



# 4. Signal Description

Table 4-1. DDR3 SDRAM Interface

| Name       | Number | Туре | Description                           |
|------------|--------|------|---------------------------------------|
| XMD[15:0]  | 16     | В    | DDR2/3 SDRAM data                     |
| XMA[15:0]  | 14     | 0    | DDR2/3 SDRAM address                  |
| XDQM[1:0]  | 2      | 0    | DDR2/3 SDRAM data mask                |
| XDQS[1:0]  | 2      | В    | DDR2/3 SDRAM differential data strobe |
| XDQSJ[1:0] | 2      | В    | DDR2/3 SDRAM differential data strobe |
| XCKE       | 1      | 0    | DDR2/3 SDRAM clock enable             |
| XSRASJ     | 1      | 0    | DDR2/3 SDRAM row address strobe       |
| XSCASJ     | 1      | 0    | DDR2/3 SDRAM column address strobe    |
| XWEJ       | 1      | 0    | DDR2/3 SDRAM write enable             |
| XCSJ       | 1      | 0    | DDR2/3 SDRAM chip select              |
| XODT       | 1      | I    | DDR2/3 SDRAM On die termination       |
| XDCLK_O    | 1      | 0    | DDR2/3 SDRAM differential clock       |
| XDCLKJ_O   | 1      | 0    | DDR2/3 SDRAM differential clock       |
| XBA[2:0]   | 3      | 0    | DDR2/3 SDRAM bank address             |
| XVREF      | 1      | I    | DDR2/3 SDRAM reference voltage        |
| XRESET     | 1      | 0    | DDR3 SDRAM Reset                      |

# Table 4-2. 2<sup>nd</sup> Channel DDR2/3 SDRAM Interface

| Name        | Number | Туре | Description                           |
|-------------|--------|------|---------------------------------------|
| XMD2[15:0]  | 16     | В    | DDR2/3 SDRAM data                     |
| XMA2[15:0]  | 14     | 0    | DDR2/3 SDRAM address                  |
| XDQM2[1:0]  | 2      | 0    | DDR2/3 SDRAM data mask                |
| XDQS2[1:0]  | 2      | В    | DDR2/3 SDRAM differential data strobe |
| XDQS2J[1:0] | 2      | В    | DDR2/3 SDRAM differential data strobe |
| XCKE2       | 1      | 0    | DDR2/3 SDRAM clock enable             |
| XSRAS2J     | 1      | 0    | DDR2/3 SDRAM row address strobe       |
| XSCAS2J     | 1      | 0    | DDR2/3 SDRAM column address strobe    |
| XWE2J       | 1      | 0    | DDR2/3 SDRAM write enable             |
| XCS2J       | 1      | 0    | DDR2/3 SDRAM chip select              |
| XODT2       | 1      | 1    | DDR2/3 SDRAM On die termination       |
| XDCLK2_O    | 1      | 0    | DDR2/3 SDRAM differential clock       |
| XDCLK2J_O   | 1      | 0    | DDR2/3 SDRAM differential clock       |
| XBA2[2:0]   | 3      | 0    | DDR2/3 SDRAM bank address             |
| XVREF2      | 1      | I    | DDR2/3 SDRAM reference voltage        |
| XRESET2     | 1      | 0    | DDR3 SDRAM Reset                      |

Table 4-3. DDR2/3 SDRAM Power/Ground

| Name     | Number | Туре | Description                       |
|----------|--------|------|-----------------------------------|
| XVSSPST  | 1      | G    | DDR2 SDRAM IO Ground              |
| XVDDO    | 1      | Р    | DDR2/3 SDRAM IO Power (1.8V/1.5V) |
| XVDDCORE | 1      | Р    | DDR2/3 SDRAM Core Power (1.0V)    |
| XVSSCORE | 1      | G    | DDR2/3 SDRAM Core Ground          |



### Table 4-4. Serial Flash Interface

| Name          | Number | Туре | Description                               |
|---------------|--------|------|-------------------------------------------|
| XSFLASH_CSJ   | 1      | 0    | Serial flash chip selection               |
| XSFLASH_SCLK  | 1      | 0    | Serial flash serial clock                 |
| XSFLASH_WJ    | 1      | В    | Serial flash write enable/SQI SIO2        |
| XSFLASH_MISO  | 1      | В    | Serial flash master in slave out/SQI SIO1 |
| XSFLASH_MOSI  | 1      | В    | Serial flash master out slave in/SQI SIO0 |
| XSFLASH_HOLDJ | 1      | В    | Serial flash hold enable/SQI SIO3         |

### Table 4-5. Audio I2S OUT Interface

| Name        | Number | Туре | Description                                                                 |
|-------------|--------|------|-----------------------------------------------------------------------------|
| XI2SO_DATA0 | 1      | 0    | I2S data0 output                                                            |
| XI2SO_DATA1 | 1      | 0    | I2S data0 output                                                            |
| XI2SO_BCK   | 1      | 0    | Bit clock for I2S output                                                    |
| XI2SO_LRCK  | 1      | 0    | Channel clock for I2S output(fs)                                            |
| XI2SO_MCLK  | 1      | 0    | Over sample clock for I2S DAC(for delta-sigma modulator and digital filter) |

# Table 4-6. Serial Communication Bus Interface (1)

| Name   | Number | Туре | Description |
|--------|--------|------|-------------|
| XSPDIF | 1      | 0    | Spdif data  |

### Table 4-7. Serial Communication Bus Interface, total 2 sets

| Name | Number | Туре | Description      |
|------|--------|------|------------------|
| XSDA | 1      | В    | Serial bus data  |
| XSCL | 1      | В    | Serial bus clock |

### Table 4-8. Consumer IR RX Interface

| Name   | Number | Туре | Description                                              |
|--------|--------|------|----------------------------------------------------------|
| XIR_RX | 1      | I    | Consumer Infra-red remote controller / wireless keyboard |

# Table 4-9. RS-232 UART, total $2\ \mathrm{set}$

| Name     | Number | Туре | Description                                  |
|----------|--------|------|----------------------------------------------|
| XUART_TX | 1      | 0    | Transmitted Data (TD) Outgoing Data to a DCE |
| XUART_RX | 1      | I    | Received Data (RD) Incoming Data from a DCE  |

# Table 4-10. ISO7816 Interface, total 2 sets

| Name       | Number | Туре | Description                                |
|------------|--------|------|--------------------------------------------|
| XSC_POWENJ | 1      | 0    | Smart card output power enable, low active |
| XSC_PRESJ  | 1      | I    | Smart card detect input                    |
| XSC_RST    | 1      | 0    | Smart card output reset                    |
| XSC_DATA   | 1      | В    | Smart card data line, bi-direction         |
| XSC_CLK    | 1      | 0    | Smart card output clock                    |

# Table 4-11. EJTAG Interface (5)

| Name    | Number | Туре | Description            |
|---------|--------|------|------------------------|
| XEJ_TDI | 1      | 0    | Serial Test Data Input |
| XEJ_TMS | 1      | 0    | Test Mode Select       |



| Name      | Number | Туре | Description            |
|-----------|--------|------|------------------------|
| XEJ_TCLK  | 1      | 0    | Test Clock             |
| XEJ_TRSTJ | 1      | 0    | Test Reset             |
| XEJ_TDI   | 1      | 0    | Serial Test Data Input |

### Table 4-12. External TS Stream Interface

| Name            | Number | Туре | Description                         |
|-----------------|--------|------|-------------------------------------|
| XTSPI_CLK       | 1      | I    | External MPEG TS CLOCK INPUT        |
| XTSPI_VALID     | 1      | I    | External MPEG TS PACKET START INPUT |
| XTSPI_ERROR     | 1      | I    | External MPEG TS VALID DATA INPUT   |
| XTSPI_SYNC      | 1      | I    | External MPEG TS DATA INPUT         |
| XTSPI_DATA[7:0] | 8      | I    | External MPEG TS ERROR INPUT        |

# Table 4-13. External Serial TS Stream Interface (5), total 4 sets

| Name            | Number | Туре | Description                           |
|-----------------|--------|------|---------------------------------------|
| XTSSI_CLK       | 1      | I    | External Serial TS CLOCK INPUT        |
| XTSSI_VALID     | 1      | I    | External Serial TS PACKET START INPUT |
| XTSSI_ERROR     | 1      | I    | External Serial TS ERROR INPUT        |
| XTSSI_SYNC      | 1      | I    | External Serial TS VALID DATA INPUT   |
| XTSSI_DATA[1:0] | 2      | I    | External Serial TS DATA INPUT         |

### Table 4-14. MPEG SPI Output Interface

| Name              | Number | Туре | Description                 |
|-------------------|--------|------|-----------------------------|
| QAM_SPI_CLK       | 1      | 0    | MPEG TS CLOCK output        |
| QAM_SPI_VALID     | 1      | 0    | MPEG TS PACKET START output |
| QAM_SPI_ERROR     | 1      | 0    | MPEG TS VALID DATA output   |
| QAM_SPI_SYNC      | 1      | 0    | MPEG TS DATA output         |
| QAM_SPI_DATA[7:0] | 8      | 0    | MPEG TS ERROR output        |

### Table 4-15. MPEG SSI Output Interface

| Name              | Number | Туре | Description                        |
|-------------------|--------|------|------------------------------------|
| QAM_SSI_CLK       | 1      | 0    | MPEG Serial TS CLOCK output        |
| QAM_SSI_VALID     | 1      | 0    | MPEG Serial TS PACKET START output |
| QAM_SSI_ERROR     | 1      | 0    | MPEG Serial TS ERROR output        |
| QAM_SSI_SYNC      | 1      | 0    | MPEG Serial TS VALID DATA output   |
| QAM_SSI_DATA[1:0] | 2      | 0    | MPEG Serial TS DATA output         |

### Table 4-16. RMII Interface

| Name           | Number | Туре | Description                       |
|----------------|--------|------|-----------------------------------|
| XRMII_REF_CLK  | 1      | 0    | RMII reference clock              |
| XRMII_CRS_DV   | 1      | I    | RMII receive data valid           |
| XRMII_RXD[1:0] | 2      | I    | RMII rx data                      |
| XRMII_TX_EN    | 1      | 0    | RMII tx transmit enable           |
| XRMII_TXD[1:0] | 2      | 0    | RMII tx data                      |
| XRMII_RX_ER    | 1      | I    | RMII receive error notice         |
| XRMII_MDIO     | 1      | В    | RMII management data input/output |
| XRMII_MDC      | 1      | 0    | RMII management clock             |



| Name      | Number | Туре | Description    |
|-----------|--------|------|----------------|
| XRMII_INT | 1      | I    | RMII interrupt |

# Table 4-17. Nand FLASH Interface

| Name          | Number | Туре | Description                     |
|---------------|--------|------|---------------------------------|
| XNF_WPJ       | 1      | 0    | Nand flash write protect        |
| XNF_CLE       | 1      | 0    | Nand flash command latch enable |
| XNF_ALE       | 1      | 0    | Nand flash address latch enable |
| XNF_WEJ       | 1      | 0    | Nand flash write enable         |
| XNF_CEJ       | 1      | 0    | Nand flash chip select          |
| XNF_REJ       | 1      | 0    | Nand flash read enable          |
| XNF_DATA[7:0] | 8      | В    | Nand flash data                 |

## Table 4-18. System Interface (3)

| Name     | Number | Туре | Description            |
|----------|--------|------|------------------------|
| XDFT_SE  | 1      | I    | DFT test mode signal   |
| XDFT_TM  | 1      | I    | DFT test enable signal |
| XP_CRSTJ | 1      | I    | Chip cold reset signal |

### Table 4-19. USB2.0 Controller

| Name        | Number | Туре | Description                         |
|-------------|--------|------|-------------------------------------|
| XUSB_DM     | 4      | В    | USB signal DM                       |
| XUSB_DP     | 4      | В    | USB signal DP                       |
| XUSB_REXT   | 1      | В    | USB IO reference current source pin |
| XUSB_AVSS33 | 0      | G    | USB analog ground (Down Bond)       |
| XUSB_AVDD33 | 1      | Р    | USB 3.3v analog power               |

### Table 4-20. Power/Ground (4)

| Name     | Number | Туре | Description           |
|----------|--------|------|-----------------------|
| XVDDCORE | 1      | Р    | Digital Core Power    |
| XVSSCORE | 1      | G    | Digital Core Ground   |
| XVDDIO   | 1      | Р    | Digital IO Power 3.3v |
| XVSSIO   | 1      | G    | Digital IO Ground     |

# Table 4-21. General Purpose IO (7)

| Name       | Number | Type | Description        |
|------------|--------|------|--------------------|
| XGPIO[6:0] | 7      | В    | General Purpose IO |

### Table 4-22. RXADC/AGCADC

| Name        | Number | Туре | Description                  |
|-------------|--------|------|------------------------------|
| XRXADC_AVD  | 1      | Р    | ADC Analog 3.3V Power        |
| XRXADC_DVD  | 1      | Р    | ADC Digital 3.3V Power       |
| XAGCADC_VSS | 1      | G    | AGCADC Core Power Ground     |
| XRXADC_AVS  | 1      | G    | ADC Analog Ground            |
| XRXADC_DVS  | 1      | G    | ADC Digital Ground           |
| XRXADC_IP   | 1      | Al   | I channel ADC positive input |
| XRXADC_IN   | 1      | Al   | I channel ADC negative input |
| XRXADC_QP   | 1      | Al   | Q channel ADC positive input |



| Name       | Number | Туре | Description                  |
|------------|--------|------|------------------------------|
| XRXADC_QN  | 1      | Al   | Q channel ADC negative input |
| XAGCADC_IP | 1      | Al   | AGCADC Analog Input          |

### Table 4-23. Audio DAC

| Name       | Number | Туре | Description                    |
|------------|--------|------|--------------------------------|
| XVDD_ADAC  | 1      | Р    | Audio DAC Analog 3.3V Power    |
| XVSS_ADAC  | 1      | Р    | Audio DAC Analog Ground        |
| XADAC_OR_P | 1      | AO   | Audio DAC Right Channel output |
| XADAC_OL_P | 1      | AO   | Audio DAC Left Channel output  |
| XADAC_VREF | 1      | AB   | Audio DAC Reference Voltage    |

### Table 4-24. Video DAC

| Name       | Number | Туре | Description                                |
|------------|--------|------|--------------------------------------------|
| XVDAC_VDDA | 1      | Р    | Video DAC Analog 3.3V Power                |
| XVDAC_VSSA | 1      | G    | Video DAC Analog Ground                    |
| XVDAC_REXT | 1      | AO   | Video DAC Reference node for bias circuits |
| XVDAC_OUT1 | 1      | AO   | Video DAC Analog output                    |
| XVDAC_OUT2 | 1      | AO   | Video DAC Analog output                    |
| XVDAC_OUT3 | 1      | AO   | Video DAC Analog output                    |
| XVDAC_OUT4 | 1      | AO   | Video DAC Analog output                    |

### Table 4-25. PLL

| Name       | Number | Туре | Description            |
|------------|--------|------|------------------------|
| XRXPLLAVDD | 1      | Р    | PLL Anal               |
| XDVDD      | 1      | Р    | PLL Analog 3.3 Power   |
| XPLLAVSS   | 1      | AO   | PLL Analog Ground      |
| XPLLAVDD   | 1      | AO   | RXPLL Analog 3.3 Power |
| XRXPLLAVSS | 1      | AO   | RXPLL Analog Ground    |
| XP_X27IN   | 1      | Al   | Crystal Pad Input      |
| XP_X27OUT  | 1      | AO   | Crystal Pad Output     |

# Table 4-26. HDMI PHY Interface, EDDC function implemented by I2C

| Name        | Number | Туре | Description                                |
|-------------|--------|------|--------------------------------------------|
| XHDMI0_N    | 1      | Α    | TMDS Data0-                                |
| XHDMI0_P    | 1      | Α    | TMDS Data0+                                |
| XHDMI1_N    | 1      | Α    | TMDS Data1-                                |
| XHDMI1_P    | 1      | А    | TMDS Data1+                                |
| XHDMI2_N    | 1      | Α    | TMDS Data2-                                |
| XHDMI2_P    | 1      | Α    | TMDS Data2+                                |
| XHDMI_CLK_N | 1      | А    | TMDS Clock-                                |
| XHDMI_CLK_P | 1      | Α    | TMDS Clock+                                |
| XHDMI_VD33  | 1      | Р    | Power (3.3V)                               |
| XEDDC_CLK   | 1      | В    | Enhanced Display Data Channel(Clock),XSCL2 |
| XEDDC_DATA  | 1      | В    | Enhanced Display Data Channel(Data),XSDA2  |
| XHTPG       | 1      | I    | Hot Plug Detect Signal                     |
| XCEC        | 1      | В    | Consumer Electronics Control Signal        |



# 5. DC Characteristics

# **Table 5-1. DC Characteristics**

VDDP-VSSP =  $3.3V \pm 10\%$ , Ta = 25°C, Crystal frequency is XP\_X27IN = 27MHz.

| Symbol            | Parameter                                                 | Test Condition           | Min.  | Typical | Max.  | Unit | Note |
|-------------------|-----------------------------------------------------------|--------------------------|-------|---------|-------|------|------|
| XSPLLAVDD         | Analog power for SPLL                                     |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XRXPLLAVDD        | Analog power for RXPLL                                    |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XCPLLAVDD         | PLL power for CA9                                         |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XPMU_VDDIO        | Analog Power for PMU                                      |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XVDD_ADAC         | Analog Power for<br>Audio DAC                             |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XVDAC_VDDA        | Analog power for Video DAC                                |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XRXADC_AVD        | Analog power for RXADC                                    |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XRXADC_DVD        | Digital power for RXADC                                   |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XENET_VDDA1       | Analog power for ENET                                     |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XENET_PLL_VDCORE  | PLL power for ENET                                        |                          | 1.02  | 1.06    | 1.09  | V    |      |
| XAVDDUSBTX        | Analog power for USB                                      |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XHDMI_AVDD33      | Analog Power for HDMI PHY                                 |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XHDMI_VP          | Analog Core Power for HDMI                                |                          | 1.02  | 1.06    | 1.09  | V    |      |
| XVDDO             | Digital power for DDR                                     |                          | 1.425 | 1.5     | 1.575 | V    |      |
| XVD33_DPLL        | PLL power for DDR                                         |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XVDDO_CLK         | Digital power for DDR CLK I/O                             |                          | 1.425 | 1.5     | 1.575 | V    |      |
| XVDDCORE_DPLL     | Digital core power for DDR CLK I/O                        |                          | 1.02  | 1.06    | 1.09  | V    |      |
| XVDDIO            | Digital power supply for I/O                              |                          | 2.97  | 3.3     | 3.63  | V    |      |
| XVDDCORE          | Digital power supply for core                             |                          | 1.02  | 1.06    | 1.09  | V    |      |
| XVDDCORE_CPU      | Digital core power supply for CA9                         |                          | 1.27  | 1.31    | 1.34  | V    |      |
| I_VDDCORE         | Operating Supply<br>Current, for all<br>VDD=1.06V         |                          |       | TBD     | TBD   | mA   |      |
| I_VDDCORE_CPU     | Operating Supply<br>Current for CA9, for<br>all VDD=1.31V |                          |       | TBD     | TBD   | mA   |      |
| I_VDDIO           | Operating Supply<br>Current for I/O, for<br>all VDD=3.3V  |                          |       | TBD     | TBD   | mA   |      |
| I_VDDO            | Operating Supply<br>Current for DDR, for<br>all VDD=1.5V  |                          |       | TBD     | TBD   | mA   |      |
| Pd                | Power Dissipation                                         | Vin=Max                  |       | TBD     | TBD   | W    |      |
| lpwdn_VDDCORE     | 1.06V digital core power down current                     | Power down all functions |       | TBD     | TBD   | mA   |      |
| lpwdn_VDDCORE_CPU | 1.31V CA9 digital core power down                         | Power down all functions |       | TBD     | TBD   | mA   |      |



| Symbol      | Parameter                                | Test Condition         | Min. | Typical | Max. | Unit | Note |
|-------------|------------------------------------------|------------------------|------|---------|------|------|------|
|             | current                                  |                        |      |         |      |      |      |
| lpwdn_VDDIO | 3.3V I/O digital core power down current | Power down TV<br>DACs  |      | TBD     | TBD  | mA   |      |
| lpwdn_VDDO  | 1.5V DDR digital core power down current | Power down<br>DDR3     |      | TBD     | TBD  | mA   |      |
| T_pwd       | Total Power Down                         | PMU Power<br>Down mode |      |         | TBD  | W    |      |
| Llk         | Input Leakage                            |                        | -10  |         | +10  | μА   |      |
| VOL         | Output Voltage Low                       |                        |      |         | 0.4  | V    |      |
| VOH         | Output Voltage High                      |                        | 2.4  |         |      | V    |      |
| VIH         | Input Voltage High                       |                        | 2.0  |         | 5.5  | V    |      |
| VIL         | Input Voltage Low                        |                        | -0.3 |         | 0.8  | V    |      |

Table 5-2. DC Characteristics under 60°C

VDDP-VSSP =  $3.3V \pm 10\%$ , Ta = 60°C, Crystal frequency XP\_X27IN = 27MHz.

| Symbol        | Parameter                                                 | Test<br>Condition | Min. | Typical | Max. | Unit | Note |
|---------------|-----------------------------------------------------------|-------------------|------|---------|------|------|------|
| I_VDDCORE     | Operating Supply<br>Current, for all<br>VDD=1.06V         |                   |      | TBD     | TBD  | mA   |      |
| I_VDDCORE_CPU | Operating Supply<br>Current for CA9, for all<br>VDD=1.31V |                   |      | TBD     | TBD  | mA   |      |
| I_VDDIO       | Operating Supply<br>Current for I/O, for all<br>VDD=3.3V  |                   |      | TBD     | TBD  | mA   |      |
| I_VDDO        | Operating Supply<br>Current for DDR, for all<br>VDD=1.5V  |                   |      | TBD     | TBD  | mA   |      |
| Тс            | IC Surface<br>Temperature                                 |                   | 0    |         | 120  | °C   |      |
| Та            | Operating Environment Temperature                         |                   | 0    |         | 60   | °C   |      |

### Note:

A: As VDDCORE and VDDCORE\_CPU core power current are almost TBD and TBD, DC-DC and inductance devices need to be at least TBD for each core power.

B: The IC surface temperature(Tc) should not exceed 120°C when the system operates in a high temperature environment(Ta) within the case. A heat sink may be needed on the IC to control Tc<120°C for different case conditions.



## 6. AC Characteristics

### 6.1 Power up Timing Requirement

Signals involved in this sequence are: VDDIO, VDDCORE and C\_RST# (cold reset signal). We should follow that the C\_RST#(cold reset signal) is always the last signal. The below figure shows that sequence.



Figure 6-1. Power up and Power down Sequence

Table 6-1. Power up and Power down Sequence Parameters

| Name             | Description                                                            | Value |         |      | Unit | Note   |
|------------------|------------------------------------------------------------------------|-------|---------|------|------|--------|
| Name             | Description                                                            |       | Typical | Max. | Unit | Note   |
| Td_PMU-IO_Start  | Distance from PMU IO power start rise to<br>System IO power start rise | 0     |         | 70   | ms   |        |
| Td_PMU-IO_Stable | Distance from PMU IO power stable to<br>System IO power stable         | 2     |         | 70   | ms   |        |
| Td_IO-C_Start    | Distance from IO power start rise to core power start rise             | 0     |         | N/A  | ms   | Note 1 |
| Td_IO-C_Stable   | Distance from IO power stable to core power stable                     | 0     |         | N/A  | ms   |        |
| Td_C-DDR_Start   | Distance from core power start rise to DDR power start rise            | -2    |         | 2    | ms   |        |
| Td_C-DDR_Stable  | Distance from core power stable to DDR power stable                    | -2    |         | 2    | ms   | Note 1 |
| Td_Core-RSTJ     | Distance from CPU core power stable to cold reset rise up to 2.0V      | 5     |         |      | ms   |        |
| Tfall_IO-C_H     | Distance from IO power start shut down to core power start shut down   | 0     |         |      | ms   |        |
| Tfall_IO-C_L     | Distance from IO power down to 0.8V to core power down to 0.8V         |       |         |      | ms   | Note 2 |

Note1: Actually there is no absolute value about Td\_C-DDR\_start, Td\_C-DDR\_stable, Tfall\_C-DDR\_H and Tfall\_C-DDR\_L, so it is not required that VDDO must be earlier than VDDCORE at system power-up. Note 2: There is 8024 to control CA's input/output. VDDIO falling will cause 8024 power down.



# 7. Package Information









|                              |        |          | Ι -               |                  |       |  |  |
|------------------------------|--------|----------|-------------------|------------------|-------|--|--|
|                              |        | Symbol   | Common Dimensions |                  |       |  |  |
|                              |        |          | MIN.              | NOM.             | MAX.  |  |  |
| Package :                    |        |          |                   | SBS LFBGA        |       |  |  |
| Body Size:                   | X<br>Y | E<br>D   |                   | 19.000<br>19.000 |       |  |  |
| Ball Pitch :                 |        | е        |                   | 0.800            |       |  |  |
| Total Thickness :            |        | А        |                   |                  | 1.700 |  |  |
| Mold Thickness :             |        | М        | 0.70              | 00               | Ref.  |  |  |
| Substrate Thickness :        |        | S        | 0.56              | 0.560 Ref.       |       |  |  |
| Ball Diameter :              |        |          | 0.400             |                  |       |  |  |
| Stand Off :                  |        | A1       | 0.270             | _                | 0.370 |  |  |
| Ball Width :                 |        | ь        | 0.370             | _                | 0.470 |  |  |
| Package Edge Tolerance :     |        | aaa      | 0.150             |                  |       |  |  |
| Mold Parallelism :           |        | ppp      | 0.350             |                  |       |  |  |
| Coplanarity:                 |        | ddd      | 0.200             |                  |       |  |  |
| Ball Offset (Package) :      |        | eee      | 0.150             |                  |       |  |  |
| Ball Offset (Ball) :         |        | fff      | 0.080             |                  |       |  |  |
| Ball Count :                 |        | n        | 462               |                  |       |  |  |
| Edge Ball Center to Center : | X<br>Y | E1<br>D1 |                   | 17.6<br>17.6     |       |  |  |



# 8. Order Information

| Part No. | Package      |
|----------|--------------|
| M3733    | 462-pin FBGA |



Visit our world wide web at www.alitech.com

# **Worldwide Distributors and Sales Offices**

# **TAIWAN**

**ALi Corporation** 

Tel: +886-2-8752-2000 Fax: +886-2-8751-1001

# **KOREA**

ALi (Korea) Corporation Tel: +82-2-2043-3601

Fax: +82-2-2043-3602

# **CHINA**

ALi (China) Corporation

Tel: +86-755-2519-5788 Fax: +86-755-2519-5393