

## STM32F302xD STM32F302xE

ARM® Cortex®-M4 32b MCU+FPU, up to 512KB Flash, 64KB SRAM, FMC, 2 ADCs, 1 DAC ch., 4 comp, 2 Op-Amp, 2.0-3.6 V

Datasheet - production data

#### **Features**

- Core: ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit CPU with 72 MHz FPU, single-cycle multiplication and HW division, DSP instruction and MPU (memory protection unit)
- · Operating conditions:
  - V<sub>DD</sub>, V<sub>DDA</sub> voltage range: 2.0 V to 3.6 V
- Memories
  - Up to 512 Kbytes of Flash memory
  - 64 Kbytes of SRAM, with HW parity check implemented on the first 32 Kbytes.
  - Flexible memory controller (FMC) for static memories, with four Chip Select
- · CRC calculation unit
- · Reset and supply management
  - Power-on/Power-down reset (POR/PDR)
  - Programmable voltage detector (PVD)
  - Low power modes: Sleep, Stop and Standby
  - V<sub>BAT</sub> supply for RTC and backup registers
- Clock management
  - 4 to 32 MHz crystal oscillator
  - 32 kHz oscillator for RTC with calibration
  - Internal 8 MHz RC with x 16 PLL option
  - Internal 40 kHz oscillator
- Up to 115 fast I/Os
  - All mappable on external interrupt vectors
  - Several 5 V-tolerant
- Interconnect matrix
- 12-channel DMA controller
- Two ADCs 0.20 µs (up to 18 channels) with selectable resolution of 12/10/8/6 bits, 0 to 3.6 V conversion range, separate analog supply from 2.0 to 3.6 V
- One 12-bit DAC channels with analog supply from 2.4 to 3.6 V
- Four ultra-fast rail-to-rail analog comparators with analog supply from 2.0 to 3.6 V
- Two operational amplifiers that can be used in PGA mode, all terminals accessible with analog supply from 2.4 to 3.6 V
- Up to 24 capacitive sensing channels supporting touchkey, linear and rotary touch sensors



- Up to 11 timers
  - One 32-bit timer and two 16-bit timers with up to four IC/OC/PWM or pulse counter and quadrature (incremental) encoder input
  - One 16-bit 6-channel advanced-control timers, with up to six PWM channels, deadtime generation and emergency stop
  - One 16-bit timer with two IC/OCs, one OCN/PWM, deadtime generation and emergency stop
  - Two 16-bit timers with IC/OC/OCN/PWM, deadtime generation and emergency stop
  - Two watchdog timers (independent, window)
  - One SysTick timer: 24-bit downcounter
  - One 16-bit basic timers to drive the DAC
- Calendar RTC with Alarm, periodic wakeup from Stop/Standby
- · Communication interfaces
  - CAN interface (2.0B Active)
  - Three I<sup>2</sup>C Fast mode plus (1 Mbit/s) with 20 mA current sink, SMBus/PMBus, wakeup from STOP
  - Up to five USART/UARTs (ISO 7816 interface, LIN, IrDA, modem control)
  - Up to four SPIs, 4 to 16 programmable bit frames, two with multiplexed half/full duplex I2S interface
  - USB 2.0 full speed interface with LPM support
  - Infrared transmitter
- SWD, Cortex<sup>®</sup>-M4 with FPU ETM, JTAG
- 96-bit unique ID

Table 1. Device summary

| Reference   | Part number                            |
|-------------|----------------------------------------|
| STM32F302xD | STM32F302RD, STM32F302VD, STM32F302ZD. |
| STM32F302xE | STM32F302RE, STM32F302VE, STM32F302ZE. |

## **Contents**

| 1 | Intro | duction                                                       |
|---|-------|---------------------------------------------------------------|
| 2 | Desc  | ription                                                       |
| 3 | Func  | tional overview                                               |
|   | 3.1   | ARM® Cortex®-M4 core with FPU with embedded Flash and SRAM 14 |
|   | 3.2   | Memory protection unit (MPU)                                  |
|   | 3.3   | Embedded Flash memory                                         |
|   | 3.4   | Embedded SRAM                                                 |
|   | 3.5   | Boot modes                                                    |
|   | 3.6   | Cyclic redundancy check (CRC)                                 |
|   | 3.7   | Power management                                              |
|   |       | 3.7.1 Power supply schemes                                    |
|   |       | 3.7.2 Power supply supervisor                                 |
|   |       | 3.7.3 Voltage regulator                                       |
|   |       | 3.7.4 Low-power modes                                         |
|   | 3.8   | Interconnect matrix                                           |
|   | 3.9   | Clocks and startup                                            |
|   | 3.10  | General-purpose input/outputs (GPIOs)                         |
|   | 3.11  | Direct memory access (DMA)                                    |
|   | 3.12  | Flexible memory controller (FMC)                              |
|   | 3.13  | Interrupts and events                                         |
|   |       | 3.13.1 Nested vectored interrupt controller (NVIC)            |
|   | 3.14  | Fast analog-to-digital converter (ADC)                        |
|   |       | 3.14.1 Temperature sensor                                     |
|   |       | 3.14.2 Internal voltage reference (V <sub>REFINT</sub> )      |
|   |       | 3.14.3 V <sub>BAT</sub> battery voltage monitoring            |
|   |       | 3.14.4 OPAMP reference voltage (VREFOPAMP)                    |
|   | 3.15  | Digital-to-analog converter (DAC)                             |
|   | 3.16  | Operational amplifier (OPAMP)                                 |
|   | 3.17  | Ultra-fast comparators (COMP)                                 |
|   | 3.18  | Timers and watchdogs                                          |



|   |                       | 3.18.1                                                                                 | Advanced timers (TIM1)                                                                                                                                                                                                                      | . 25                                                         |
|---|-----------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
|   |                       | 3.18.2                                                                                 | General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17)                                                                                                                                                                              | . 25                                                         |
|   |                       | 3.18.3                                                                                 | Basic timers (TIM6)                                                                                                                                                                                                                         | . 25                                                         |
|   |                       | 3.18.4                                                                                 | Independent watchdog (IWDG)                                                                                                                                                                                                                 | . 26                                                         |
|   |                       | 3.18.5                                                                                 | Window watchdog (WWDG)                                                                                                                                                                                                                      | . 26                                                         |
|   |                       | 3.18.6                                                                                 | SysTick timer                                                                                                                                                                                                                               | . 26                                                         |
|   | 3.19                  | Real-tin                                                                               | ne clock (RTC) and backup registers                                                                                                                                                                                                         | 26                                                           |
|   | 3.20                  | Inter-int                                                                              | egrated circuit interface (I2C)                                                                                                                                                                                                             | 27                                                           |
|   | 3.21                  | Univers                                                                                | al synchronous/asynchronous receiver transmitter (USART)                                                                                                                                                                                    | 28                                                           |
|   | 3.22                  | Univers                                                                                | al asynchronous receiver transmitter (UART)                                                                                                                                                                                                 | 29                                                           |
|   | 3.23                  | Serial p                                                                               | eripheral interface (SPI)/Inter-integrated sound interfaces (I2S) .                                                                                                                                                                         | 30                                                           |
|   | 3.24                  | Control                                                                                | er area network (CAN)                                                                                                                                                                                                                       | 30                                                           |
|   | 3.25                  | Univers                                                                                | al serial bus (USB)                                                                                                                                                                                                                         | 30                                                           |
|   | 3.26                  |                                                                                        | Transmitter                                                                                                                                                                                                                                 |                                                              |
|   | 3.27                  | Touch s                                                                                | ensing controller (TSC)                                                                                                                                                                                                                     | 31                                                           |
|   | 3.28                  |                                                                                        | oment support                                                                                                                                                                                                                               |                                                              |
|   |                       | 3.28.1                                                                                 | Serial wire JTAG debug port (SWJ-DP)                                                                                                                                                                                                        |                                                              |
|   |                       | 3.28.2                                                                                 | Embedded trace macrocell™                                                                                                                                                                                                                   | . 33                                                         |
| 4 | Pinoi                 | ıte and                                                                                | pin description                                                                                                                                                                                                                             | 24                                                           |
| - | 1 11100               | ato ana                                                                                | p accompaci                                                                                                                                                                                                                                 | 54                                                           |
|   |                       |                                                                                        |                                                                                                                                                                                                                                             |                                                              |
| 5 |                       |                                                                                        | ping                                                                                                                                                                                                                                        |                                                              |
|   | Memo                  | ory map                                                                                |                                                                                                                                                                                                                                             | 60                                                           |
| 5 | Memo                  | ory map                                                                                | ping                                                                                                                                                                                                                                        | 60<br>64                                                     |
| 5 | Memo                  | ory map<br>rical cha<br>Parame                                                         | pping                                                                                                                                                                                                                                       | <b>60 64</b> 64                                              |
| 5 | Memo                  | ory map<br>rical cha<br>Parame                                                         | aracteristicseter conditions                                                                                                                                                                                                                | <b>60 64</b> 64                                              |
| 5 | Memo                  | ory map<br>rical cha<br>Parame<br>6.1.1                                                | aracteristics                                                                                                                                                                                                                               | <b>60 64</b> 64 .64                                          |
| 5 | Memo                  | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4                                             | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor                                                                                                                                    | <b>60 64</b> 64 64 64 64                                     |
| 5 | Memo                  | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5                                    | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage                                                                                                                  | 60<br>64<br>64<br>. 64<br>. 64<br>. 64                       |
| 5 | Memo                  | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6                           | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme                                                                                              | 60<br>64<br>64<br>. 64<br>. 64<br>. 64<br>. 64               |
| 5 | Memo<br>Elect<br>6.1  | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7                  | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement                                                              | 60<br>64<br>64<br>64<br>64<br>64<br>64<br>65<br>65           |
| 5 | <b>Memo Elect</b> 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolute      | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings                                            | 60<br>64<br>64<br>. 64<br>. 64<br>. 64<br>. 65<br>. 66<br>67 |
| 5 | Memo<br>Elect<br>6.1  | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolute      | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement                                                              | 60<br>64<br>64<br>. 64<br>. 64<br>. 64<br>. 65<br>. 66<br>67 |
| 5 | <b>Memo Elect</b> 6.1 | rical character Parame 6.1.1 6.1.2 6.1.3 6.1.4 6.1.5 6.1.6 6.1.7 Absolut Operati 6.3.1 | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions General operating conditions | 60<br>64<br>64<br>64<br>64<br>64<br>65<br>66<br>67<br>69     |
| 5 | <b>Memo Elect</b> 6.1 | Parame<br>6.1.1<br>6.1.2<br>6.1.3<br>6.1.4<br>6.1.5<br>6.1.6<br>6.1.7<br>Absolution    | aracteristics eter conditions Minimum and maximum values Typical values Typical curves Loading capacitor Pin input voltage Power supply scheme Current consumption measurement e maximum ratings ng conditions                              | 60<br>64<br>64<br>64<br>64<br>64<br>65<br>66<br>67<br>69     |



| 9 | Revi | sion his       | story                                                     |
|---|------|----------------|-----------------------------------------------------------|
| 8 | Part | numbei         | ring                                                      |
|   |      | 7.2.2          | Selecting the product temperature range                   |
|   |      |                | Reference document                                        |
|   | 7.2  |                | al characteristics                                        |
|   | 7.1  | Packa          | ge mechanical data158                                     |
| 7 |      | _              | aracteristics                                             |
| _ |      |                |                                                           |
|   |      | 6.3.24         | V <sub>BAT</sub> monitoring characteristics               |
|   |      | 6.3.23         | Temperature sensor characteristics                        |
|   |      | 6.3.22         | Operational amplifier characteristics                     |
|   |      | 6.3.21         | Comparator characteristics                                |
|   |      | 6.3.20         | DAC electrical specifications                             |
|   |      | 6.3.19         | ADC characteristics                                       |
|   |      | 6.3.18         | Communications interfaces                                 |
|   |      | 6.3.17         | Timer characteristics                                     |
|   |      | 6.3.16         | NRST pin characteristics                                  |
|   |      | 6.3.15         | I/O port characteristics                                  |
|   |      | 6.3.14         | I/O current injection characteristics                     |
|   |      | 6.3.13         | Electrical sensitivity characteristics                    |
|   |      | 6.3.12         | EMC characteristics                                       |
|   |      | 6.3.10         | FMC characteristics                                       |
|   |      | 6.3.10         | PLL characteristics                                       |
|   |      | 6.3.8<br>6.3.9 | Internal clock source characteristics                     |
|   |      | 6.3.7          | External clock source characteristics                     |
|   |      | 6.3.6          | Wakeup time from low-power mode                           |
|   |      | 6.3.5          | Supply current characteristics                            |
|   |      | 6.3.4          | Embedded reference voltage                                |
|   |      |                | Embedded reset and power control block characteristics    |
|   |      | 6.3.3          | Embedded reset and power control block characteristics 70 |



## List of tables

| Table 1.               | Device summary                                                                                | . 1 |
|------------------------|-----------------------------------------------------------------------------------------------|-----|
| Table 2.               | STM32F302xD/E family device features and peripheral counts                                    |     |
| Table 3.               | External analog supply values for analog peripherals                                          |     |
| Table 4.               | STM32F302xD/E peripheral interconnect matrix                                                  |     |
| Table 5.               | Timer feature comparison                                                                      | 24  |
| Table 6.               | Comparison of I2C analog and digital filters                                                  |     |
| Table 7.               | STM32F302xD/E I2C implementation                                                              | 28  |
| Table 8.               | USART features                                                                                |     |
| Table 9.               | STM32F302xD/E SPI/I2S implementation                                                          |     |
| Table 10.              | Capacitive sensing GPIOs available on STM32F302xD/E devices                                   |     |
| Table 11.              | Number of capacitive sensing channels available on                                            |     |
| Table 10               | STM32F302xD/E devices                                                                         |     |
| Table 12.              | Legend/abbreviations used in the pinout table                                                 |     |
| Table 13.              | STM32F302xD/E pin definitions                                                                 |     |
| Table 14.              | STM32F302xD/E alternate function mapping                                                      |     |
| Table 15.              | Memory map, peripheral register boundary addresses                                            |     |
| Table 16.              | Voltage characteristics                                                                       |     |
| Table 17.<br>Table 18. |                                                                                               |     |
| Table 16.              | Thermal characteristics                                                                       |     |
| Table 19.              |                                                                                               |     |
| Table 20.              | Operating conditions at power-up / power-down                                                 |     |
| Table 21.              |                                                                                               |     |
| Table 22.              | Programmable voltage detector characteristics                                                 |     |
| Table 23.              | Internal reference voltage calibration values                                                 |     |
| Table 24.              | Typical and maximum current consumption from V <sub>DD</sub> supply at V <sub>DD</sub> = 3.6V |     |
| Table 25.              | Typical and maximum current consumption from the V <sub>DDA</sub> supply                      |     |
| Table 20.              | Typical and maximum $V_{DD}$ consumption in Stop and Standby modes                            |     |
| Table 27.              | Typical and maximum V <sub>DDA</sub> consumption in Stop and Standby modes                    |     |
| Table 20.              | Typical and maximum current consumption from V <sub>BAT</sub> supply                          |     |
| Table 30.              | Typical current consumption in Run mode, code with data processing running                    | ' ' |
|                        | from Flash                                                                                    | 78  |
| Table 31.              | Typical current consumption in Sleep mode, code running from Flash or RAM                     |     |
| Table 32.              | Switching output I/O current consumption                                                      |     |
| Table 33.              | Peripheral current consumption                                                                |     |
| Table 34.              | Low-power mode wakeup timings                                                                 |     |
| Table 35.              | High-speed external user clock characteristics                                                |     |
| Table 36.              | Low-speed external user clock characteristics                                                 |     |
| Table 37.              | HSE oscillator characteristics                                                                | 87  |
| Table 38.              | LSE oscillator characteristics (f <sub>LSE</sub> = 32.768 kHz)                                | 89  |
| Table 39.              | HSI oscillator characteristics.                                                               |     |
| Table 40.              | LSI oscillator characteristics                                                                |     |
| Table 41.              | PLL characteristics                                                                           |     |
| Table 42.              | Flash memory characteristics                                                                  |     |
| Table 43.              | Flash memory endurance and data retention                                                     |     |
| Table 44.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings                                      |     |
| Table 45.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings                                |     |
| Table 46.              | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings                                     | 96  |



| Table 47. | Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings                          |     |
|-----------|------------------------------------------------------------------------------------------|-----|
| Table 48. | Asynchronous multiplexed PSRAM/NOR read-NWAIT timings                                    |     |
| Table 49. | Asynchronous multiplexed PSRAM/NOR read timings                                          |     |
| Table 50. | Asynchronous multiplexed PSRAM/NOR write timings                                         |     |
| Table 51. | Asynchronous multiplexed PSRAM/NOR write-NWAIT timings                                   |     |
| Table 52. | Synchronous multiplexed NOR/PSRAM read timings                                           |     |
| Table 53. | Synchronous multiplexed PSRAM write timings                                              |     |
| Table 54. | Synchronous non-multiplexed NOR/PSRAM read timings                                       |     |
| Table 55. | Synchronous non-multiplexed PSRAM write timings                                          | 109 |
| Table 56. | Switching characteristics for PC Card/CF read and write cycles in attribute/common space | 110 |
| Table 57. | Switching characteristics for PC Card/CF read and write cycles in I/O space              |     |
| Table 58. | Switching characteristics for NAND Flash read cycles                                     |     |
| Table 59. | Switching characteristics for NAND Flash write cycles                                    |     |
| Table 60. | EMS characteristics                                                                      |     |
| Table 61. | EMI characteristics                                                                      |     |
| Table 62. | ESD absolute maximum ratings                                                             |     |
| Table 63. | Electrical sensitivities                                                                 |     |
| Table 64. | I/O current injection susceptibility                                                     |     |
| Table 65. | I/O static characteristics                                                               |     |
| Table 66. | Output voltage characteristics.                                                          |     |
| Table 67. | I/O AC characteristics                                                                   |     |
| Table 68. | NRST pin characteristics                                                                 |     |
| Table 69. | TIMx characteristics                                                                     |     |
| Table 70. | IWDG min/max timeout period at 40 kHz (LSI)                                              |     |
| Table 71. | WWDG min-max timeout value @72 MHz (PCLK)                                                |     |
| Table 71. | I2C timings specification (see I2C specification, rev.03, June 2007)                     |     |
| Table 73. | I2C analog filter characteristics                                                        |     |
| Table 74. | SPI characteristics                                                                      |     |
| Table 75. | I <sup>2</sup> S characteristics.                                                        |     |
| Table 76. | USB startup time                                                                         |     |
| Table 77. | USB DC electrical characteristics                                                        |     |
| Table 78. | USB: Full-speed electrical characteristics                                               |     |
| Table 79. | ADC characteristics                                                                      |     |
| Table 80. | Maximum ADC RAIN                                                                         |     |
| Table 81. | ADC accuracy - limited test conditions, 100-/144-pin packages                            |     |
| Table 82. | ADC accuracy, 100-pin/144-pin packages                                                   |     |
| Table 83. | ADC accuracy - limited test conditions, 64-pin packages                                  |     |
| Table 84. | ADC accuracy, 64-pin packages                                                            |     |
| Table 85. | ADC accuracy at 1MSPS                                                                    |     |
| Table 86. | DAC characteristics                                                                      |     |
| Table 87. | Comparator characteristics                                                               | 152 |
| Table 88. | Operational amplifier characteristics                                                    | 154 |
| Table 89. | TS characteristics                                                                       |     |
| Table 90. | Temperature sensor calibration values                                                    | 157 |
| Table 91. | V <sub>BAT</sub> monitoring characteristics                                              | 157 |
| Table 92. | LQFP144 – 20x 20 mm low-profile quad flat package mechanical data                        |     |
| Table 93. | UFBGA100 – ultra fine pitch ball grid array, 7 x 7x 0.6 mm package mechanical data       |     |
| Table 94. | UFBGA100 recommended PCB design rules                                                    |     |
| Table 95. | LQFP100 – 14 x 14 mm low-profile quad flat package mechanical data                       |     |
| Table 96. | LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data                        | 168 |
| Table 97. | Package thermal characteristics                                                          | 171 |



#### STM32F302xD STM32F302xE

#### List of tables

| Table 98. | Ordering information scheme | . 174 |
|-----------|-----------------------------|-------|
|           | Document revision history.  |       |



# List of figures

| Figure 1.             | STM32F302xD/E block diagram                                                   | 13    |
|-----------------------|-------------------------------------------------------------------------------|-------|
| Figure 2.             | STM32F302xD/E clock tree                                                      | 19    |
| Figure 3.             | Infrared transmitter                                                          | 31    |
| Figure 4.             | STM32F302xD/E LQFP64 pinout                                                   | 34    |
| Figure 5.             | STM32F302xD/E LQFP100 pinout                                                  |       |
| Figure 6.             | STM32F302xD/E LQFP144 pinout                                                  |       |
| Figure 7.             | STM32F302xD/E UFBGA100 pinout                                                 |       |
| Figure 8.             | STM32F302xD/E memory map                                                      |       |
| Figure 9.             | Pin loading conditions                                                        |       |
| Figure 10.            | Pin input voltage                                                             |       |
| Figure 11.            | Power supply scheme.                                                          |       |
| Figure 12.            | Current consumption measurement scheme                                        |       |
| Figure 13.            | Typical V <sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] 00') |       |
| Figure 14.            | High-speed external clock source AC timing diagram                            |       |
| Figure 15.            | Low-speed external clock source AC timing diagram                             |       |
| Figure 16.            | Typical application with an 8 MHz crystal                                     |       |
| Figure 17.            | Typical application with a 32.768 kHz crystal                                 |       |
| Figure 18.            | HSI oscillator accuracy characterization results for soldered parts           |       |
| Figure 19.            | Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings                      |       |
| Figure 20.            | Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings                     |       |
| Figure 21.            | Asynchronous multiplexed PSRAM/NOR read timings                               |       |
| Figure 22.            | Asynchronous multiplexed PSRAM/NOR write timings                              |       |
| Figure 23.            | Synchronous multiplexed NOR/PSRAM read timings                                |       |
| Figure 24.            | Synchronous multiplexed PSRAM write timings                                   |       |
| Figure 25.            | Synchronous non-multiplexed NOR/PSRAM read timings                            |       |
| Figure 26.            | Synchronous non-multiplexed PSRAM write timings                               |       |
| Figure 27.            | PC Card/CompactFlash controller waveforms for common memory                   | 100   |
| rigure 27.            | read access                                                                   | 111   |
| Figure 28.            | PC Card/CompactFlash controller waveforms for common memory                   |       |
| i iguie 20.           | write access                                                                  | 111   |
| Figure 29.            | PC Card/CompactFlash controller waveforms for attribute memory                |       |
| i iguie 23.           | read access                                                                   | 112   |
| Figure 30.            | PC Card/CompactFlash controller waveforms for attribute memory                |       |
| i igule 50.           | write access                                                                  | 112   |
| Figure 31.            | PC Card/CompactFlash controller waveforms for I/O space read access           |       |
| Figure 31.            | PC Card/CompactFlash controller waveforms for I/O space write access          |       |
| Figure 33.            | NAND controller read timings                                                  |       |
| Figure 34.            | NAND controller write timings                                                 |       |
| Figure 34.            | TC and TTa I/O input characteristics - CMOS port                              |       |
| Figure 36.            | TC and TTa I/O input characteristics - CMOS port                              |       |
| Figure 37.            | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port         |       |
| Figure 37.            | Five volt tolerant (FT and FTf) I/O input characteristics - CMOS port         |       |
| •                     | , , ,                                                                         |       |
| Figure 39.            | I/O AC characteristics definition                                             |       |
| Figure 40. Figure 41. | I <sup>2</sup> C bus AC waveforms and measurement circuit                     |       |
| •                     | SPI timing diagram - slave mode and CPHA = 0                                  |       |
| Figure 42. Figure 43. | SPI timing diagram - slave mode and CPHA = 0                                  |       |
| Figure 43.            | SPI timing diagram - stave mode and CPHA = 107                                | ے۔    |
| CICIOTE 44            | OF LIMINO DIAGRAM - MASIEL MODEY /                                            | 1.5.5 |



| Figure 45. | I <sup>2</sup> S slave timing diagram (Philips protocol) <sup>(1)</sup>       | 135 |
|------------|-------------------------------------------------------------------------------|-----|
| Figure 46. | I <sup>2</sup> S master timing diagram (Philips protocol) <sup>(1)</sup>      | 135 |
| Figure 47. | USB timings: definition of data signal rise and fall time                     | 136 |
| Figure 48. | ADC typical current consumption on VDDA pin                                   | 139 |
| Figure 49. | ADC typical current consumption on VREF+ pin                                  |     |
| Figure 50. | ADC accuracy characteristics                                                  |     |
| Figure 51. | Typical connection diagram using the ADC                                      |     |
| Figure 52. | 12-bit buffered /non-buffered DAC                                             |     |
| Figure 53. | OPAMP voltage noise versus frequency                                          | 156 |
| Figure 54. | LQFP144 – 20 x 20 mm, 144 pin low-profile quad flat package outline           | 159 |
| Figure 55. | LQFP144 recommended footprint                                                 |     |
| Figure 56. | LQFP144 marking example (package top view)                                    | 161 |
| Figure 57. | UFBGA100 ultra fine pitch ball grid array, – 7 x 7 mm 100-pin package outline | 162 |
| Figure 58. | UFBGA100 recommended footprint                                                | 163 |
| Figure 59. | UFBGA100 marking example (package top view)                                   | 164 |
| Figure 60. | LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline            | 165 |
| Figure 61. | LQFP100 recommended footprint                                                 |     |
| Figure 62. | LQFP100 marking example (package top view)                                    | 167 |
| Figure 63. | LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline              |     |
| Figure 64. | LQFP64 recommended footprint                                                  | 169 |
| Figure 65. | LQFP64 marking example (package top view)                                     | 170 |
| Figure 66. | LQFP100 Pn max vs. Ta                                                         | 173 |



## 1 Introduction

This datasheet provides the ordering information and mechanical device characteristics of the STM32F302xD/E microcontrollers.

This STM32F302xD/E datasheet should be read in conjunction with the reference manual of STM32F302xB/C/D/E, STM32F302x6/8 devices (RM0365) available on STMicroelectronics website at <a href="https://www.st.com">www.st.com</a>.

For information on the Cortex®-M4 core with FPU, please refer to the following documents:

- Cortex<sup>®</sup>-M4 with FPU Technical Reference Manual, available from ARM website at www.arm.com
- STM32F3xxx and STM32F4xxx Cortex-M4 programming manual (PM0214) available on STMicroelectronics website at www.st.com.



**47/** 

## 2 Description

The STM32F302xD/E family is based on the high-performance ARM<sup>®</sup> Cortex<sup>®</sup>-M4 32-bit RISC core with FPU operating at a frequency of 72 MHz, and embedding a floating point unit (FPU), a memory protection unit (MPU) and an embedded trace macrocell (ETM). The family incorporates high-speed embedded memories (512 Kbytes of Flash memory, 64 Kbytes of SRAM), a flexible memory controller (FMC) for static memories (SRAM, PSRAM, NOR and NAND), and an extensive range of enhanced I/Os and peripherals connected to an AHB and two APB buses.

The devices offer two fast 12-bit ADCs (5 Msps), four comparators, two operational amplifiers, one DAC channel, a low-power RTC, up to two general-purpose 16-bit timers, one general-purpose 32-bit timer, and one timer dedicated to motor control. They also feature standard and advanced communication interfaces: up to three I<sup>2</sup>Cs, up to four SPIs (two SPIs are with multiplexed full-duplex I2Ss), three USARTs, up to two UARTs, CAN and USB. To achieve audio class accuracy, the I2S peripherals can be clocked via an external PLL.

The STM32F302xD/E family operates in the -40 to +85°C and -40 to +105°C temperature ranges from a 2.0 to 3.6 V power supply. A comprehensive set of power-saving mode allows the design of low-power applications.

The STM32F302xD/E family offers devices in different packages ranging from 64 pins to 144 pins.

The set of included peripherals changes with the device chosen.



Table 2. STM32F302xD/E family device features and peripheral counts

| Peripheral                       |                                           | STM32                                                                                              | 2F302Rx                  | STM32 | F302Vx        | STM32F302Zx |             |
|----------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------|-------|---------------|-------------|-------------|
| Flash (Kbytes)                   |                                           | 384                                                                                                | 512                      | 384   | 512           | 384         | 512         |
| SRAM (Kbytes) on data bus        |                                           |                                                                                                    |                          | 6     | 64            | 1           | !           |
| FMC (flexible memory controller) |                                           | ١                                                                                                  | 10                       |       | Y             | ES          |             |
|                                  | Advanced control                          | 1 (16-bit)                                                                                         |                          |       |               |             |             |
|                                  | General purpose                           |                                                                                                    | 5 (16-bit)<br>1 (32-bit) |       |               |             |             |
| Timers                           | Basic                                     |                                                                                                    |                          | 1 (10 | 6-bit)        |             |             |
|                                  | PWM channels (all) (1)                    |                                                                                                    |                          | 2     | :6            |             |             |
|                                  | PWM channels<br>(except<br>complementary) |                                                                                                    |                          | 2     | 20            |             |             |
|                                  | SPI (I2S) <sup>(2)</sup>                  |                                                                                                    |                          | 4(    | (2)           |             |             |
|                                  | I <sup>2</sup> C                          |                                                                                                    |                          | ;     | 3             |             |             |
| Communication                    | USART                                     |                                                                                                    |                          | ;     | 3             |             |             |
| interfaces                       | UART                                      | 2                                                                                                  |                          |       |               |             |             |
|                                  | CAN                                       |                                                                                                    |                          |       | 1             |             |             |
|                                  | USB                                       | 1                                                                                                  |                          |       |               |             |             |
| GPIOs                            | Normal I/Os<br>(TC, TTa)                  | 2                                                                                                  | 26                       | 4     | 4             | 4           | -5          |
| GFIOS                            | 5-volt tolerant<br>I/Os (FT, FTf)         | 25                                                                                                 |                          | 42    |               | 70          |             |
| DMA channels                     |                                           | 12                                                                                                 |                          |       |               |             |             |
| Capacitive sensi                 | ng channels                               |                                                                                                    | 18                       | 24    |               |             |             |
| 12-bit ADCs                      |                                           |                                                                                                    | 2<br>annels              |       | 2<br>annels   |             | 2<br>annels |
| 12-bit DAC chan                  | nels                                      | 1                                                                                                  |                          |       |               |             |             |
| Analog compara                   | tor                                       | 4                                                                                                  |                          |       |               |             |             |
| Operational amp                  | lifiers                                   | 2                                                                                                  |                          |       |               |             |             |
| CPU frequency                    |                                           | 72 MHz                                                                                             |                          |       |               |             |             |
| Operating voltage                |                                           | 2.0 to 3.6 V                                                                                       |                          |       |               |             |             |
| Operating temperature            |                                           | Ambient operating temperature: - 40 to 85 °C / - 40 to 105 °C Junction temperature: - 40 to 125 °C |                          |       |               |             |             |
| Packages                         |                                           | LQI                                                                                                | FP64                     |       | P100<br>GA100 | LQF         | P144        |

<sup>1.</sup> This total number considers also the PWMs generated on the complementary output channels.

<sup>2.</sup> The SPI interfaces can work in an exclusive way in either the SPI mode or the  $I^2S$  audio mode.



Figure 1. STM32F302xD/E block diagram

1. AF: alternate function on I/O pins.



#### 3 Functional overview

# 3.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU with embedded Flash and SRAM

The ARM® Cortex®-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM® Cortex®-M4 32-bit RISC processor with FPU features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU speeds up software development by using metalanguage development tools, while avoiding saturation.

With its embedded ARM core, the STM32F302xD/E family is compatible with all ARM tools and software.

Figure 1 shows the general block diagram of the STM32F302xD/E family devices.

## 3.2 Memory protection unit (MPU)

The memory protection unit (MPU) is used to separate the processing of tasks from the data protection. The MPU can manage up to 8 protection areas that can all be further divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The memory protection unit is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

## 3.3 Embedded Flash memory

All STM32F302xD/E devices feature 384/512 Kbytes of embedded Flash memory available for storing programs and data. The Flash memory access time is adjusted to the CPU clock frequency (0 wait state from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states above).



#### 3.4 Embedded SRAM

STM32F302xD/E devices feature 64 Kbytes of embedded SRAM with hardware parity check implemented on the first 32 Kbytes. The memory can be accessed in read/write at CPU clock speed with 0 wait states.

#### 3.5 Boot modes

At startup, Boot0 pin and Boot1 option bit are used to select one of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in the system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART2 (PA2/PA3) or USB (PA11/PA12) through DFU (device firmware upgrade).

## 3.6 Cyclic redundancy check (CRC)

The CRC (cyclic redundancy check) calculation unit is used to get a CRC code using a configurable generator polynomial value and size.

Among other applications, CRC-based techniques are used to verify data transmission or storage integrity. In the scope of the EN/IEC 60335-1 standard, they offer a means of verifying the Flash memory integrity. The CRC calculation unit helps compute a signature of the software during runtime, to be compared with a reference signature generated at linktime and stored at a given memory location.

#### 3.7 Power management

#### 3.7.1 Power supply schemes

- $V_{SS}$ ,  $V_{DD}$  = 2.0 to 3.6 V: external power supply for I/Os and the internal regulator. It is provided externally through  $V_{DD}$  pins.
- $V_{SSA}$ ,  $V_{DDA}$  = 2.0 to 3.6 V: external analog power supply for ADC, DAC, comparators, operational amplifier, reset blocks, RCs and PLL. The minimum voltage to be applied to  $V_{DDA}$  differs from one analog peripheral to another. *Table 3* provides the summary of the  $V_{DDA}$  ranges for analog peripherals. The  $V_{DDA}$  voltage level must always be greater than or equal to the  $V_{DD}$  voltage level and must be provided first.

|                   | 0,                              | <b>.</b> .                      |
|-------------------|---------------------------------|---------------------------------|
| Analog peripheral | Minimum V <sub>DDA</sub> supply | Maximum V <sub>DDA</sub> supply |
| ADC/COMP          | 2.0 V                           | 3.6 V                           |
| DAC/OPAMP         | 2.4 V                           | 3.6 V                           |

Table 3. External analog supply values for analog peripherals

 V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

#### 3.7.2 Power supply supervisor

The device has an integrated power-on reset (POR) and power-down reset (PDR) circuits. They are always active, and ensure proper operation above a threshold of 2 V. The device remains in reset mode when the monitored supply voltage is below a specified threshold, VPOR/PDR, without the need for an external reset circuit.

- The POR monitors only the V<sub>DD</sub> supply voltage. During the startup phase it is required that V<sub>DDA</sub> should arrive first and be greater than or equal to V<sub>DD</sub>.
- The PDR monitors both the V<sub>DD</sub> and V<sub>DDA</sub> supply voltages, however the V<sub>DDA</sub> power supply supervisor can be disabled (by programming a dedicated Option bit) to reduce the power consumption if the application design ensures that V<sub>DDA</sub> is higher than or equal to V<sub>DD</sub>.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}$  power supply and compares it to the  $V_{PVD}$  threshold. An interrupt can be generated when  $V_{DD}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

#### 3.7.3 Voltage regulator

The regulator has three operation modes: main (MR), low power (LPR), and power-down.

- The MR mode is used in the nominal regulation mode (Run)
- The LPR mode is used in Stop mode.
- The power-down mode is used in Standby mode: the regulator output is in high impedance, and the kernel circuitry is powered down thus inducing zero consumption.

The voltage regulator is always enabled after reset. It is disabled in Standby mode.



#### 3.7.4 Low-power modes

The STM32F302xD/E supports three low-power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

Sleep mode

In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs.

Stop mode

Stop mode achieves the lowest power consumption while retaining the content of SRAM and registers. All clocks in the 1.8 V domain are stopped, the PLL, the HSI RC and the HSE crystal oscillators are disabled. The voltage regulator can also be put either in normal or in low-power mode.

The device can be woken up from Stop mode by any of the EXTI line. The EXTI line source can be one of the 16 external lines, the PVD output, the USB wakeup, the RTC alarm, COMPx, I2Cx or U(S)ARTx.

Standby mode

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire 1.8 V domain is powered off. The PLL, the HSI RC and the HSE crystal oscillators are also switched off. After entering Standby mode, SRAM and register contents are lost except for registers in the Backup domain and Standby circuitry.

The device exits Standby mode when an external reset (NRST pin), an IWDG reset, a rising edge on the WKUP pin or an RTC alarm occurs.

The RTC, the IWDG and the corresponding clock sources are not stopped by entering Stop

or Standby mode.

## 3.8 Interconnect matrix

Several peripherals have direct connections between them. This allows autonomous communication between peripherals, saving CPU resources thus power supply consumption. In addition, these hardware connections allow fast and predictable latency.

Interconnect Interconnect source Interconnect action destination TIMx Timers synchronization or chaining **ADCx** Conversion triggers DAC<sub>1</sub> TIMx DMA Memory to memory transfer trigger Compx Comparator output blanking **COMPx** TIMx Timer input: OCREF\_CLR input, input capture **ADC**x TIMx Timer triggered by analog watchdog

Table 4. STM32F302xD/E peripheral interconnect matrix



Note:

Interconnect Interconnect source Interconnect action destination **GPIO RTCCLK** Clock source used as input channel for HSI and TIM16 HSE/32 LSI calibration MC0 **CSS** CPU (hard fault) TIM1 **COMPx** Timer break TIM15, 16, 17 PVD **GPIO** TIMx External trigger, timer break **GPIO ADCx** Conversion external trigger DAC<sub>1</sub>

Table 4. STM32F302xD/E peripheral interconnect matrix (continued)

Note:

For more details about the interconnect actions, please refer to the corresponding sections in the STM32F302xD/E reference manual (RM0365).

Comparator inverting input

COMPx

#### 3.9 Clocks and startup

DAC1

System clock selection is performed on startup, however the internal RC 8 MHz oscillator is selected as default CPU clock on reset. An external 4-32 MHz clock can be selected, in which case it is monitored for failure. If failure is detected, the system automatically switches back to the internal RC oscillator. A software interrupt is generated if enabled. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example with failure of an indirectly used external oscillator).

Several prescalers allow to configure the AHB frequency, the high speed APB (APB2) and the low speed APB (APB1) domains. The maximum frequency of the AHB and the high speed APB domains is 72 MHz, while the maximum allowed frequency of the low speed APB domain is 36 MHz.





Figure 2. STM32F302xD/E clock tree

#### 3.10 General-purpose input/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions. All GPIOs are high current capable except for analog inputs.

The I/Os alternate function configuration can be locked if needed following a specific sequence in order to avoid spurious writing to the I/Os registers.

Fast I/O handling allows I/O toggling up to 36 MHz.

#### 3.11 Direct memory access (DMA)

The flexible general-purpose DMA is able to manage memory-to-memory, peripheral-to-memory and memory-to-peripheral transfers. The DMA controller supports circular buffer management, avoiding the generation of interrupts when the controller reaches the end of the buffer.

Each of the 12 DMA channels is connected to dedicated hardware DMA requests, with software trigger support for each channel. Configuration is done by software and transfer sizes between source and destination are independent.

The DMA can be used with the main peripherals: SPI,  $I^2C$ , USART, general-purpose timers, DAC and ADC.

## 3.12 Flexible memory controller (FMC)

The Flexible memory controller (FMC) includes two memory controllers:

- The NOR/PSRAM memory controller,
- The NAND/PC Card memory controller.

The main features of the FMC controller are the following:

- Interface with static-memory mapped devices including:
  - Static random access memory (SRAM),
  - NOR Flash memory/OneNAND Flash memory,
  - PSRAM (four memory banks),
  - NAND Flash memory with ECC hardware to check up to 8 Kbyte of data,
  - 16-bit PC Card compatible devices.
- 8-,16-bit data bus width,
- Independent Chip Select control for each memory bank,
- Independent configuration for each memory bank,
- Write FIFO,
- LCD parallel interface.

The FMC can be configured to interface seamlessly with most graphic LCD controllers. It supports the Intel 8080 and Motorola 6800 modes, and is flexible enough to adapt to specific LCD interfaces. This LCD parallel interface capability makes it easy to build cost effective graphic applications using LCD modules with embedded controllers or high performance solutions using external controllers with dedicated acceleration.



#### 3.13 Interrupts and events

#### 3.13.1 Nested vectored interrupt controller (NVIC)

The STM32F302xD/E devices embed a nested vectored interrupt controller (NVIC) able to handle up to 73 maskable interrupt channels and 16 priority levels.

The NVIC benefits are the following:

- Closely coupled NVIC gives low latency interrupt processing
- Interrupt entry vector table address passed directly to the core
- Closely coupled NVIC core interface
- Allows early processing of interrupts
- Processing of late arriving higher priority interrupts
- Support for tail chaining
- Processor state automatically saved
- Interrupt entry restored on interrupt exit with no instruction overhead

The NVIC hardware block provides flexible interrupt management features with minimal interrupt latency.

### 3.14 Fast analog-to-digital converter (ADC)

Two fast analog-to-digital converters 5 MSPS, with selectable resolution between 12 and 6 bit, are embedded in the STM32F302xD/E family devices. The ADCs have up to 18 external channels. The ADCs can perform conversions in single-shot or scan modes. In scan mode, automatic conversion is performed on a selected group of analog inputs.

The ADCs have also internal channels: Temperature sensor connected to ADC1 channel 16, VBAT/2 connected to ADC1 channel 17, Voltage reference VREFINT connected to the 2 ADCs channel 18, VREFOPAMP1 connected to ADC1 channel 15, VREFOPAMP2 connected to ADC2 channel 17.

Additional logic functions embedded in the ADC interface allow:

- Simultaneous sample and hold
- Interleaved sample and hold
- Single-shunt phase current reading techniques.

The ADC can be served by the DMA controller.

Three analog watchdogs are available per ADC.

The analog watchdog feature allows very precise monitoring of the converted voltage of one, some or all selected channels. An interrupt is generated when the converted voltage is outside the programmed thresholds.

The events generated by the general-purpose timers and the advanced-control timer (TIM1) can be internally connected to the ADC start trigger and injection trigger, respectively, to allow the application to synchronize A/D conversion and timers.

#### 3.14.1 Temperature sensor

The temperature sensor (TS) generates a voltage  $V_{\text{SENSE}}$  that varies linearly with temperature.

The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

The sensor provides good linearity but it has to be calibrated to obtain good overall accuracy of the temperature measurement. As the offset of the temperature sensor varies from chip to chip due to process variation, the uncalibrated internal temperature sensor is suitable for applications that detect temperature changes only.

To improve the accuracy of the temperature sensor measurement, each device is individually factory-calibrated by ST. The temperature sensor factory calibration data are stored by ST in the system memory area, accessible in read-only mode.

#### 3.14.2 Internal voltage reference (V<sub>REFINT</sub>)

The internal voltage reference ( $V_{REFINT}$ ) provides a stable (bandgap) voltage output for the ADC and Comparators.  $V_{REFINT}$  is internally connected to the ADCx\_IN18, x=1...4 input channel. The precise voltage of  $V_{REFINT}$  is individually measured for each part by ST during production test and stored in the system memory area. It is accessible in read-only mode.

#### 3.14.3 V<sub>BAT</sub> battery voltage monitoring

This embedded hardware feature allows the application to measure the  $V_{BAT}$  battery voltage using the internal ADC channel ADC1\_IN17. As the  $V_{BAT}$  voltage may be higher than  $V_{DDA}$ , and thus outside the ADC input range, the  $V_{BAT}$  pin is internally connected to a bridge divider by 2. As a consequence, the converted digital value is half the  $V_{BAT}$  voltage.

#### 3.14.4 OPAMP reference voltage (VREFOPAMP)

Every OPAMP reference voltage can be measured using a corresponding ADC internal channel: VREFO, VREFOPAMP1 connected to ADC1 channel 15, VREFOPAMP2 connected to ADC2 channel 17.

#### 3.15 Digital-to-analog converter (DAC)

One 12-bit buffered DAC channel can be used to convert digital signals into analog voltage signal outputs. The chosen design structure is composed of integrated resistor strings and an amplifier in inverting configuration.

This digital interface supports the following features:

- One DAC output channel
- 8-bit or 10-bit monotonic output
- Left or right data alignment in 12-bit mode
- Synchronized update capability
- Noise-wave generation
- Triangular-wave generation
- DMA capability (for each channel)
- External triggers for conversion
- Input voltage reference VREF+

## 3.16 Operational amplifier (OPAMP)

The STM32F302xD/E embeds two operational amplifiers (OPAMP1 and OPAMP2) with external or internal follower routing and PGA capability (or even amplifier and filter capability with external components). When an operational amplifier is selected, an external ADC channel is used to enable output measurement.

The operational amplifier features:

- 8.2 MHz bandwidth
- 0.5 mA output capability
- Rail-to-rail input/output
- In PGA mode, the gain can be programmed to be 2, 4, 8 or 16.

## 3.17 Ultra-fast comparators (COMP)

The STM32F302xD/E devices embed four ultra-fast rail-to-rail comparators (COMP1, 2, 4, 6) with programmable reference voltage (internal or external) and selectable output polarity.

The reference voltage can be one of the following:

- External I/O
- DAC output pin
- Internal reference voltage or submultiple (1/4, 1/2, 3/4). Refer to *Table 23: Embedded internal reference voltage* for the value and precision of the internal reference voltage.

All comparators can wake up from STOP mode, generate interrupts and breaks for the timers. COMP1 and COMP2 can be combined into a window comparator.

Note:

## 3.18 Timers and watchdogs

The STM32F302xD/E includes one advanced control timer, up to six general-purpose timers, one basic timer, two watchdog timers and one SysTick timer. The table below compares the features of the advanced control, general purpose and basic timers.

Table 5. Timer feature comparison

| Timer type          | Timer        | Counter resolution | Counter<br>type      | Prescaler<br>factor                   | DMA<br>request<br>generation | Capture/<br>compare<br>channels | Complementary outputs |
|---------------------|--------------|--------------------|----------------------|---------------------------------------|------------------------------|---------------------------------|-----------------------|
| Advanced            | TIM1         | 16-bit             | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | Yes                   |
| General-<br>purpose | TIM2         | 32-bit             | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                    |
| General-<br>purpose | TIM3, TIM4   | 16-bit             | Up, Down,<br>Up/Down | Any integer<br>between 1<br>and 65536 | Yes                          | 4                               | No                    |
| General-<br>purpose | TIM15        | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 2                               | 1                     |
| General-<br>purpose | TIM16, TIM17 | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 1                               | 1                     |
| Basic               | TIM6         | 16-bit             | Up                   | Any integer<br>between 1<br>and 65536 | Yes                          | 0                               | No                    |

TIM1/2/3/4/15/16/17 can have PLL as clock source, and therefore can be clocked at 144 MHz.



#### 3.18.1 Advanced timers (TIM1)

The advanced-control timer (TIM1) can be seen as a three-phase PWM multiplexed on six channels. It has complementary PWM outputs with programmable inserted dead-times. It can also be seen as a complete general-purpose timer. The four independent channels can be used for:

- Input capture
- Output compare
- PWM generation (edge or center-aligned modes) with full modulation capability (0-100%)
- One-pulse mode output

In debug mode, the advanced-control timer counter can be frozen and the PWM outputs disabled to turn off any power switches driven by these outputs.

Many features are shared with those of the general-purpose TIM timer (described in *Section 3.18.2* using the same architecture, so the advanced-control timers can work together with the TIM timers via the Timer Link feature for synchronization or event chaining.

#### 3.18.2 General-purpose timers (TIM2, TIM3, TIM4, TIM15, TIM16, TIM17)

There are up to six synchronizable general-purpose timers embedded in the STM32F302xD/E (see *Table 5* for differences). Each general-purpose timer can be used to generate PWM outputs, or act as a simple time base.

TIM2, 3, and TIM4

These are full-featured general-purpose timers:

- TIM2 has a 32-bit auto-reload up/downcounter and 32-bit prescaler
- TIM3 and 4 have 16-bit auto-reload up/downcounters and 16-bit prescalers.

These timers all feature 4 independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together, or with the other general-purpose timers via the Timer Link feature for synchronization or event chaining.

The counters can be frozen in debug mode.

All have independent DMA request generation and support quadrature encoders.

TIM15, 16 and 17

These three timers general-purpose timers with mid-range features:

They have 16-bit auto-reload upcounters and 16-bit prescalers.

- TIM15 has 2 channels and 1 complementary channel
- TIM16 and TIM17 have 1 channel and 1 complementary channel

All channels can be used for input capture/output compare, PWM or one-pulse mode output.

The timers can work together via the Timer Link feature for synchronization or event chaining. The timers have independent DMA request generation.

The counters can be frozen in debug mode.

#### 3.18.3 Basic timers (TIM6)

This timer is mainly used for DAC trigger generation. It can also be used as a generic 16-bit time base.



#### 3.18.4 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 40 kHz internal RC and as it operates independently from the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free running timer for application timeout management. It is hardware or software configurable through the option bytes. The counter can be frozen in debug mode.

#### 3.18.5 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

#### 3.18.6 SysTick timer

This timer is dedicated to real-time operating systems, but could also be used as a standard down counter. It features:

- A 24-bit down counter
- Autoreload capability
- Maskable system interrupt generation when the counter reaches 0.
- Programmable clock source

### 3.19 Real-time clock (RTC) and backup registers

The RTC and the 16 backup registers are supplied through a switch that takes power from either the  $V_{DD}$  supply when present or the  $V_{BAT}$  pin. The backup registers are sixteen 32-bit registers used to store 64 bytes of user application data when  $V_{DD}$  power is not present.

They are not reset by a system or power reset, or when the device wakes up from Standby mode.

47/

The RTC is an independent BCD timer/counter. It supports the following features:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Automatic correction for 28, 29 (leap year), 30 and 31 days of the month.
- Two programmable alarms with wake up from Stop and Standby mode capability.
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy.
- Three anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.
- 17-bit Auto-reload counter for periodic interrupt with wakeup from STOP/STANDBY capability.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 40 kHz)
- The high-speed external clock divided by 32.

## 3.20 Inter-integrated circuit interface (I2C)

Up to three I2C bus interfaces can operate in multimaster and slave modes. They can support standard (up to 100 kHz), fast (up to 400 kHz) and fast mode  $\pm$  (up to 1 MHz) modes.

All I2C bus interfaces support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask). They also include programmable analog and digital noise filters.

Table 6. Comparison of I2C analog and digital filters

|                                  | Analog filter                                         | Digital filter                                                                     |
|----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------|
| Pulse width of suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15 I2C peripheral clocks                             |
| Benefits                         | Available in Stop mode                                | Extra filtering capability vs. standard requirements.     Stable length            |
| Drawbacks                        | Variations depending on temperature, voltage, process | Wakeup from Stop on address match is not available when digital filter is enabled. |

In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. They also have a clock domain independent from the CPU clock, allowing the I2Cx (x=1,2,3) to wake up the MCU from Stop mode on address match.

The I2C interfaces can be served by the DMA controller.

Refer to *Table 7* for the features available in I2C1, I2C2 and I2C3.

Table 7. STM32F302xD/E I2C implementation

| I2C features <sup>(1)</sup>                                 | I2C1 | I2C2 | I2C3 |
|-------------------------------------------------------------|------|------|------|
| 7-bit addressing mode                                       | Х    | Х    | Х    |
| 10-bit addressing mode                                      | X    | Х    | Х    |
| Standard mode (up to 100 kbit/s)                            | X    | Х    | Х    |
| Fast mode (up to 400 kbit/s)                                | X    | Х    | Х    |
| Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s) | X    | Х    | Х    |
| Independent clock                                           | X    | Х    | Х    |
| SMBus                                                       | X    | Х    | Х    |
| Wakeup from STOP                                            | Х    | Х    | Х    |

<sup>1.</sup> X = supported.

# 3.21 Universal synchronous/asynchronous receiver transmitter (USART)

The STM32F302xD/E devices have three embedded universal synchronous/asynchronous receiver transmitters (USART1, USART2 and USART3).

The USART interfaces are able to communicate at speeds of up to 9 Mbit/s.

They provide hardware management of the CTS and RTS signals, they support IrDA SIR ENDEC, the multiprocessor communication mode, the single-wire half-duplex communication mode and have LIN Master/Slave capability. The USART interfaces can be served by the DMA controller.

## 3.22 Universal asynchronous receiver transmitter (UART)

The STM32F302xD/E devices have 2 embedded universal asynchronous receiver transmitters (UART4, and UART5). The UART interfaces support IrDA SIR ENDEC, multiprocessor communication mode and single-wire half-duplex communication mode. The UART4 interface can be served by the DMA controller.

Refer to Table 8 for the features available in all U(S)ART interfaces.

**Table 8. USART features** 

| USART modes/features <sup>(1)</sup>         | USART1 | USART2 | USART3 | UART4 | UART5 |
|---------------------------------------------|--------|--------|--------|-------|-------|
| Hardware flow control for modem             | Х      | Х      | Х      | -     | -     |
| Continuous communication using DMA          | Х      | Х      | Х      | Х     | -     |
| Multiprocessor communication                | Х      | Х      | Х      | Х     | Х     |
| Synchronous mode                            | Х      | Х      | Х      | -     | -     |
| Smartcard mode                              | Х      | Х      | Х      | -     | -     |
| Single-wire half-duplex communication       | Х      | Х      | Х      | Х     | Х     |
| IrDA SIR ENDEC block                        | Х      | Х      | Х      | Х     | Х     |
| LIN mode                                    | Х      | Х      | Х      | Х     | Х     |
| Dual clock domain and wakeup from Stop mode | Х      | Х      | Х      | Х     | Х     |
| Receiver timeout interrupt                  | Х      | Х      | Х      | Х     | Х     |
| Modbus communication                        | Х      | Х      | Х      | Х     | Х     |
| Auto baud rate detection                    | Х      | Х      | Х      | -     | -     |
| Driver Enable                               | Х      | Х      | Х      | -     | -     |

<sup>1.</sup> X = supported.



# 3.23 Serial peripheral interface (SPI)/Inter-integrated sound interfaces (I2S)

Up to four SPIs are able to communicate up to 18 Mbit/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame size is configurable from 4 bits to 16 bits.

Two standard I2S interfaces (multiplexed with SPI2 and SPI3) supporting four different audio standards can operate as master or slave at half-duplex and full duplex communication modes. They can be configured to transfer 16 and 24 or 32 bits with 16-bit or 32-bit data resolution and synchronized by a specific signal. Audio sampling frequency from 8 kHz up to 192 kHz can be set by 8-bit programmable linear prescaler. When operating in master mode it can output a clock for an external audio component at 256 times the sampling frequency.

Refer to *Table 9* for the features available in SPI1, SPI2, SPI3 and SPI4.

| SPI features <sup>(1)</sup> | SPI1 | SPI2 | SPI3 | SPI4 |
|-----------------------------|------|------|------|------|
| Hardware CRC calculation    | Х    | Х    | Х    | Х    |
| Rx/Tx FIFO                  | Х    | Х    | Х    | Х    |
| NSS pulse mode              | Х    | Х    | Х    | Х    |
| I2S mode                    | -    | Х    | Х    | -    |
| TI mode                     | Х    | Х    | Х    | Х    |

Table 9. STM32F302xD/E SPI/I2S implementation

## 3.24 Controller area network (CAN)

The CAN is compliant with specifications 2.0A and B (active) with a bit rate up to 1 Mbit/s. It can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. It has three transmit mailboxes, two receive FIFOs with 3 stages and 14 scalable filter banks.

## 3.25 Universal serial bus (USB)

The STM32F302xD/E embeds a full-speed USB device peripheral compliant with the USB specification version 2.0. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has software-configurable endpoint setting with packet memory up-to 1 Kbytes (256 bytes are used for CAN peripheral if enabled) and suspend/resume support.

The dedicated 48 MHz clock is generated from the internal main PLL (the clock source must use a HSE crystal oscillator).



<sup>1.</sup> X = supported.

#### 3.26 Infrared Transmitter

The STM32F302xD/E devices provide an infrared transmitter solution. The solution is based on internal connections between TIM16 and TIM17 as shown in the figure below.

TIM17 is used to provide the carrier frequency and TIM16 provides the main signal to be sent. The infrared output signal is available on PB9 or PA13.

To generate the infrared remote control signals, TIM16 channel 1 and TIM17 channel 1 must be properly configured to generate correct waveforms. All standard IR pulse modulation modes can be obtained by programming the two timers output compare channels.



Figure 3. Infrared transmitter

## 3.27 Touch sensing controller (TSC)

The STM32F302xD/E devices provide a simple solution for adding capacitive sensing functionality to any application. These devices offer up to 24 capacitive sensing channels distributed over 8 analog I/O groups.

Capacitive sensing technology is able to detect the presence of a finger near a sensor which is protected from direct touch by a dielectric (glass, plastic, etc.). The capacitive variation introduced by the finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the sensor capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. To limit the CPU bandwidth usage this acquisition is directly managed by the hardware touch sensing controller and only requires few external components to operate.

The touch sensing controller is fully supported by the STMTouch touch sensing firmware library which is free to use and allows touch sensing functionality to be implemented reliably in the end application.

Table 10. Capacitive sensing GPIOs available on STM32F302xD/E devices

| Group | Capacitive sensing signal name | Pin<br>name |
|-------|--------------------------------|-------------|
|       | TSC_G1_IO1                     | PA0         |
| 1     | TSC_G1_IO2                     | PA1         |
| '     | TSC_G1_IO3                     | PA2         |
|       | TSC_G1_IO4                     | PA3         |
|       | TSC_G2_IO1                     | PA4         |
| 2     | TSC_G2_IO2                     | PA5         |
| 2     | TSC_G2_IO3                     | PA6         |
|       | TSC_G2_IO4                     | PA7         |
|       | TSC_G3_IO1                     | PC5         |
| 3     | TSC_G3_IO2                     | PB0         |
| 3     | TSC_G3_IO3                     | PB1         |
|       | TSC_G3_IO4                     | PB2         |
| 4     | TSC_G4_IO1                     | PA9         |
|       | TSC_G4_IO2                     | PA10        |
|       | TSC_G4_IO3                     | PA13        |
|       | TSC_G4_IO4                     | PA14        |

| Group | Capacitive sensing signal name | Pin<br>name |
|-------|--------------------------------|-------------|
|       | TSC_G5_IO1                     | PB3         |
| 5     | TSC_G5_IO2                     | PB4         |
| 3     | TSC_G5_IO3                     | PB6         |
|       | TSC_G5_IO4                     | PB7         |
|       | TSC_G6_IO1                     | PB11        |
| 6     | TSC_G6_IO2                     | PB12        |
| 0     | TSC_G6_IO3                     | PB13        |
|       | TSC_G6_IO4                     | PB14        |
|       | TSC_G7_IO1                     | PE2         |
| 7     | TSC_G7_IO2                     | PE3         |
| ,     | TSC_G7_IO3                     | PE4         |
|       | TSC_G7_IO4                     | PE5         |
| 8     | TSC_G8_IO1                     | PD12        |
|       | TSC_G8_IO2                     | PD13        |
| 0     | TSC_G8_IO3                     | PD14        |
|       | TSC_G8_IO4                     | PD15        |

Table 11. Number of capacitive sensing channels available on STM32F302xD/E devices

| Analog I/O group                      | Number of capacitive sensing channels |             |  |
|---------------------------------------|---------------------------------------|-------------|--|
| Analog I/O group                      | STM32F302VE/ZE                        | STM32F302RE |  |
| G1                                    | 3                                     | 3           |  |
| G2                                    | 3                                     | 3           |  |
| G3                                    | 3                                     | 3           |  |
| G4                                    | 3                                     | 3           |  |
| G5                                    | 3                                     | 3           |  |
| G6                                    | 3                                     | 3           |  |
| G7                                    | 3                                     | 0           |  |
| G8                                    | 3                                     | 0           |  |
| Number of capacitive sensing channels | 24                                    | 18          |  |



### 3.28 Development support

#### 3.28.1 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP Interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

The JTAG TMS and TCK pins are shared respectively with SWDIO and SWCLK and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.

#### 3.28.2 Embedded trace macrocell™

The ARM embedded trace macrocell provides a greater visibility of the instruction and data flow inside the CPU core by streaming compressed data at a very high rate from the STM32F302xD/E through a small number of ETM pins to an external hardware trace port analyzer (TPA) device. The TPA is connected to a host computer using a high-speed channel. Real-time instruction and data flow activity can be recorded and then formatted for display on the host computer running debugger software. TPA hardware is commercially available from common development tool vendors. It operates with third party debugger software tools.



# 4 Pinouts and pin description

<u>\_\_\_\_\_\_</u> 64 63 62 61 60 59 58 57 56 55 54 53 52 51 50 49 48 🗖 VDD VBAT ☐ 1 47 🗖 VSS PC13 ☐ 2 PC14-OSC32\_IN ☐ 3 46 🗖 PA13 PC15-OSC32 OUT 4 45 🗖 PA12 PF0-OSC\_IN ☐ 5 44 🏻 PA11 PF1-OSC\_OUT ☐ 6 43 PA10 NRST □ 7 42 PA9 PC0 🗖 8 41 🗖 PA8 LQFP64 PC1 **□** 9 40 PC9 PC2 🗖 10 39 🗖 PC8 38 🗖 PC7 PC3 🗖 11 37 🗖 PC6 VSSA 🗖 12 36 🗖 PB15 VDDA 🗖 13 35 Þ PB14 PA0 14 PA1 🗖 15 34 🏳 PB13 PA2 □ 33 🗖 PB12 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 PA3 VSS VDD PA4 PA5 PA7 PC4 PC5 PB10 PB10 PB11 VSS VDD

Figure 4. STM32F302xD/E LQFP64 pinout

MS34908V1

Figure 5. STM32F302xD/E LQFP100 pinout





PE2 🗖 □ VDD 108 PE3 🗖 □ vss 2 107 PH2 PA 13 PE4 🗆 3 106 PE5 🗆 105 104 PA12 103 PA11 PE6 🗖 5 VBAT ☐ 6 PC13\_ANTI\_TAMP 102 PA10 7 PA9 PC14\_OSC32\_IN 101 PC15\_OSC32\_OUT 100 99 PC9 98 PC8 97 PC7 PH0 🗖 10 PH1 ☐ 11 PF2 ☐ 12 PF3 ☐ 13 96 PC6 PF4 🗖 14 95 □ VDD VSS PG8 PF5 🗖 15 94 vss₫ 16 93 92 | PG7 91 | PG6 VDD d 17 PF6 ☐ 18 LQFP144 PF7 ☐ 19 90 PG5 PF8 🗖 20 89 □ PG4 □ PG3 □ PG2 □ PD15 21 88 PF10 ☐ 22 87 PF0/OSC INC 23 86 PF1/OSC\_OUT 24 85 PD14 84 | VDD 83 | VSS 82 | PD13 81 | PD12 80 | PD11 ÑRST ☐ 25 PC0 ☐ 26 PC1 27 PC2 ☐ 28 РС3 □ 29 VSSA□ PD10 30 79 VREF-□ 31 78 78 PD9 77 PD8 76 PB15 75 PB14 74 PB13 73 PB12 VREF+□ 32 VDDA□ 33 PA0\_WKUP口 34 35 PA1□ PA2□ 36 MS34910V2

Figure 6. STM32F302xD/E LQFP144 pinout

57/

Figure 7. STM32F302xD/E UFBGA100 pinout

|   |                |          | FIÇ   | gure 7. | STM32 | 2F302x[ | )/E UFE      | 3GA10 | o pino | out   |        |         |
|---|----------------|----------|-------|---------|-------|---------|--------------|-------|--------|-------|--------|---------|
|   | 4              | 2        | 3     | 4       | 5     | 6       | 7            | 8     | 9      | 10    | 11     | 12      |
|   | 1              |          |       |         |       | 0       | ,            | 0     |        | 10    |        | 12      |
| Α | (PE3)          | PE1)     | (PB8) | ВООТО   | PD7   | PD5     | PB4          | PB3   | PA15   | PA14  | PA13   | PA12    |
| В | (PE4)          | (PE2)    | PB9   | PB7     | (PB6) | PD6     | PD4          | PD3   | PD1    | PC12  | PC10   | (PA11)  |
| С | C13            | PE5      | (PE0) | VDD     | (PB5) |         | '<br>        | PD2   | (PD0)  | PC11) | PF6    | PA10    |
| D | PC14           | (PE6)    | vss   |         |       |         |              |       |        | PA9   | PA8    | PC9     |
| E | PC15           | (VBAT)   | vss   |         |       |         |              |       |        | PC8   | PC7    | PC6     |
| F | PF0OSOIN       | (PF9)    |       |         |       |         | <br>         |       |        |       | vss    | vss     |
| G | PF1-OSCOU      | T (PF10) |       |         |       |         | <del> </del> |       |        |       | VDD    | VDD     |
| Н | PC0            | (IRS)    | VDD   |         |       |         |              |       |        | PD15  | PD14   | PD13    |
| J | PF2            | PC1      | PC2   |         |       |         |              |       |        | PD12  | (PD11) | PD10    |
| K | VSSA/<br>VREF- | PC3      | PA2   | PA5     | PC4   |         |              | PD9   | PD8    | PB15  | PB14   | PB13    |
| L | (VDD)          | (PA0)    | (PA3) | PA6     | PC5   | PB2     | PE8          | E10   | PE12   | PB10  | PB11   | PB12    |
| М | VREP+          | (PA1)    | PA4   | PA7     | (PB0) | (PB1)   | PE7          | (PE9) | PE11   | PE13  | PE14   | PE15    |
|   |                |          |       |         |       |         |              |       |        |       |        |         |
|   |                |          |       |         |       |         |              |       |        |       |        |         |
|   |                |          |       |         |       |         | 1            |       |        |       |        | MS35562 |

Table 12. Legend/abbreviations used in the pinout table

| Na               | me                   | Abbreviation                                                                                     | Definition                                                                                       |  |  |  |  |
|------------------|----------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| Pin r            | name                 |                                                                                                  | specified in brackets below the pin name, the pin function during and ame as the actual pin name |  |  |  |  |
|                  |                      | FT                                                                                               | 5 V tolerant I/O                                                                                 |  |  |  |  |
|                  |                      | FTf                                                                                              | 5 V tolerant I/O, I2C FM+ option                                                                 |  |  |  |  |
|                  |                      | TTa                                                                                              | 3.3 V tolerant I/O                                                                               |  |  |  |  |
| I/O str          | ucture               | TC Standard 3.3V I/O                                                                             |                                                                                                  |  |  |  |  |
|                  |                      | В                                                                                                | Dedicated to BOOT0 pin                                                                           |  |  |  |  |
|                  |                      | RST Bi-directional reset pin with embedded weak pull-up resistor                                 |                                                                                                  |  |  |  |  |
| No               | tes                  | Unless otherwise specified by a note, all I/Os are set as floating inputs during and after reset |                                                                                                  |  |  |  |  |
|                  | Alternate functions  | Functions selected through GPIOx_AFR registers                                                   |                                                                                                  |  |  |  |  |
| Pin<br>functions | Additional functions | Functions directly selected/enabled through peripheral registers                                 |                                                                                                  |  |  |  |  |

Table 13. STM32F302xD/E pin definitions

|        | Pin n   | umbe     | r       |                                       |          |               |       |                                                                   |                      |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                               | Additional functions |
| -      | 1       | B2       | 1       | PE2                                   | I/O      | FT            | (1)   | TRACECK, EVENTOUT,<br>TIM3_CH1, TSC_G7_IO1,<br>SPI4_SCK, FMC_A23  | -                    |
| -      | 2       | A1       | 2       | PE3                                   | I/O      | FT            | (1)   | TRACEDO, EVENTOUT,<br>TIM3_CH2, TSC_G7_IO2,<br>SPI4_NSS, FMC_A19  | -                    |
| -      | 3       | B1       | 3       | PE4                                   | I/O      | FT            | (1)   | TRACED1, EVENTOUT,<br>TIM3_CH3, TSC_G7_IO3,<br>SPI4_NSS, FMC_A20  | -                    |
| -      | 4       | C2       | 4       | PE5                                   | I/O      | FT            | (1)   | TRACED2, EVENTOUT,<br>TIM3_CH4, TSC_G7_IO4,<br>SPI4_MISO, FMC_A21 | -                    |
| -      | 5       | D2       | 5       | PE6                                   | I/O      | FT            | (1)   | TRACED3, EVENTOUT,<br>SPI4_MOSI, FMC_A22                          | WKUP3, RTC_TAMP3     |

Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbe     | r       |                                       |          |               |       |                                                           |                                     |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------|-------------------------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                       | Additional functions                |
| 1      | 6       | E2       | 6       | VBAT                                  | S        | -             | -     | -                                                         | -                                   |
| 2      | 7       | C1       | 7       | PC13 <sup>(2)</sup>                   | I/O      | тс            | -     | EVENTOUT, TIM1_CH1N                                       | WKUP2,RTC_TAMP1,<br>RTC_TS, RTC_OUT |
| 3      | 8       | D1       | 8       | PC14 -<br>OSC32_IN <sup>(2)</sup>     | I/O      | тс            | -     | EVENTOUT                                                  | OSC32_IN                            |
| 4      | 9       | E1       | 9       | PC15 -<br>OSC32_OUT                   | I/O      | тс            | -     | EVENTOUT                                                  | OSC32_OUT                           |
| -      | -       | -        | 10      | PH0                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A0                                          | -                                   |
| -      | -       | -        | 11      | PH1                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A1                                          | -                                   |
| -      | 19      | J1       | 12      | PF2                                   | I/O      | TTa           | (1)   | EVENTOUT, FMC_A2                                          | ADC12_IN10                          |
| -      | -       | -        | 13      | PF3                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A3                                          | -                                   |
| -      | -       | -        | 14      | PF4                                   | I/O      | ТТа           | (1)   | EVENTOUT, COMP1_OUT, FMC_A4                               | ADC1_IN5                            |
| -      | -       | -        | 15      | PF5                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A5                                          | -                                   |
| -      | -       | -        | 16      | VSS                                   | S        |               | (1)   | -                                                         | -                                   |
| -      | -       | -        | 17      | VDD                                   | S        |               | (1)   | -                                                         | -                                   |
| -      | 73      | C11      | 18      | PF6                                   | I/O      | FTf           | (1)   | EVENTOUT, TIM4_CH4,<br>I2C2_SCL, USART3_RTS,<br>FMC_NIORD | -                                   |
| -      | -       | -        | 19      | PF7                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_NREG                                        | -                                   |
| -      | -       | -        | 20      | PF8                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_NIOWR                                       | -                                   |
| -      | 10      | F2       | 21      | PF9                                   | I/O      | FT            | (1)   | EVENTOUT, TIM15_CH1,<br>SPI2_SCK, FMC_CD                  | -                                   |
| -      | 11      | G2       | 22      | PF10                                  | I/O      | FT            | (1)   | EVENTOUT, TIM15_CH2,<br>SPI2_SCK, FMC_INTR                | -                                   |
| 5      | 12      | F1       | 23      | PF0-OSC_IN                            | I        | FTf           | -     | EVENTOUT, I2C2_SDA,<br>SPI2_NSS/I2S2_WS,<br>TIM1_CH3N     | OSC_IN                              |
| 6      | 13      | G1       | 24      | PF1-<br>OSC_OUT                       | 0        | FTf           | -     | EVENTOUT, I2C2_SCL,<br>SPI2_SCK/I2S2_CK                   | OSC_OUT                             |
| 7      | 14      | H2       | 25      | NRST                                  | I-O      | RST           | -     | Device reset input/internal res                           | set output (active low)             |



Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbe     | r       |                                       |          |               |       | E pin deminions (continue                                                      | ,                                                                                           |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                            | Additional functions                                                                        |
| 8      | 15      | H1       | 26      | PC0                                   | I/O      | ТТа           | -     | EVENTOUT, TIM1_CH1                                                             | ADC12_IN6                                                                                   |
| 9      | 16      | J2       | 27      | PC1                                   | I/O      | ТТа           | -     | EVENTOUT, TIM1_CH2                                                             | ADC12_IN7                                                                                   |
| 10     | 17      | J3       | 28      | PC2                                   | I/O      | ТТа           | -     | EVENTOUT, TIM1_CH3                                                             | ADC12_IN8                                                                                   |
| 11     | 18      | K2       | 29      | PC3                                   | I/O      | ТТа           | -     | EVENTOUT, TIM1_CH4,<br>TIM1_BKIN2                                              | ADC12_IN9                                                                                   |
| 12     | 20      | K1       | 30      | VSSA                                  | S        | -             | (1)   | -                                                                              | -                                                                                           |
| -      | -       | -        | 31      | VREF-                                 | S        | -             | (1)   | -                                                                              | -                                                                                           |
| -      | 21      | M1       | 32      | VREF+ <sup>(3)</sup>                  | S        | -             | -     | -                                                                              | -                                                                                           |
| 13     | 22      | L1       | 33      | VDDA                                  | S        | -             | -     | -                                                                              | -                                                                                           |
| 14     | 23      | L2       | 34      | PA0                                   | I/O      | ТТа           | -     | TIM2_CH1/TIM2_ETR,<br>TSC_G1_IO1,<br>USART2_CTS,<br>COMP1_OUT, EVENTOUT        | ADC1_IN1, COMP1_INM,<br>RTC_TAMP2, WKUP1                                                    |
| 15     | 24      | M2       | 35      | PA1                                   | I/O      | ТТа           | -     | RTC_REFIN, TIM2_CH2,<br>TSC_G1_IO2,<br>USART2_RTS,<br>TIM15_CH1N, EVENTOUT     | ADC1_IN2, COMP1_INP,<br>OPAMP1_VINP                                                         |
| 16     | 25      | K3       | 36      | PA2                                   | I/O      | ТТа           | (4)   | TIM2_CH3, TSC_G1_IO3,<br>USART2_TX, COMP2_OUT,<br>TIM15_CH1, EVENTOUT          | ADC1_IN3, COMP2_INM,<br>OPAMP1_VOUT                                                         |
| 17     | 26      | L3       | 37      | PA3                                   | I/O      | ТТа           | -     | TIM2_CH4, TSC_G1_IO4,<br>USART2_RX, TIM15_CH2,<br>EVENTOUT                     | ADC1_IN4, OPAMP1_VINM/<br>OPAMP1_VINP                                                       |
| 18     | 27      | D3       | 38      | VSS                                   | S        | -             | -     | -                                                                              | -                                                                                           |
| 19     | 28      | НЗ       | 39      | VDD                                   | S        | -             | (1)   | -                                                                              | -                                                                                           |
| 20     | 29      | М3       | 40      | PA4                                   | I/O      | ТТа           | (4)   | TIM3_CH2, TSC_G2_IO1,<br>SPI1_NSS,<br>SPI3_NSS/I2S3_WS,<br>USART2_CK, EVENTOUT | ADC2_IN1, DAC1_OUT1,<br>COMP1_INM, COMP2_INM,<br>COMP4_INM, COMP6_INM,                      |
| 21     | 30      | K4       | 41      | PA5                                   | I/O      | ТТа           | (4)   | TIM2_CH1/TIM2_ETR,<br>TSC_G2_IO2, SPI1_SCK,<br>EVENTOUT                        | ADC2_IN2, COMP1_INM,<br>COMP2_INM, COMP4_INM,<br>COMP6_INM,<br>OPAMP1_VINP,<br>OPAMP2_VINM, |



Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbe     | r       |                                       |          |               |       |                                                                                     |                                                     |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------|-----------------------------------------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                                 | Additional functions                                |
| 22     | 31      | L4       | 42      | PA6                                   | I/O      | ТТа           | (4)   | TIM16_CH1, TIM3_CH1,<br>TSC_G2_IO3, SPI1_MISO,<br>TIM1_BKIN, COMP1_OUT,<br>EVENTOUT | ADC2_IN3, OPAMP2_VOUT                               |
| 23     | 32      | M4       | 43      | PA7                                   | I/O      | ТТа           | -     | TIM17_CH1, TIM3_CH2,<br>TSC_G2_IO4, SPI1_MOSI,<br>TIM1_CH1N, EVENTOUT               | ADC2_IN4, COMP2_INP,<br>OPAMP1_VINP,<br>OPAMP2_VINP |
| 24     | 33      | K5       | 44      | PC4                                   | I/O      | TTa           | -     | EVENTOUT, TIM1_ETR,<br>USART1_TX                                                    | ADC2_IN5                                            |
| 25     | 34      | L5       | 45      | PC5                                   | I/O      | ТТа           | -     | EVENTOUT, TIM15_BKIN,<br>TSC_G3_IO1, USART1_RX                                      | ADC2_IN11,<br>OPAMP1_VINM,<br>OPAMP2_VINM           |
| 26     | 35      | M5       | 46      | PB0                                   | I/O      | TTa           | -     | TIM3_CH3, TSC_G3_IO2,<br>TIM1_CH2N, EVENTOUT                                        | COMP4_INP,<br>OPAMP2_VINP,                          |
| 27     | 36      | M6       | 47      | PB1                                   | I/O      | ТТа           | (4)   | TIM3_CH4, TSC_G3_IO3,<br>TIM1_CH3N, COMP4_OUT,<br>EVENTOUT                          |                                                     |
| 28     | 37      | L6       | 48      | PB2                                   | I/O      | TTa           | -     | TSC_G3_IO4, EVENTOUT                                                                | ADC2_IN12, COMP4_INM                                |
| -      | -       | -        | 49      | PF11                                  | I/O      | FT            | (1)   | EVENTOUT                                                                            | -                                                   |
| -      | -       | -        | 50      | PF12                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A6                                                                    | -                                                   |
| -      | -       | -        | 51      | VSS                                   | s        | -             | -     | -                                                                                   | -                                                   |
| -      | -       | -        | 52      | VDD                                   | s        | -             | (1)   | -                                                                                   | -                                                   |
| -      | -       | -        | 53      | PF13                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A7                                                                    | -                                                   |
| -      | -       | -        | 54      | PF14                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A8                                                                    | -                                                   |
| -      | -       | -        | 55      | PF15                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A9                                                                    | -                                                   |
| -      | -       | -        | 56      | PG0                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A10                                                                   | -                                                   |
| -      | -       | -        | 57      | PG1                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A11                                                                   | -                                                   |
| -      | 38      | M7       | 58      | PE7                                   | I/O      | ТТа           | (1)   | EVENTOUT, TIM1_ETR,<br>FMC_D4                                                       |                                                     |
| -      | 39      | L7       | 59      | PE8                                   | I/O      | ТТа           | (1)   | EVENTOUT, TIM1_CH1N, FMC_D5                                                         | COMP4_INM                                           |
| -      | 40      | M8       | 60      | PE9                                   | I/O      | ТТа           | (1)   | EVENTOUT, TIM1_CH1,<br>FMC_D6                                                       |                                                     |



Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbei    | r       |                                       |          |               |       | pin deminions (continue                                                               | ,                     |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------|-----------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                                   | Additional functions  |
| -      | -       | -        | 61      | VSS                                   | S        | -             | (1)   | -                                                                                     | -                     |
| -      | -       | -        | 62      | VDD                                   | S        | -             | (1)   | -                                                                                     | -                     |
| -      | 41      | L8       | 63      | PE10                                  | I/O      | TTa           | (1)   | EVENTOUT, TIM1_CH2N, FMC_D7                                                           |                       |
| -      | 42      | М9       | 64      | PE11                                  | I/O      | TTa           | (1)   | EVENTOUT, TIM1_CH2,<br>SPI4_NSS, FMC_D8                                               |                       |
| -      | 43      | L9       | 65      | PE12                                  | I/O      | TTa           | (1)   | EVENTOUT, TIM1_CH3N,<br>SPI4_SCK, FMC_D9                                              |                       |
| -      | 44      | M10      | 66      | PE13                                  | I/O      | ТТа           | (1)   | EVENTOUT, TIM1_CH3,<br>SPI4_MISO, FMC_D10                                             |                       |
| -      | 45      | M11      | 67      | PE14                                  | I/O      | ТТа           | (1)   | EVENTOUT, TIM1_CH4,<br>SPI4_MOSI, TIM1_BKIN2,<br>FMC_D11                              |                       |
| -      | 46      | M12      | 68      | PE15                                  | I/O      | ТТа           | (1)   | EVENTOUT, TIM1_BKIN,<br>USART3_RX, FMC_D12                                            |                       |
| 29     | 47      | L10      | 69      | PB10                                  | I/O      | TTa           | -     | TIM2_CH3, TSC_SYNC,<br>USART3_TX, EVENTOUT                                            |                       |
| 30     | 48      | L11      | 70      | PB11                                  | I/O      | ТТа           | -     | TIM2_CH4, TSC_G6_IO1,<br>USART3_RX, EVENTOUT                                          | ADC12_IN14, COMP6_INP |
| 31     | 49      | F12      | 71      | VSS                                   | S        | -             | -     | -                                                                                     | -                     |
| 32     | 50      | G12      | 72      | VDD                                   | S        | -             | -     | -                                                                                     | -                     |
| 33     | 51      | L12      | 73      | PB12                                  | I/O      | ТТа           | (4)   | TSC_G6_IO2,<br>I2C2_SMBAL,<br>SPI2_NSS/I2S2_WS,<br>TIM1_BKIN, USART3_CK,<br>EVENTOUT  |                       |
| 34     | 52      | K12      | 74      | PB13                                  | I/O      | ТТа           | _     | TSC_G6_IO3,<br>SPI2_SCK/I2S2_CK,<br>TIM1_CH1N,<br>USART3_CTS, EVENTOUT                |                       |
| 35     | 53      | K11      | 75      | PB14                                  | I/O      | ТТа           | -     | TIM15_CH1, TSC_G6_IO4,<br>SPI2_MISO/I2S2ext_SD,<br>TIM1_CH2N,<br>USART3_RTS, EVENTOUT | OPAMP2_VINP           |

Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbei    | r       | 10.010 101                            |          |               |       | E pin definitions (continue                                                       |                      |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|-----------------------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                               | Additional functions |
| 36     | 54      | K10      | 76      | PB15                                  | I/O      | ТТа           | -     | RTC_REFIN, TIM15_CH2,<br>TIM15_CH1N, TIM1_CH3N,<br>SPI2_MOSI/I2S2_SD,<br>EVENTOUT | COMP6_INM            |
| -      | 55      | K9       | 77      | PD8                                   | I/O      | TTa           | (1)   | EVENTOUT, USART3_TX, FMC_D13                                                      |                      |
| -      | 56      | K8       | 78      | PD9                                   | I/O      | ТТа           | (1)   | EVENTOUT, USART3_RX, FMC_D14                                                      |                      |
| -      | 57      | J12      | 79      | PD10                                  | I/O      | TTa           | (1)   | EVENTOUT, USART3_CK, FMC_D15                                                      | COMP6_INM            |
| -      | 58      | J11      | 80      | PD11                                  | I/O      | TTa           | (1)   | EVENTOUT, USART3_CTS, FMC_A16                                                     |                      |
| -      | 59      | J10      | 81      | PD12                                  | I/O      | ТТа           | (1)   | EVENTOUT, TIM4_CH1,<br>TSC_G8_IO1,<br>USART3_RTS, FMC_A17                         |                      |
| -      | 60      | H12      | 82      | PD13                                  | I/O      | TTa           | (1)   | EVENTOUT, TIM4_CH2,<br>TSC_G8_IO2, FMC_A18                                        |                      |
| -      | -       | -        | 83      | VSS                                   | S        | -             | (1)   | -                                                                                 | -                    |
| -      | -       | -        | 84      | VDD                                   | S        | -             | (1)   | -                                                                                 | -                    |
| -      | 61      | H11      | 85      | PD14                                  | I/O      | TTa           | (1)   | EVENTOUT, TIM4_CH3,<br>TSC_G8_IO3, FMC_D0                                         | OPAMP2_VINP          |
| -      | 62      | H10      | 86      | PD15                                  | I/O      | ТТа           | (1)   | EVENTOUT, TIM4_CH4,<br>TSC_G8_IO4, SPI2_NSS,<br>FMC_D1                            |                      |
| -      | -       | -        | 87      | PG2                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A12                                                                 | -                    |
| -      | -       | -        | 88      | PG3                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A13                                                                 | -                    |
| -      | -       | -        | 89      | PG4                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A14                                                                 | -                    |
| -      | -       | -        | 90      | PG5                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_A15                                                                 | -                    |
| -      | -       | -        | 91      | PG6                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_INT2                                                                | -                    |
| -      | -       | -        | 92      | PG7                                   | I/O      | FT            | (1)   | EVENTOUT, FMC_INT3                                                                | -                    |
| -      | -       | -        | 93      | PG8                                   | I/O      | FT            | (1)   | EVENTOUT                                                                          | -                    |
| -      | -       | -        | 94      | VSS                                   | S        | -             | (1)   | -                                                                                 | -                    |
|        | -       | -        | 95      | VDD                                   | S        | -             | (1)   | -                                                                                 | -                    |



Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbei    | <u> </u> | Table 13.                             | 1 1413   | 21 302        | - AD/I | E pin definitions (continue                                                                                               | ,,,                  |
|--------|---------|----------|----------|---------------------------------------|----------|---------------|--------|---------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144  | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes  | Alternate functions                                                                                                       | Additional functions |
| 37     | 63      | E12      | 96       | PC6                                   | I/O      | FT            | -      | EVENTOUT, TIM3_CH1,<br>I2S2_MCK, COMP6_OUT                                                                                | -                    |
| 38     | 64      | E11      | 97       | PC7                                   | I/O      | FT            | -      | EVENTOUT, TIM3_CH2, I2S3_MCK                                                                                              | -                    |
| 39     | 65      | E10      | 98       | PC8                                   | I/O      | FT            | -      | EVENTOUT, TIM3_CH3                                                                                                        | -                    |
| 40     | 66      | D12      | 99       | PC9                                   | I/O      | FTf           | -      | EVENTOUT, TIM3_CH4,<br>I2C3_SDA, I2SCKIN                                                                                  | -                    |
| 41     | 67      | D11      | 100      | PA8                                   | I/O      | FTf           | -      | MCO, I2C3_SCL,<br>I2C2_SMBAL, I2S2_MCK,<br>TIM1_CH1, USART1_CK,<br>TIM4_ETR, EVENTOUT                                     | -                    |
| 42     | 68      | D10      | 101      | PA9                                   | I/O      | FTf           | -      | I2C3_SMBAL,<br>TSC_G4_IO1, I2C2_SCL,<br>I2S3_MCK, TIM1_CH2,<br>USART1_TX, TIM15_BKIN,<br>TIM2_CH3, EVENTOUT               | -                    |
| 43     | 69      | C12      | 102      | PA10                                  | I/O      | FTf           | -      | TIM17_BKIN, TSC_G4_IO2,<br>I2C2_SDA,<br>SPI2_MISO/I2S2ext_SD,<br>TIM1_CH3, USART1_RX,<br>COMP6_OUT, TIM2_CH4,<br>EVENTOUT | -                    |
| 44     | 70      | B12      | 103      | PA11                                  | I/O      | FT            | -      | SPI2_MOSI/I2S2_SD,<br>TIM1_CH1N,<br>USART1_CTS,<br>COMP1_OUT, CAN_RX,<br>TIM4_CH1, TIM1_CH4,<br>TIM1_BKIN2, EVENTOUT      | -                    |
| 45     | 71      | A12      | 104      | PA12                                  | I/O      | FT            | -      | TIM16_CH1, I2SCKIN,<br>TIM1_CH2N,<br>USART1_RTS,<br>COMP2_OUT, CAN_TX,<br>TIM4_CH2, TIM1_ETR,<br>EVENTOUT                 | -                    |

Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin number |          |         |                                       |          |               |       |                                                                                                         | ,                    |
|--------|------------|----------|---------|---------------------------------------|----------|---------------|-------|---------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100    | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                     | Additional functions |
| 46     | 72         | A11      | 105     | PA13                                  | I/O      | FT            | -     | SWDIO-JTMS,<br>TIM16_CH1N,<br>TSC_G4_IO3, IR-OUT,<br>USART3_CTS, TIM4_CH3,<br>EVENTOUT                  | -                    |
| -      | -          | -        | 106     | PH2                                   | I/O      | FT            | (1)   | EVENTOUT                                                                                                | -                    |
| 47     | 74         | F11      | 107     | VSS                                   | S        | -             | -     | -                                                                                                       | -                    |
| 48     | 75         | G11      | 108     | VDD                                   | S        | -             | -     | -                                                                                                       | -                    |
| 49     | 76         | A10      | 109     | PA14                                  | I/O      | FTf           | -     | SWCLK-JTCK,<br>TSC_G4_IO4, I2C1_SDA,<br>TIM1_BKIN, USART2_TX,<br>EVENTOUT                               | -                    |
| 50     | 77         | A9       | 110     | PA15                                  | I/O      | FTf           | -     | JTDI, TIM2_CH1/TIM2_ETR, TSC_SYNC, I2C1_SCL, SPI1_NSS, SPI3_NSS/I2S3_WS, USART2_RX, TIM1_BKIN, EVENTOUT | -                    |
| 51     | 78         | B11      | 111     | PC10                                  | I/O      | FT            | -     | EVENTOUT, UART4_TX,<br>SPI3_SCK/I2S3_CK,<br>USART3_TX                                                   | -                    |
| 52     | 79         | C10      | 112     | PC11                                  | I/O      | FT            | -     | EVENTOUT, UART4_RX,<br>SPI3_MISO/I2S3ext_SD,<br>USART3_RX                                               | -                    |
| 53     | 80         | B10      | 113     | PC12                                  | I/O      | FT            | -     | EVENTOUT, UART5_TX,<br>SPI3_MOSI/I2S3_SD,<br>USART3_CK                                                  | -                    |
| -      | 81         | С9       | 114     | PD0                                   | I/O      | FT            | (1)   | EVENTOUT, CAN_RX, FMC_D2                                                                                | -                    |
| -      | 82         | В9       | 115     | PD1                                   | I/O      | FT            | (1)   | EVENTOUT, CAN_TX, FMC_D3                                                                                | -                    |
| 54     | 83         | C8       | 116     | PD2                                   | I/O      | FT            | -     | EVENTOUT, TIM3_ETR,<br>UART5_RX                                                                         | -                    |
| -      | 84         | B8       | 117     | PD3                                   | I/O      | FT            | (1)   | EVENTOUT,<br>TIM2_CH1/TIM2_ETR,<br>USART2_CTS, FMC_CLK                                                  | -                    |



Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbe     | r       |                                       |          |               |       | pin definitions (continue                                                                                               | ,                    |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|-------------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                     | Additional functions |
| -      | 85      | В7       | 118     | PD4                                   | I/O      | FT            | (1)   | EVENTOUT, TIM2_CH2,<br>USART2_RTS, FMC_NOE                                                                              | -                    |
| -      | 86      | A6       | 119     | PD5                                   | I/O      | FT            | (1)   | EVENTOUT, USART2_TX, FMC_NWE                                                                                            | -                    |
| -      | -       | -        | 120     | VSS                                   | S        | -             | (1)   | -                                                                                                                       | -                    |
| -      | -       | -        | 121     | VDD                                   | S        | -             | (1)   | -                                                                                                                       | -                    |
| -      | 87      | В6       | 122     | PD6                                   | I/O      | FT            | (1)   | EVENTOUT, TIM2_CH4,<br>USART2_RX, FMC_NWAIT                                                                             | -                    |
| -      | 88      | A5       | 123     | PD7                                   | I/O      | FT            | (1)   | EVENTOUT, TIM2_CH3,<br>USART2_CK,<br>FMC_NE1/FMC_NCE2                                                                   | -                    |
| -      | -       | -        | 124     | PG9                                   | I/O      | FT            | (1)   | EVENTOUT,<br>FMC_NE2/FMC_NCE3                                                                                           | -                    |
| -      | -       | -        | 125     | PG10                                  | I/O      | FT            | (1)   | EVENTOUT,<br>FMC_NCE4_1/FMC_NE3                                                                                         | -                    |
| -      | -       | -        | 126     | PG11                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_NCE4_2                                                                                                    | -                    |
| -      | -       | -        | 127     | PG12                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_NE4                                                                                                       | -                    |
| -      | -       | -        | 128     | PG13                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A24                                                                                                       | -                    |
| -      | -       | -        | 129     | PG14                                  | I/O      | FT            | (1)   | EVENTOUT, FMC_A25                                                                                                       | -                    |
| -      | -       | -        | 130     | VSS                                   | S        | -             | (1)   | -                                                                                                                       | -                    |
| -      | -       | -        | 131     | VDD                                   | S        | -             | (1)   | -                                                                                                                       | -                    |
| -      | -       | -        | 132     | PG15                                  | I/O      | FT            | (1)   | EVENTOUT                                                                                                                | -                    |
| 55     | 89      | A8       | 133     | PB3                                   | I/O      | FT            | _     | JTDO-TRACESWO, TIM2_CH2, TIM4_ETR, TSC_G5_IO1, SPI1_SCK, SPI3_SCK/I2S3_CK, USART2_TX, TIM3_ETR, EVENTOUT                | -                    |
| 56     | 90      | A7       | 134     | PB4                                   | I/O      | FT            | _     | JTRST, TIM16_CH1,<br>TIM3_CH1, TSC_G5_IO2,<br>SPI1_MISO,<br>SPI3_MISO/I2S3ext_SD,<br>USART2_RX, TIM17_BKIN,<br>EVENTOUT | -                    |

Table 13. STM32F302xD/E pin definitions (continued)

|        | Pin n   | umbe     | r       |                                       |          |               |       |                                                                                                                      | ,                    |
|--------|---------|----------|---------|---------------------------------------|----------|---------------|-------|----------------------------------------------------------------------------------------------------------------------|----------------------|
| LQFP64 | LQFP100 | UFBGA100 | LQFP144 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Notes | Alternate functions                                                                                                  | Additional functions |
| 57     | 91      | C5       | 135     | PB5                                   | I/O      | FTf           | -     | TIM16_BKIN, TIM3_CH2,<br>I2C1_SMBAI, SPI1_MOSI,<br>SPI3_MOSI/I2S3_SD,<br>USART2_CK, I2C3_SDA,<br>TIM17_CH1, EVENTOUT | -                    |
| 58     | 92      | B5       | 136     | PB6                                   | I/O      | FTf           | -     | TIM16_CH1N, TIM4_CH1,<br>TSC_G5_IO3, I2C1_SCL,<br>USART1_TX, EVENTOUT                                                | -                    |
| 59     | 93      | B4       | 137     | PB7                                   | I/O      | FTf           | -     | TIM17_CH1N, TIM4_CH2,<br>TSC_G5_IO4, I2C1_SDA,<br>USART1_RX, TIM3_CH4,<br>FMC_NADV, EVENTOUT                         | -                    |
| 60     | 94      | A4       | 138     | воото                                 | I        | -             | -     | -                                                                                                                    | -                    |
| 61     | 95      | A3       | 139     | PB8                                   | I/O      | FTf           | -     | TIM16_CH1, TIM4_CH3,<br>TSC_SYNC, I2C1_SCL,<br>USART3_RX,<br>COMP1_OUT, CAN_RX,<br>TIM1_BKIN, EVENTOUT               | -                    |
| 62     | 96      | В3       | 140     | PB9                                   | I/O      | FTf           | -     | TIM17_CH1, TIM4_CH4,<br>I2C1_SDA, IR-OUT,<br>USART3_TX, COMP2_OUT,<br>CAN_TX, EVENTOUT                               | -                    |
| -      | 97      | С3       | 141     | PE0                                   | I/O      | FT            | (1)   | EVENTOUT, TIM4_ETR,<br>TIM16_CH1, USART1_TX,<br>FMC_NBL0                                                             | -                    |
| -      | 98      | A2       | 142     | PE1                                   | I/O      | FT            | (1)   | EVENTOUT, TIM17_CH1,<br>USART1_RX, FMC_NBL1                                                                          | -                    |
| 63     | 99      | E3       | 143     | VSS                                   | S        |               | -     | -                                                                                                                    | -                    |
| 64     | 100     | C4       | 144     | VDD                                   | S        |               | -     | -                                                                                                                    | -                    |

<sup>1.</sup> Function availability depends on the chosen device.

After the first backup domain power-up, PC13, PC14 and PC15 operate as GPIOs. Their function then depends on the content of the Backup registers which is not reset by the main reset. For details on how to manage these GPIOs, refer to the Battery backup domain and BKP register description sections in the RM0316 reference manual.

3. The VREF+ functionality is not available on the 64-pin package. In this package, the VREF+ is internally connected to VDDA.



PC13, PC14 and PC15 are supplied through the power switch. Since the switch sinks only a limited amount of current (3 mA), the use of GPIO PC13 to PC15 in output mode is limited:

 The speed should not exceed 2 MHz with a maximum load of 30 pF
 These GPIOs must not be used as current sources (e.g. to drive an LED)

4. These GPIOs offer a reduced touch sensing sensitivity. It is thus recommended to use them as sampling capacitor I/O.



Table 14. STM32F302xD/E alternate function mapping

|        |      | AF0           | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15         |
|--------|------|---------------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|--------------|
| 1      | Port | SYS_AF        | TIM2/15/<br>16/17/E<br>VENT | 12C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | 12C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT        |
|        | PA0  | -             | TIM2_<br>CH1/TIM<br>2_ETR   | -                                           | TSC_G1<br>_IO1   | -                           | -                                                              | -                                                  | USART2_<br>CTS                     | COMP1_<br>OUT                  |                   | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA1  | RTC_<br>REFIN | TIM2_<br>CH2                | -                                           | TSC_G1<br>_IO2   | -                           | -                                                              | -                                                  | USART2_<br>RTS                     | -                              | TIM15_<br>CH1N    | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA2  | -             | TIM2_<br>CH3                | -                                           | TSC_G1<br>_IO3   | -                           | -                                                              | -                                                  | USART2_<br>TX                      | COMP2_<br>OUT                  | TIM15_<br>CH1     | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA3  | -             | TIM2_<br>CH4                | -                                           | TSC_G1<br>_IO4   | -                           | -                                                              | -                                                  | USART2_<br>RX                      | -                              | TIM15_<br>CH2     | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
| Port A | PA4  | -             |                             | TIM3_<br>CH2                                | TSC_G2<br>_IO1   | -                           | SPI1_NSS                                                       | SPI3_NSS<br>/I2S3_WS                               | USART2_<br>CK                      | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA5  | -             | TIM2_<br>CH1/TIM<br>2_ETR   | -                                           | TSC_G2<br>_IO2   | -                           | SPI1_SCK                                                       | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA6  | -             | TIM16_<br>CH1               | TIM3_<br>CH1                                | TSC_G2<br>_IO3   | -                           | SPI1_<br>MISO                                                  | TIM1_<br>BKIN                                      | -                                  | COMP1_<br>OUT                  | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA7  | -             | TIM17_<br>CH1               | TIM3_<br>CH2                                | TSC_G2<br>_IO4   | -                           | SPI1_<br>MOSI                                                  | TIM1_<br>CH1N                                      | -                                  | -                              | -                 |                   | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA8  | MCO           | -                           | -                                           | I2C3_<br>SCL     | I2C2_<br>SMBAL              | I2S2_<br>MCK                                                   | TIM1_<br>CH1                                       | USART1_<br>CK                      | -                              | -                 | TIM4_<br>ETR      | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PA9  | -             | -                           | I2C3_<br>SMBAL                              | TSC_G4<br>_IO1   | I2C2_SCL                    | I2S3_<br>MCK                                                   | TIM1_<br>CH2                                       | USART1_<br>TX                      | -                              | TIM15_<br>BKIN    | TIM2_<br>CH3      | -      | -                 | -    | -    | EVENT<br>OUT |

DocID026900 Rev 1

|          |      |                       |                             | -                                           | Table 14         | . STM32                     | F302xD/I                                                       | E alterna                                          | te functi                          | on mapp                        | ing (con          | tinued            | )            |                   |      |      |              |
|----------|------|-----------------------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------------|-------------------|------|------|--------------|
|          |      | AF0                   | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11         | AF12              | AF13 | AF14 | AF15         |
| F        | Port | SYS_AF                | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8       | SDIO/FM<br>C/TIM1 | -    | -    | EVENT        |
|          | PA10 | -                     | TIM17_<br>BKIN              | -                                           | TSC_G4<br>_IO2   | I2C2_SDA                    | SPI2_MIS<br>O/I2S2ext<br>_SD                                   | TIM1_<br>CH3                                       | USART1_<br>RX                      | COMP6_<br>OUT                  | -                 | TIM2_<br>CH4      | -            | -                 | -    | -    | EVENT<br>OUT |
|          | PA11 | -                     | -                           | -                                           | -                | -                           | SPI2_MO<br>SI/I2S2_<br>SD                                      | TIM1_<br>CH1N                                      | USART1_<br>CTS                     | COMP1_<br>OUT                  | CAN_RX            | TIM4_<br>CH1      | TIM1_<br>CH4 | TIM1_<br>BKIN2    | -    | -    | EVENT<br>OUT |
| Port A   | PA12 | -                     | TIM16_<br>CH1               | -                                           | -                | -                           | I2SCKIN                                                        | TIM1_<br>CH2N                                      | USART1_<br>RTS                     | COMP2_<br>OUT                  | CAN_TX            | TIM4_<br>CH2      | TIM1_<br>ETR | -                 | -    | -    | EVENT<br>OUT |
| <u> </u> | PA13 | SWDIO-<br>JTMS        | TIM16_<br>CH1N              | -                                           | TSC_G4<br>_IO3   | -                           | IR-OUT                                                         | -                                                  | USART3_<br>CTS                     | -                              | -                 | TIM4_<br>CH3      | -            | -                 | -    | -    | EVENT<br>OUT |
|          | PA14 | SWCLK-<br>JTCK        | -                           | -                                           | TSC_G4<br>_IO4   | I2C1_SDA                    | -                                                              | TIM1_<br>BKIN                                      | USART2_<br>TX                      | -                              | -                 | -                 | -            | -                 | -    | -    | EVENT<br>OUT |
|          | PA15 | JTDI                  | TIM2_<br>CH1/TIM<br>2_ETR   | _                                           | TSC_<br>SYNC     | I2C1_SCL                    | SPI1_NSS                                                       | SPI3_NSS<br>/I2S3_WS                               | USART2_<br>RX                      | -                              | TIM1_<br>BKIN     | -                 | -            | -                 | -    | -    | EVENT<br>OUT |
|          | PB0  | -                     | -                           | TIM3_<br>CH3                                | TSC_G3<br>_IO2   | -                           | -                                                              | TIM1_<br>CH2N                                      | -                                  | -                              | -                 | -                 | -            | -                 | -    | -    | EVENT<br>OUT |
| <b>~</b> | PB1  | -                     | -                           | TIM3_<br>CH4                                | TSC_G3<br>_IO3   | -                           | -                                                              | TIM1_<br>CH3N                                      | -                                  | COMP4_<br>OUT                  | -                 | -                 | -            | -                 | -    | -    | EVENT<br>OUT |
| Port B   | PB2  | -                     | -                           | -                                           | TSC_G3<br>_IO4   | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -            | -                 | -    | -    | EVENT<br>OUT |
|          | PB3  | JTDO-<br>TRACES<br>WO | TIM2_<br>CH2                | TIM4_<br>ETR                                | TSC_G5<br>_IO1   | -                           | SPI1_SCK                                                       | SPI3_SCK<br>/I2S3_CK                               | USART2_<br>TX                      | -                              | -                 | TIM3_<br>ETR      | -            | -                 | -    | -    | EVENT<br>OUT |





# Table 14. STM32F302xD/E alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15         |
|--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|--------------|
|        | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT        |
|        | PB4  | JTRST  | TIM16_<br>CH1               | TIM3_<br>CH1                                | TSC_G5<br>_IO2   | -                           | SPI1_<br>MISO                                                  | SPI3_MIS<br>O/I2S3ext<br>_SD                       | USART2_<br>RX                      | -                              | -                 | TIM17_<br>BKIN    | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB5  | -      | TIM16_<br>BKIN              | TIM3_<br>CH2                                | -                | I2C1_<br>SMBAI              | SPI1_<br>MOSI                                                  | SPI3_MO<br>SI/I2S3_<br>SD                          | USART2_<br>CK                      | I2C3_SDA                       | -                 | TIM17_<br>CH1     | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB6  | -      | TIM16_<br>CH1N              | TIM4_<br>CH1                                | TSC_G5<br>_IO3   | I2C1_SCL                    | -                                                              | -                                                  | USART1_<br>TX                      | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB7  | -      | TIM17_<br>CH1N              | TIM4_<br>CH2                                | TSC_G5<br>_IO4   | I2C1_SDA                    | -                                                              | -                                                  | USART1_<br>RX                      | -                              | -                 | TIM3_<br>CH4      | -      | FMC_<br>NADV      | -    | -    | EVENT<br>OUT |
| Port B | PB8  | -      | TIM16_<br>CH1               | TIM4_<br>CH3                                | TSC_<br>SYNC     | I2C1_SCL                    | -                                                              | -                                                  | USART3_<br>RX                      | COMP1_<br>OUT                  | CAN_RX            | -                 | -      | TIM1_<br>BKIN     | -    | -    | EVENT<br>OUT |
| Por    | PB9  | -      | TIM17_<br>CH1               | TIM4_<br>CH4                                | -                | I2C1_SDA                    | -                                                              | IR-OUT                                             | USART3_<br>TX                      | COMP2_<br>OUT                  | CAN_TX            | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB10 | -      | TIM2_<br>CH3                | -                                           | TSC_<br>SYNC     | -                           | -                                                              | -                                                  | USART3_<br>TX                      | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB11 | -      | TIM2_<br>CH4                | -                                           | TSC_G6<br>_IO1   | -                           | -                                                              | -                                                  | USART3_<br>RX                      | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB12 | -      | -                           | -                                           | TSC_G6<br>_IO2   | I2C2_<br>SMBAL              | SPI2_NSS<br>/I2S2_WS                                           | TIM1_<br>BKIN                                      | USART3_<br>CK                      | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PB13 | -      | -                           | -                                           | TSC_G6<br>_IO3   | -                           | SPI2_SCK<br>/I2S2_CK                                           | TIM1_<br>CH1N                                      | USART3_<br>CTS                     | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |

52/176

|        |      |               |                             |                                             | Table 14         | . STM32                     | F302xD/E                                                       | E alterna                                          | te functi                          | on mapp                        | ing (con          | tinued)           |        |                   |      |      |              |
|--------|------|---------------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|--------------|
|        |      | AF0           | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15         |
| ı      | Port | SYS_AF        | TIM2/15/<br>16/17/E<br>VENT | 12C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT        |
|        | PB14 | -             | TIM15_<br>CH1               | -                                           | TSC_G6<br>_IO4   | -                           | SPI2_MIS<br>O/I2S2ext<br>_SD                                   | TIM1_<br>CH2N                                      | USART3_<br>RTS                     | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
| Port B | PB15 | RTC_<br>REFIN | TIM15_<br>CH2               | TIM15_<br>CH1N                              | -                | TIM1_<br>CH3N               | SPI2_MO<br>SI/I2S2_S<br>D                                      | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | EVENT<br>OUT |
|        | PC0  | -             | EVENT<br>OUT                | TIM1_<br>CH1                                | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC1  | -             | EVENT<br>OUT                | TIM1_<br>CH2                                | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC2  | -             | EVENT<br>OUT                | TIM1_<br>CH3                                | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC3  | -             | EVENT<br>OUT                | TIM1_<br>CH4                                | -                | -                           | -                                                              | TIM1_<br>BKIN2                                     | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
| tc     | PC4  | -             | EVENT<br>OUT                | TIM1_<br>ETR                                | -                | -                           | -                                                              | -                                                  | USART1_<br>TX                      | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
| Port C | PC5  | -             | EVENT<br>OUT                | TIM15_<br>BKIN                              | TSC_G3<br>_IO1   | -                           | -                                                              | -                                                  | USART1_<br>RX                      | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC6  | -             | EVENT<br>OUT                | TIM3_<br>CH1                                | -                | -                           | -                                                              | I2S2_<br>MCK                                       | COMP6_<br>OUT                      | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC7  | -             | EVENT<br>OUT                | TIM3_<br>CH2                                | -                | -                           | -                                                              | I2S3_<br>MCK                                       | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC8  | -             | EVENT<br>OUT                | TIM3_<br>CH3                                | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |
|        | PC9  | -             | EVENT<br>OUT                | TIM3_<br>CH4                                | I2C3_<br>SDA     | -                           | I2SCKIN                                                        | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -            |





Table 14. STM32F302xD/E alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|-------|
|        | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | I2C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    |      | EVENT |
|        | PC10 | -      | EVENT<br>OUT                | -                                           | -                | -                           | UART4_<br>TX                                                   | SPI3_SCK<br>/I2S3_CK                               | USART3_<br>TX                      | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
|        | PC11 | -      | EVENT<br>OUT                | -                                           | -                | -                           | UART4_<br>RX                                                   | SPI3_MIS<br>O/I2S3ext<br>_SD                       | USART3_<br>RX                      | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
| Port C | PC12 | -      | EVENT<br>OUT                | -                                           | -                | -                           | UART5_<br>TX                                                   | SPI3_MO<br>SI/I2S3_<br>SD                          | USART3_<br>CK                      | -                              | -                 | -                 | -      | -                 | -    | 1    | -     |
|        | PC13 | -      | EVENT<br>OUT                | -                                           | -                | TIM1_<br>CH1N               | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
|        | PC14 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
|        | PC15 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
|        | PD0  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | CAN_RX                             | -                              | -                 | -                 | -      | FMC_D2            | -    | -    | -     |
|        | PD1  | -      | EVENT<br>OUT                | -                                           | -                | -                           |                                                                | -                                                  | CAN_TX                             | -                              | -                 | -                 | -      | FMC_D3            | -    | -    | -     |
| Port D | PD2  | -      | EVENT<br>OUT                | TIM3_<br>ETR                                | -                | -                           | UART5_<br>RX                                                   | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
| ď      | PD3  | -      | EVENT<br>OUT                | TIM2_CH<br>1/TIM2_<br>ETR                   | -                | -                           | -                                                              | -                                                  | USART2_<br>CTS                     | -                              | -                 | -                 | -      | FMC_<br>CLK       | -    | -    | -     |
|        | PD4  | -      | EVENT<br>OUT                | TIM2_<br>CH2                                | -                | -                           | -                                                              | -                                                  | USART2_<br>RTS                     | -                              | -                 | -                 | -      | FMC_<br>NOE       | -    | ı    | -     |

AF0

SYS\_AF

Port

PD5

PD6

PD7

PD8

PD9

PD10

PD11

PD12

PD13

PD14

PD15

AF1

TIM2/15/ 16/17/E VENT

**EVENT** 

OUT

**EVENT** 

OUT

**EVENT** 

OUT

**EVENT** 

OUT

OUT

**EVENT** 

OUT

**EVENT** 

OUT

**EVENT** 

OUT

EVENT OUT

**EVENT** 

OUT

**EVENT** 

OUT

TIM4\_

CH1

TIM4\_ CH2

TIM4\_

CH3

TIM4\_

CH4

TSC\_G8 \_IO1

TSC\_G8 \_IO2

TSC\_G8 \_IO3

TSC\_G8 \_IO4 FMC\_

D15

FMC\_

A16

FMC\_ A17

FMC\_

A18

FMC\_D0

FMC\_D1

Pinouts and pin description

|   | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12                     | AF13 | AF14 | AF15  |
|---|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------------|------|------|-------|
| , | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1        | -    | -    | EVENT |
|   | -                                           | -                | -                           | -                                                              | -                                                  | USART2_<br>TX                      | -                              | -                 | -                 | -      | FMC_<br>NWE              | -    | -    | -     |
|   | TIM2_<br>CH4                                | -                | -                           | -                                                              | -                                                  | USART2_<br>RX                      | -                              | -                 | -                 | -      | FMC_<br>NWAIT            | -    | -    | -     |
|   | TIM2_<br>CH3                                | -                | -                           | -                                                              | -                                                  | USART2_<br>CK                      | -                              | -                 | -                 | -      | FMC_NE<br>1/FMC_<br>NCE2 | -    | -    | -     |
|   | -                                           | -                | -                           | -                                                              | -                                                  | USART3_<br>TX                      | -                              | -                 | -                 | -      | FMC_<br>D13              | -    | -    | -     |
|   | -                                           | -                | -                           | -                                                              | -                                                  | USART3_<br>RX                      | -                              | -                 | -                 | -      | FMC_<br>D14              | -    | -    | -     |

USART3\_

CK

USART3\_

CTS

USART3\_ RTS

SPI2\_NSS





Table 14. STM32F302xD/E alternate function mapping (continued)

|        |      | AF0     | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15  |
|--------|------|---------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|-------|
|        | Port | SYS_AF  | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT |
|        | PE0  | -       | EVENT<br>OUT                | TIM4_<br>ETR                                | -                | TIM16_<br>CH1               | -                                                              | -                                                  | USART1_<br>TX                      | -                              | -                 | -                 | -      | FMC_<br>NBL0      | -    | -    | -     |
|        | PE1  | -       | EVENT<br>OUT                | -                                           | -                | TIM17_<br>CH1               | -                                                              | -                                                  | USART1_<br>RX                      | -                              | -                 | -                 | -      | FMC_<br>NBL1      | -    | -    | -     |
|        | PE2  | TRACECK | EVENT<br>OUT                | TIM3_<br>CH1                                | TSC_G7<br>_IO1   | -                           | SPI4_SCK                                                       | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A23       | -    | -    | -     |
|        | PE3  | TRACED0 | EVENT<br>OUT                | TIM3_<br>CH2                                | TSC_G7<br>_IO2   | -                           | SPI4_NSS                                                       | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A19       | -    | -    | -     |
|        | PE4  | TRACED1 | EVENT<br>OUT                | TIM3_<br>CH3                                | TSC_G7<br>_IO3   | -                           | SPI4_NSS                                                       | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A20       | -    | -    | -     |
| Port E | PE5  | TRACED2 | EVENT<br>OUT                | TIM3_<br>CH4                                | TSC_G7<br>_IO4   | -                           | SPI4_<br>MISO                                                  | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A21       | -    | -    | -     |
| Por    | PE6  | TRACED3 | EVENT<br>OUT                | -                                           | -                | -                           | SPI4_<br>MOSI                                                  | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A22       | -    | -    | -     |
|        | PE7  | -       | EVENT<br>OUT                | TIM1_<br>ETR                                | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_D4            | -    | -    | -     |
|        | PE8  | -       | EVENT<br>OUT                | TIM1_<br>CH1N                               | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_D5            | -    | -    | -     |
|        | PE9  | -       | EVENT<br>OUT                | TIM1_<br>CH1                                | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_D6            | -    | -    | -     |
|        | PE10 | -       | EVENT<br>OUT                | TIM1_<br>CH2N                               | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | ī                 |        | FMC_D7            | -    | -    | -     |
|        | PE11 | -       | EVENT<br>OUT                | TIM1_<br>CH2                                | -                |                             | SPI4_NSS                                                       |                                                    |                                    | -                              |                   | -                 |        | FMC_D8            | -    | -    | -     |

DocID026900 Rev 1

|        |      |        |                             |                                             | Table 14         | . STM32                     | F302xD/I                                                       | E alterna                                          | te functi                          | on mapp                        | ing (con          | tinued)           |        |                   |      |      |       |
|--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|-------|
|        |      | AF0    | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15  |
| 1      | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT |
|        | PE12 | -      | EVENT<br>OUT                | TIM1_<br>CH3N                               | -                | -                           | SPI4_SCK                                                       | -                                                  | -                                  | -                              | -                 | -                 | ı      | FMC_D9            | -    | -    | ı     |
| Port E | PE13 | -      | EVENT<br>OUT                | TIM1_<br>CH3                                | -                | -                           | SPI4_<br>MISO                                                  | -                                                  | -                                  | -                              | -                 | -                 | 1      | FMC_<br>D10       | -    | -    | -     |
| Po     | PE14 | -      | EVENT<br>OUT                | TIM1_<br>CH4                                | -                | -                           | SPI4_<br>MOSI                                                  | TIM1_<br>BKIN2                                     | -                                  | -                              | -                 | -                 | ı      | FMC_<br>D11       | -    | -    | -     |
|        | PE15 | -      | EVENT<br>OUT                | TIM1_<br>BKIN                               | -                | -                           | -                                                              | -                                                  | USART3_<br>RX                      | -                              | -                 | -                 | ı      | FMC_<br>D12       | -    | -    | ı     |
|        | PF0  | -      | EVENT<br>OUT                | -                                           | -                | I2C2_SDA                    | SPI2_NSS<br>/I2S2_WS                                           | TIM1_<br>CH3N                                      | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
|        | PF1  | -      | EVENT<br>OUT                | -                                           | -                | I2C2_SCL                    | SPI2_SCK<br>/I2S2_CK                                           | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
|        | PF2  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A2            | -    | -    | -     |
| Port F | PF3  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A3            | -    | -    | -     |
|        | PF4  | -      | EVENT<br>OUT                | COMP1_<br>OUT                               | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A4            | -    | -    | -     |
|        | PF5  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | ı      | FMC_A5            | -    | -    | -     |
|        | PF6  | -      | EVENT<br>OUT                | TIM4_<br>CH4                                | -                | I2C2_SCL                    | -                                                              | -                                                  | USART3_<br>RTS                     | -                              | -                 | -                 | ı      | FMC_<br>NIORD     | -    | -    | -     |
|        | PF7  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>NREG      | -    | -    | -     |





Table 14. STM32F302xD/E alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|-------|
| 1      | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT |
|        | PF8  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>NIOWR     | -    | -    | -     |
|        | PF9  | -      | EVENT<br>OUT                | -                                           | TIM15_<br>CH1    | -                           | SPI2_SCK                                                       | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_CD            | -    | -    | -     |
|        | PF10 | -      | EVENT<br>OUT                | -                                           | TIM15_<br>CH2    | -                           | SPI2_SCK                                                       | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>INTR      | -    | -    | -     |
| 上      | PF11 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |
| Port F | PF12 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A6            | -    | -    | -     |
|        | PF13 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A7            | -    | -    | -     |
|        | PF14 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A8            | -    | -    | -     |
|        | PF15 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A9            | -    | -    | -     |
|        | PG0  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A10       | -    | -    | -     |
|        | PG1  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 |        | FMC_<br>A11       | -    | -    | -     |
| Port G | PG2  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 |        | FMC_<br>A12       | -    | -    | -     |
|        | PG3  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 |        | FMC_<br>A13       | -    | -    | -     |
|        | PG4  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A14       | -    | -    | -     |

58/176

-

|        |      |        |                             | _                                           | Table 14         | . STM32                     | F302xD/E                                                       | E alterna                                          | te functi                          | on mapp                        | ing (con          | tinued)           |        |                                |      |      |       |
|--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|--------------------------------|------|------|-------|
|        |      | AF0    | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12                           | AF13 | AF14 | AF15  |
| ı      | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1              | -    | •    | EVENT |
|        | PG5  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>A15                    | -    | -    | -     |
|        | PG6  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>INT2                   | -    | -    | -     |
|        | PG7  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>INT3                   | -    | -    | -     |
|        | PG8  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                              | -    | -    | -     |
|        | PG9  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_NE<br>2/FMC_<br>NCE3       | -    | -    | -     |
| Port G | PG10 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>NCE4_1/<br>FMC_<br>NE3 | -    | -    | -     |
|        | PG11 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>NCE4_2                 | -    | 1    | -     |
|        | PG12 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_<br>NE4                    | -    | -    | -     |
|        | PG13 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 |                   | -      | FMC_<br>A24                    | -    | -    | -     |
|        | PG14 | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 |                   | -      | FMC_<br>A25                    | -    | -    | -     |



PG15

EVENT OUT



Table 14. STM32F302xD/E alternate function mapping (continued)

|        |      | AF0    | AF1                         | AF2                                         | AF3              | AF4                         | AF5                                                            | AF6                                                | AF7                                | AF8                            | AF9               | AF10              | AF11   | AF12              | AF13 | AF14 | AF15  |
|--------|------|--------|-----------------------------|---------------------------------------------|------------------|-----------------------------|----------------------------------------------------------------|----------------------------------------------------|------------------------------------|--------------------------------|-------------------|-------------------|--------|-------------------|------|------|-------|
| ı      | Port | SYS_AF | TIM2/15/<br>16/17/E<br>VENT | I2C3/TIM1<br>/2/3/4/8/20<br>/15/GPCO<br>MP1 | 12C3//15/<br>TSC | I2C1/2/TI<br>M1/8/16/1<br>7 | SPI1/SPI2<br>/I2S2/SPI3<br>/I2S3/SPI4<br>/UART4/5/<br>Infrared | SPI2/I2S2/<br>SPI3/I2S3/<br>TIM1/8/20/<br>Infrared | USART1/<br>2/3/CAN/<br>GPCOMP<br>6 | I2C3/GPC<br>OMP1/2/3/<br>4/5/6 | CAN/TIM1<br>/8/15 | TIM2/3/<br>4/8/17 | TIM1/8 | SDIO/FM<br>C/TIM1 | -    | -    | EVENT |
|        | PH0  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A0            | -    | -    | -     |
| Port H | PH1  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | FMC_A1            | -    | -    | -     |
|        | PH2  | -      | EVENT<br>OUT                | -                                           | -                | -                           | -                                                              | -                                                  | -                                  | -                              | -                 | -                 | -      | -                 | -    | -    | -     |

# 5 Memory mapping

0x5000 07FF 0xFFFF FFFF AHB3 Cortex-M4 0x5000 0000 with FPU 7 Reserved Internal Peripherals 0x4800 1800 0xE000 0000 AHB2 0x4800 0000 6 Reserved 0xC000 0000 0x4002 43FF AHB1 0x4002 0000 5 Reserved 0x4001 6C00 0xA000 1000 APB2 FMC control registers 0x4001 0000 0xA000 0000 Reserved **FMC** 0x4000 A000 4 bank 3 and APB1 bank 4 0x4000 0000 0x8000 0000 **FMC** 3 bank 1 and 0x1FFF FFFF bank 2 Option bytes 0x6000 0000 0x1FFF F800 System memory 2 0x1FFF D800 Reserved 0x1000 2000 Peripherals 0x4000 0000 Reserved 0x1000 0000 1 Reserved 0x0804 0000 0x2000 0000 **SRAM** Flash memory 0000 0080x0 0 CODE Reserved 0x0008 0000 Flash, system 0x0000 0000 memory or SRAM, depending on BOOT configuration 0x0000 0000 Reserved MSv35576V1

Figure 8. STM32F302xD/E memory map



Table 15. Memory map, peripheral register boundary addresses

| Bus   | Boundary address          | Size<br>(bytes) | Peripheral            |
|-------|---------------------------|-----------------|-----------------------|
|       | 0xA000 0000 - 0xA000 0FFF | 4 K             | FMC control registers |
| AHB4  | 0x8000 0000 - 0x9FFF FFFF | 512 M           | FMC Banks 3 and 4     |
|       | 0x6000 0000 - 0x7FFF FFFF | 512 M           | FMC Banks 1 and 2     |
|       | 0x5000 0400 - 0x5FFF FFFF | ~384 M          | Reserved              |
| AHB3  | 0x5000 0000 - 0x5000 03FF | 1 K             | ADC1 - ADC2           |
|       | 0x4800 2000 - 0x4FFF FFFF | ~132 M          | Reserved              |
|       | 0x4800 1C00 - 0x4800 1FFF | 1 K             | GPIOH                 |
|       | 0x4800 1800 - 0x4800 1BFF | 1 K             | GPIOG                 |
|       | 0x4800 1400 - 0x4800 17FF | 1 K             | GPIOF                 |
| AHB2  | 0x4800 1000 - 0x4800 13FF | 1 K             | GPIOE                 |
| ALIDZ | 0x4800 0C00 - 0x4800 0FFF | 1 K             | GPIOD                 |
|       | 0x4800 0800 - 0x4800 0BFF | 1 K             | GPIOC                 |
|       | 0x4800 0400 - 0x4800 07FF | 1 K             | GPIOB                 |
|       | 0x4800 0000 - 0x4800 03FF | 1 K             | GPIOA                 |
|       | 0x4002 4400 - 0x47FF FFFF | ~128 M          | Reserved              |
|       | 0x4002 4000 - 0x4002 43FF | 1 K             | TSC                   |
|       | 0x4002 3400 - 0x4002 3FFF | 3 K             | Reserved              |
|       | 0x4002 3000 - 0x4002 33FF | 1 K             | CRC                   |
|       | 0x4002 2400 - 0x4002 2FFF | 3 K             | Reserved              |
| AHB1  | 0x4002 2000 - 0x4002 23FF | 1 K             | Flash interface       |
| ALIDI | 0x4002 1400 - 0x4002 1FFF | 3 K             | Reserved              |
|       | 0x4002 1000 - 0x4002 13FF | 1 K             | RCC                   |
|       | 0x4002 0800 - 0x4002 0FFF | 2 K             | Reserved              |
|       | 0x4002 0400 - 0x4002 07FF | 1 K             | DMA2                  |
|       | 0x4002 0000 - 0x4002 03FF | 1 K             | DMA1                  |
|       | 0x4001 8000 - 0x4001 FFFF | 32 K            | Reserved              |

Table 15. Memory map, peripheral register boundary addresses (continued)

| Bus  | Boundary address          | Size<br>(bytes) | Peripheral            |
|------|---------------------------|-----------------|-----------------------|
|      | 0x4001 4C00 - 0x4001 7FFF | 13 K            | Reserved              |
|      | 0x4001 4800 - 0x4001 4BFF | 1 K             | TIM17                 |
|      | 0x4001 4400 - 0x4001 47FF | 1 K             | TIM16                 |
|      | 0x4001 4000 - 0x4001 43FF | 1 K             | TIM15                 |
|      | 0x4001 3C00 - 0x4001 3FFF | 1 K             | SPI4                  |
| APB2 | 0x4001 3800 - 0x4001 3BFF | 1 K             | USART1                |
|      | 0x4001 3400 - 0x4001 37FF | 1 K             | Reserved              |
|      | 0x4001 3000 - 0x4001 33FF | 1 K             | SPI1                  |
|      | 0x4001 2C00 - 0x4001 2FFF | 1 K             | TIM1                  |
|      | 0x4001 0800 - 0x4001 2BFF | 9 K             | Reserved              |
|      | 0x4001 0400 - 0x4001 07FF | 1 K             | EXTI                  |
|      | 0x4001 0000 - 0x4001 03FF | 1 K             | SYSCFG + COMP + OPAMP |
|      | 0x4000 7C00 - 0x4000 FFFF | 32 K            | Reserved              |

Table 15. Memory map, peripheral register boundary addresses (continued)

| Bus  | Boundary address          | Size<br>(bytes) | Peripheral    |
|------|---------------------------|-----------------|---------------|
|      | 0x4000 7800 - 0x4000 7BFF | 1 K             | 12C3          |
|      | 0x4000 7400 - 0x4000 77FF | 1 K             | DAC           |
|      | 0x4000 7000 - 0x4000 73FF | 1 K             | PWR           |
|      | 0x4000 6800 - 0x4000 6FFF | 2 K             | Reserved      |
|      | 0x4000 6400 - 0x4000 67FF | 1 K             | bxCAN         |
|      | 0x4000 6000 - 0x4000 63FF | 1 K             | USB/CAN SRAM  |
|      | 0x4000 5C00 - 0x4000 5FFF | 1 K             | USB device FS |
|      | 0x4000 5800 - 0x4000 5BFF | 1 K             | 12C2          |
|      | 0x4000 5400 - 0x4000 57FF | 1 K             | I2C1          |
|      | 0x4000 5000 - 0x4000 53FF | 1 K             | UART5         |
|      | 0x4000 4C00 - 0x4000 4FFF | 1 K             | UART4         |
|      | 0x4000 4800 - 0x4000 4BFF | 1 K             | USART3        |
|      | 0x4000 4400 - 0x4000 47FF | 1 K             | USART2        |
| APB1 | 0x4000 4000 - 0x4000 43FF | 1 K             | I2S3ext       |
| APDI | 0x4000 3C00 - 0x4000 3FFF | 1 K             | SPI3/I2S3     |
|      | 0x4000 3800 - 0x4000 3BFF | 1 K             | SPI2/I2S2     |
|      | 0x4000 3400 - 0x4000 37FF | 1 K             | I2S2ext       |
|      | 0x4000 3000 - 0x4000 33FF | 1 K             | IWDG          |
|      | 0x4000 2C00 - 0x4000 2FFF | 1 K             | WWDG          |
|      | 0x4000 2800 - 0x4000 2BFF | 1 K             | RTC           |
|      | 0x4000 1800 - 0x4000 27FF | 4 K             | Reserved      |
|      | 0x4000 1000 - 0x4000 13FF | 1 K             | TIM6          |
|      | 0x4000 0C00 - 0x4000 0FFF | 1 K             | Reserved      |
|      | 0x4000 0800 - 0x4000 0BFF | 1 K             | TIM4          |
|      | 0x4000 0400 - 0x4000 07FF | 1 K             | TIM3          |
|      | 0x4000 0000 - 0x4000 03FF | 1 K             | TIM2          |

## 6 Electrical characteristics

### 6.1 Parameter conditions

Unless otherwise specified, all voltages are referenced to V<sub>SS</sub>.

#### 6.1.1 Minimum and maximum values

Unless otherwise specified, the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$  °C and  $T_A = T_A$ max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\sigma$ ).

## 6.1.2 Typical values

Unless otherwise specified, typical data are based on  $T_A = 25$  °C,  $V_{DD} = V_{DDA} = 2.0$  to 3.6 V. They are given only as design guidelines and are not tested.

Typical ADC accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\sigma$ ).

## 6.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 6.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in Figure 9.

### 6.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 10.

DocID026900 Rev 1



## 6.1.6 Power supply scheme

Backup circuitry Power 1.65 - 3.6 V (LSE, RTC, switch Wakeup logic, Backup registers) GP I/Os I/O logic Kernel logic (CPU, digital & memories) 11 x  $V_{\text{DD}}$ Regulator 11 x 100 nF  $11 \times V_{SS}$ + 1 x 4.7 µF  $V_{DDA}$  $V_{\text{DDA}}$ Analog: RCs, 10 nF 10 nF PLL, comparators, OPAMP,  $V_{REF+}$ ADC/DAC + 1 µF  $V_{\mathsf{REF}}$ MS35524V1

Figure 11. Power supply scheme

Dotted lines represent the internal connections on low pin count packages, joining the dedicated supply
pins.

#### Caution:

Each power supply pair ( $V_{DD}/V_{SS}$ ,  $V_{DDA}/V_{SSA}$  etc.) must be decoupled with filtering ceramic capacitors as shown above. These capacitors must be placed as close as possible to, or below the appropriate pins on the underside of the PCB to ensure the good functionality of the device.

# 6.1.7 Current consumption measurement

Figure 12. Current consumption measurement scheme



# 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 16: Voltage characteristics*, *Table 17: Current characteristics*, and *Table 18: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Table 16. Voltage characteristics<sup>(1)</sup>

| Symbol                                             | Ratings                                                                   | Min                                                        | Max                   | Unit      |
|----------------------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------|-----------------------|-----------|
| V <sub>DD</sub> -V <sub>SS</sub>                   | External main supply voltage (including $V_{DDA,\ }V_{BAT}$ and $V_{DD})$ | -0.3                                                       | 4.0                   |           |
| V <sub>DD</sub> -V <sub>DDA</sub>                  | Allowed voltage difference for V <sub>DD</sub> > V <sub>DDA</sub>         | -                                                          | 0.4                   | \ \ \ \ \ |
| V <sub>REF+</sub> -V <sub>DDA</sub> <sup>(2)</sup> | Allowed voltage difference for V <sub>REF+</sub> > V <sub>DDA</sub>       | -                                                          | 0.4                   |           |
|                                                    | Input voltage on FT and FTf pins                                          | V <sub>SS</sub> – 0.3                                      | V <sub>DD</sub> + 4.0 |           |
|                                                    | Input voltage on TTa pins                                                 | V <sub>SS</sub> – 0.3                                      | 4.0                   | ]         |
| V <sub>IN</sub> <sup>(3)</sup>                     | Input voltage on any other pin                                            | V <sub>SS</sub> – 0.3                                      | 4.0                   | V         |
|                                                    | Input voltage on Boot0 pin                                                | 0                                                          | 9                     |           |
| ΔV <sub>DDx</sub>                                  | Variations between different V <sub>DD</sub> power pins                   | -                                                          | 50                    | mV        |
| V <sub>SSX</sub> - V <sub>SS</sub>                 | Variations between all the different ground pins                          | -                                                          | 50                    | ] IIIV    |
| V <sub>ESD(HBM)</sub>                              | Electrostatic discharge voltage (human body model)                        | see Section 6.3.13: Electrical sensitivity characteristics |                       | -         |

All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range. The following relationship must be respected between V<sub>DDA</sub> and V<sub>DD</sub>: V<sub>DDA</sub> must power on before or at the same time as V<sub>DD</sub> in the power up sequence. V<sub>DDA</sub> must be greater than or equal to V<sub>DD</sub>.

<sup>2.</sup>  $V_{REF+}$  must be always lower or equal than  $V_{DDA}$  ( $V_{REF+} \le V_{DDA}$ ). If unused then it must be connected to  $V_{DDA}$ .

<sup>3.</sup> V<sub>IN</sub> maximum must always be respected. Refer to *Table 17: Current characteristics* for the maximum allowed injected current values.

**Table 17. Current characteristics** 

| Symbol                       | Ratings                                                                         | Max.  | Unit |
|------------------------------|---------------------------------------------------------------------------------|-------|------|
| $\Sigma I_{VDD}$             | Total current into sum of all VDD_x power lines (source)                        | 160   |      |
| Σl <sub>VSS</sub>            | Total current out of sum of all VSS_x ground lines (sink)                       | -160  | 1    |
| I <sub>VDD</sub>             | Maximum current into each V <sub>DD_x</sub> power line (source) <sup>(1)</sup>  | 100   | 1    |
| I <sub>VSS</sub>             | Maximum current out of each V <sub>SS_x</sub> ground line (sink) <sup>(1)</sup> | 100   |      |
| I <sub>IO(PIN)</sub>         | Output current sunk by any I/O and control pin                                  | 25    | 1    |
|                              | Output current source by any I/O and control pin                                | -25   | ]    |
| ΣI                           | Total output current sunk by sum of all IOs and control pins <sup>(2)</sup>     | 80    | - mA |
| $\Sigma I_{IO(PIN)}$         | Total output current sourced by sum of all IOs and control pins <sup>(2)</sup>  | -80   |      |
|                              | Injected current on FT, FTf, and B pins <sup>(3)</sup>                          | -5/+0 |      |
| I <sub>INJ(PIN)</sub>        | Injected current on TC and RST pin <sup>(4)</sup>                               | ±5    | 1    |
| ·                            | Injected current on TTa pins <sup>(5)</sup>                                     | ±5    | 1    |
| $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) <sup>(6)</sup>         | ±25   | 1    |

- All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub> and V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.
- 2. This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.
- 3. Positive injection is not possible on these I/Os and does not occur for input voltages lower than the specified maximum value.
- A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 16: Voltage characteristics* for the maximum allowed input voltage values.
- A positive injection is induced by V<sub>IN</sub> > V<sub>DDA</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ</sub>(PIN) must never be exceeded. Refer also to *Table 16: Voltage characteristics* for the maximum allowed input voltage values. Negative injection disturbs the analog performance of the device. See note <sup>(2)</sup> below *Table 81*.
- When several inputs are submitted to a current injection, the maximum ΣI<sub>INJ(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values).

**Table 18. Thermal characteristics** 

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | °C   |
| T <sub>J</sub>   | Maximum junction temperature | 150         | °C   |



# 6.3 Operating conditions

## 6.3.1 General operating conditions

Table 19. General operating conditions

| Symbol             | Parameter                                                                                                    | Conditions                              | Min  | Max                   | Unit  |  |
|--------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|-----------------------|-------|--|
| f <sub>HCLK</sub>  | Internal AHB clock frequency                                                                                 | -                                       | 0    | 72                    |       |  |
| f <sub>PCLK1</sub> | Internal APB1 clock frequency                                                                                | -                                       | 0    | 36                    | MHz   |  |
| f <sub>PCLK2</sub> | Internal APB2 clock frequency                                                                                | -                                       | 0    | 72                    |       |  |
| $V_{DD}$           | Standard operating voltage                                                                                   | -                                       | 2    | 3.6                   | V     |  |
| \/                 | Analog operating voltage (OPAMP and DAC not used)                                                            | Must have a potential                   | 2    | 3.6                   |       |  |
| $V_{DDA}$          | Analog operating voltage (OPAMP and DAC used)                                                                | equal to or higher than V <sub>DD</sub> | 2.4  | 3.6                   | V     |  |
| $V_{BAT}$          | Backup operating voltage                                                                                     | -                                       | 1.65 | 3.6                   | V     |  |
|                    |                                                                                                              | TC I/O                                  | -0.3 | V <sub>DD</sub> +0.3  |       |  |
|                    | I/O input voltage                                                                                            | TTa I/O                                 | -0.3 | V <sub>DDA</sub> +0.3 |       |  |
| $V_{IN}$           |                                                                                                              | FT and FTf I/O <sup>(1)</sup>           | -0.3 | 5.5                   | V     |  |
|                    |                                                                                                              | воото                                   | 0    | 5.5                   |       |  |
|                    |                                                                                                              | LQFP144                                 | -    | 606                   |       |  |
| D                  | Power dissipation at $T_A$ = 85 °C for suffix 6 or $T_A$ = 105 °C for suffix $T_A$ = 105 °C for suffix $T_A$ | LQFP100                                 | -    | 476                   | mW    |  |
| $P_{D}$            |                                                                                                              | UFBGA100                                | -    | 339                   | IIIVV |  |
|                    |                                                                                                              | LQFP64                                  | -    | 435                   |       |  |
|                    | Ambient temperature for 6 suffix version                                                                     | Maximum power dissipation               | -40  | 85                    | °C    |  |
| TA                 | suπix version                                                                                                | Low power dissipation <sup>(3)</sup>    | -40  | 105                   |       |  |
| IA                 | Ambient temperature for 7                                                                                    | Maximum power dissipation               | -40  | 105                   | °C    |  |
|                    | suffix version                                                                                               | Low power dissipation <sup>(3)</sup>    | -40  | 125                   |       |  |
| TJ                 | lunction temperature reces                                                                                   | 6 suffix version                        | -40  | 105                   | °C    |  |
| IJ                 | Junction temperature range                                                                                   | 7 suffix version                        | -40  | 125                   |       |  |

<sup>1.</sup> To sustain a voltage higher than  $V_{DD}$ +0.3 V, the internal pull-up/pull-down resistors must be disabled.

<sup>2.</sup> If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see *Section 7.2: Thermal characteristics*).

<sup>3.</sup> In low power dissipation state, T<sub>A</sub> can be extended to this range as long as T<sub>J</sub> does not exceed T<sub>Jmax</sub> (see *Section 7.2: Thermal characteristics*).

## 6.3.2 Operating conditions at power-up / power-down

The parameters given in *Table 20* are derived from tests performed under the ambient temperature condition summarized in *Table 19*.

Table 20. Operating conditions at power-up / power-down

| Symbol            | Parameter                       | Conditions | Min | Max | Unit  |
|-------------------|---------------------------------|------------|-----|-----|-------|
|                   | V <sub>DD</sub> rise time rate  | -          | 0   | ∞   |       |
| t <sub>VDD</sub>  | V <sub>DD</sub> fall time rate  |            | 20  | ∞   | μs/V  |
|                   | V <sub>DDA</sub> rise time rate |            | 0   | 8   | μ5/ ν |
| t <sub>VDDA</sub> | V <sub>DDA</sub> fall time rate | -          | 20  | 8   |       |

## 6.3.3 Embedded reset and power control block characteristics

The parameters given in *Table 21* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

Table 21. Embedded reset and power control block characteristics

| Symbol                              | Parameter                | Conditions   | Min.               | Тур. | Max. | Unit |
|-------------------------------------|--------------------------|--------------|--------------------|------|------|------|
| V <sub>POR/PDR</sub> <sup>(1)</sup> | V(1) Power on/power down | Falling edge | 1.8 <sup>(2)</sup> | 1.88 | 1.96 | ٧    |
| reset threshold                     | Rising edge              | 1.84         | 1.92               | 2.0  | V    |      |
| V <sub>PDRhyst</sub> <sup>(1)</sup> | PDR hysteresis           | -            | -                  | 40   | -    | mV   |

The PDR detector monitors V<sub>DD</sub> and also V<sub>DDA</sub> (if kept enabled in the option bytes). The POR detector monitors only V<sub>DD</sub>.



<sup>2.</sup> The product behavior is guaranteed by design down to the minimum  $V_{\mbox{POR}/\mbox{PDR}}$  value.

Table 22. Programmable voltage detector characteristics

| Symbol                              | Parameter               | Conditions   | Min <sup>(1)</sup> | Тур  | Max <sup>(1)</sup> | Unit |
|-------------------------------------|-------------------------|--------------|--------------------|------|--------------------|------|
| V                                   | PVD threshold 0         | Rising edge  | 2.1                | 2.18 | 2.26               |      |
| V <sub>PVD0</sub>                   | PVD tillesiloid 0       | Falling edge | 2                  | 2.08 | 2.16               |      |
| V                                   | PVD threshold 1         | Rising edge  | 2.19               | 2.28 | 2.37               |      |
| V <sub>PVD1</sub>                   | PVD tillesiloid i       | Falling edge | 2.09               | 2.18 | 2.27               |      |
| V                                   | PVD threshold 2         | Rising edge  | 2.28               | 2.38 | 2.48               |      |
| V <sub>PVD2</sub>                   | PVD (illeshold 2        | Falling edge | 2.18               | 2.28 | 2.38               |      |
| V                                   | PVD threshold 3         | Rising edge  | 2.38               | 2.48 | 2.58               |      |
| V <sub>PVD3</sub>                   |                         | Falling edge | 2.28               | 2.38 | 2.48               | V    |
| V                                   | PVD threshold 4         | Rising edge  | 2.47               | 2.58 | 2.69               | V    |
| V <sub>PVD4</sub>                   |                         | Falling edge | 2.37               | 2.48 | 2.59               |      |
| V                                   | PVD threshold 5         | Rising edge  | 2.57               | 2.68 | 2.79               |      |
| V <sub>PVD5</sub>                   | PVD threshold 5         | Falling edge | 2.47               | 2.58 | 2.69               |      |
| V                                   | PVD threshold 6         | Rising edge  | 2.66               | 2.78 | 2.9                |      |
| V <sub>PVD6</sub>                   |                         | Falling edge | 2.56               | 2.68 | 2.8                |      |
| V                                   | PVD threshold 7         | Rising edge  | 2.76               | 2.88 | 3                  |      |
| $V_{PVD7}$                          |                         | Falling edge | 2.66               | 2.78 | 2.9                |      |
| V <sub>PVDhyst</sub> <sup>(2)</sup> | PVD hysteresis          | -            | -                  | 100  | -                  | mV   |
| IDD(PVD)                            | PVD current consumption | -            | -                  | 0.15 | 0.26               | μΑ   |

<sup>1.</sup> Data based on characterization results only, not tested in production.

<sup>2.</sup> Guaranteed by design, not tested in production.

### 6.3.4 Embedded reference voltage

The parameters given in *Table 23* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

**Symbol Conditions** Min **Parameter** Max Unit Typ -40 °C < T<sub>A</sub> < +105 °C 1.16 1.2 1.25 V  $V_{REFINT}$ Internal reference voltage 1.24(1) -40 °C < T<sub>A</sub> < +85 °C 1.2 V 1.16 ADC sampling time when reading the internal 2.2 T<sub>S</sub> vrefint μs reference voltage Internal reference voltage 10<sup>(2)</sup>  $V_{DD} = 3 V \pm 10 mV$ spread over the mV  $V_{RERINT}$ temperature range Temperature coefficient  $T_{Coeff}$  $100^{(2)}$ ppm/°C

Table 23. Embedded internal reference voltage

Table 24. Internal reference voltage calibration values

| Calibration value name  | Description                                                        | Memory address            |
|-------------------------|--------------------------------------------------------------------|---------------------------|
| V <sub>REFINT_CAL</sub> | Raw data acquired at temperature of 30 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7BA - 0x1FFF F7BB |

### 6.3.5 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 12: Current consumption measurement scheme*.

All Run-mode current consumption measurements given in this section are performed with a reduced code that gives a consumption equivalent to CoreMark code.

Note: The total current consumption is the sum of  $I_{DD}$  and  $I_{DDA}$ .



<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2.</sup> Guaranteed by design, not tested in production.

## Typical and maximum current consumption

The MCU is placed under the following conditions:

- All I/O pins are in input mode with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load)
- All peripherals are disabled except when explicitly mentioned
- The Flash memory access time is adjusted to the f<sub>HCLK</sub> frequency (0 wait state from 0 to 24 MHz,1 wait state from 24 to 48 MHz and 2 wait states from 48 to 72 MHz)
- Prefetch in ON (reminder: this bit must be set before clock setting and bus prescaling)
- When the peripherals are enabled  $f_{PCLK2} = f_{HCLK}$  and  $f_{PCLK1} = f_{HCLK/2}$
- When f<sub>HCLK</sub> > 8 MHz, the PLL is ON and the PLL input is equal to HSI/2 (4 MHz) or HSE (8 MHz) in bypass mode.

The parameters given in *Table 25* to *Table 29* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19*.



Table 25. Typical and maximum current consumption from  $V_{DD}$  supply at  $V_{DD}$  = 3.6V

|                 |                      |                      |                   | All  | periphe             | erals en |                     |          | periphe             |         | abled               |         |
|-----------------|----------------------|----------------------|-------------------|------|---------------------|----------|---------------------|----------|---------------------|---------|---------------------|---------|
| Symbol          | Parameter            | Conditions           | f <sub>HCLK</sub> | T    | М                   | ах @ Т,  | A <sup>(1)</sup>    | <b>T</b> | М                   | ах @ Т, | A <sup>(1)</sup>    | Unit    |
|                 |                      |                      |                   | Тур  | 25 °C               | 85 °C    | 105 °C              | Тур      | 25 °C               | 85 °C   | 105 °C              |         |
|                 |                      |                      | 72 MHz            | 66.4 | 76.5                | 76.9     | 77.4                | 33.0     | 37.2                | 38.1    | 38.9                |         |
|                 |                      |                      | 64 MHz            | 59.8 | 66.4                | 67.7     | 68.6                | 29.7     | 33.5                | 34.3    | 35.0                |         |
|                 |                      | External             | 48 MHz            | 47.3 | 53.7                | 53.8     | 55.1                | 23.2     | 26.2                | 27.1    | 28.0                |         |
|                 |                      | clock (HSE           | 32 MHz            | 33.3 | 36.8                | 37.4     | 38.5                | 16.8     | 19.8                | 20.6    | 21.4                |         |
|                 | Supply               | bypass)              | 24 MHz            | 26.0 | 29.4                | 30.0     | 31.2                | 13.5     | 16.6                | 17.4    | 18.6                |         |
|                 | current in Run mode, |                      | 8 MHz             | 10.7 | 13.8                | 14.4     | 15.3                | 6.63     | 10.2                | 10.5    | 11.2                |         |
| I <sub>DD</sub> | executing            |                      | 1 MHz             | 4.27 | 7.47                | 8.13     | 8.90                | 3.78     | 7.40                | 7.70    | 8.50                |         |
|                 | from Flash           |                      | 64 MHz            | 55.6 | 59.6                | 62.8     | 63.2                | 29.4     | 33.1                | 34.5    | 35.0                |         |
|                 |                      |                      | 48 MHz            | 43.6 | 47.0                | 49.2     | 50.1                | 23.1     | 26.2                | 27.1    | 28.0                |         |
|                 |                      | Internal clock (HSI) | 32 MHz            | 30.8 | 33.6                | 35.3     | 35.8                | 16.7     | 19.8                | 20.6    | 21.5                |         |
|                 |                      | ,                    | 24 MHz            | 24.0 | 28.0                | 28.2     | 29.7                | 13.5     | 16.5                | 17.5    | 18.4                |         |
|                 |                      |                      | 8 MHz             | 10.5 | 13.6                | 14.7     | 15.2                | 6.63     | 9.74                | 10.6    | 11.2                | mA      |
|                 |                      |                      | 72 MHz            | 66.2 | 76.2 <sup>(2)</sup> | 76.7     | 77.2 <sup>(2)</sup> | 32.8     | 36.9 <sup>(2)</sup> | 37.7    | 38.5 <sup>(2)</sup> | 1 111/4 |
|                 |                      |                      | 64 MHz            | 59.6 | 66.2                | 67.6     | 68.4                | 29.3     | 33.1                | 33.9    | 34.4                |         |
|                 |                      | External             | 48 MHz            | 47.0 | 53.4                | 53.6     | 54.9                | 22.4     | 25.6                | 26.2    | 27.2                |         |
|                 |                      | clock (HSE           | 32 MHz            | 33.0 | 36.6                | 37.2     | 38.1                | 16.0     | 19.0                | 19.5    | 20.4                |         |
|                 | Supply               | bypass)              | 24 MHz            | 25.6 | 29.0                | 29.5     | 30.6                | 12.8     | 15.7                | 16.3    | 17.6                |         |
|                 | current in           |                      | 8 MHz             | 10.3 | 13.4                | 13.8     | 14.7                | 6.40     | 9.48                | 9.93    | 10.90               |         |
| I <sub>DD</sub> | Run mode, executing  |                      | 1 MHz             | 3.92 | 7.06                | 7.54     | 8.60                | 3.42     | 6.53                | 7.05    | 8.10                |         |
|                 | from RAM             |                      | 64 MHz            | 55.4 | 59.2                | 62.5     | 62.9                | 29.1     | 32.7                | 34.0    | 34.6                |         |
|                 |                      |                      | 48 MHz            | 43.1 | 46.7                | 49.0     | 49.9                | 22.8     | 26.1                | 26.8    | 27.8                |         |
|                 |                      | Internal clock (HSI) | 32 MHz            | 30.5 | 33.2                | 35.0     | 35.5                | 15.8     | 18.8                | 19.5    | 20.9                | ]       |
|                 |                      |                      | 24 MHz            | 23.8 | 27.8                | 27.9     | 29.2                | 12.6     | 15.6                | 16.3    | 17.5                |         |
|                 |                      |                      | 8 MHz             | 9.85 | 13.1                | 14.1     | 14.6                | 6.20     | 9.37                | 10.3    | 10.7                |         |

Table 25. Typical and maximum current consumption from  $V_{DD}$  supply at  $V_{DD}$  = 3.6V (continued)

|                 |                      |                      |                   | All  | periphe             | erals en | abled               | All  | periphe             | rals dis | abled               |      |
|-----------------|----------------------|----------------------|-------------------|------|---------------------|----------|---------------------|------|---------------------|----------|---------------------|------|
| Symbol          | Parameter            | Conditions           | f <sub>HCLK</sub> | Tyrn | М                   | ax @ T,  | A <sup>(1)</sup>    | Tvn  | М                   | ax @ T   | A <sup>(1)</sup>    | Unit |
|                 |                      |                      |                   | Тур  | 25 °C               | 85 °C    | 105 °C              | Тур  | 25 °C               | 85 °C    |                     |      |
|                 |                      |                      | 72 MHz            | 48.8 | 53.5 <sup>(2)</sup> | 53.6     | 54.0 <sup>(2)</sup> | 7.60 | 8.20 <sup>(2)</sup> | 8.50     | 9.00 <sup>(2)</sup> |      |
|                 |                      |                      | 64 MHz            | 43.5 | 48.6                | 49.1     | 49.3                | 6.90 | 7.50                | 7.80     | 8.00                |      |
|                 |                      | External             | 48 MHz            | 33.6 | 38.1                | 40.0     | 41.3                | 5.30 | 5.80                | 6.00     | 6.40                |      |
|                 | Commba               | clock (HSE           | 32 MHz            | 24.3 | 27.5                | 28.1     | 29.3                | 3.80 | 4.10                | 4.40     | 4.70                |      |
|                 | Supply current in    | bypass)              | 24 MHz            | 18.6 | 21.9                | 22.4     | 22.6                | 2.90 | 3.30                | 3.40     | 3.90                |      |
|                 | Sleep<br>mode,       |                      | 8 MHz             | 8.24 | 11.27               | 11.79    | 12.70               | 1.36 | 1.74                | 1.85     | 2.00                | mA   |
| I <sub>DD</sub> | executing            |                      | 1 MHz             | 3.64 | 6.72                | 7.36     | 8.30                | 0.79 | 1.17                | 1.26     | 1.35                | ]    |
|                 | from Flash<br>or RAM |                      | 64 MHz            | 39.7 | 43.9                | 45.5     | 45.8                | 6.70 | 7.30                | 7.40     | 7.70                |      |
|                 | OI TO WI             |                      | 48 MHz            | 30.4 | 33.9                | 35.3     | 36.5                | 5.10 | 5.60                | 5.70     | 6.10                |      |
|                 |                      | Internal clock (HSI) | 32 MHz            | 21.9 | 25.8                | 26.2     | 26.7                | 3.60 | 4.10                | 4.20     | 4.50                |      |
|                 |                      | , ,                  | 24 MHz            | 17.0 | 20.2                | 21.5     | 21.7                | 2.98 | 3.41                | 3.46     | 3.57                |      |
|                 |                      |                      | 8 MHz             | 7.81 | 11.0                | 11.7     | 12.4                | 1.41 | 1.74                | 1.81     | 1.87                |      |

<sup>1.</sup> Data based on characterization results, not tested in production unless otherwise specified.

Table 26. Typical and maximum current consumption from the  $V_{DDA}$  supply

|                  |                      |                |                   |     | V <sub>DDA</sub>                    | = 2.4 V | ,      |     | V <sub>DDA</sub>                    | = 3.6 \ | /      |      |
|------------------|----------------------|----------------|-------------------|-----|-------------------------------------|---------|--------|-----|-------------------------------------|---------|--------|------|
| Symbol           | Parameter            | Conditions (1) | f <sub>HCLK</sub> | Тур | Max @ T <sub>A</sub> <sup>(2)</sup> |         |        | Typ | Max @ T <sub>A</sub> <sup>(2)</sup> |         |        | Unit |
|                  |                      |                |                   |     | 25 °C                               | 85 °C   | 105 °C | Тур | 25 °C                               | 85 °C   | 105 °C |      |
|                  |                      |                | 72 MHz            | 220 | 243                                 | 255     | 260    | 241 | 264                                 | 281     | 287    |      |
|                  |                      |                | 64 MHz            | 194 | 215                                 | 226     | 231    | 212 | 233                                 | 248     | 254    |      |
|                  |                      |                | 48 MHz            | 145 | 164                                 | 172     | 176    | 158 | 176                                 | 187     | 192    |      |
|                  | Supply               | HSE<br>bypass  | 32 MHz            | 100 | 116                                 | 121     | 124    | 108 | 123                                 | 130     | 134    |      |
|                  | current in           | , ,,,,,,,      | 24 MHz            | 78  | 92                                  | 96      | 98     | 85  | 97                                  | 102     | 105    |      |
| l                | Run mode,<br>code    |                | 8 MHz             | 1.9 | 3.1                                 | 3.6     | 4.4    | 2.5 | 3.7                                 | 4.4     | 5.5    | μΑ   |
| I <sub>DDA</sub> | executing            |                | 1 MHz             | 1.9 | 3.1                                 | 3.6     | 4.4    | 2.5 | 3.7                                 | 4.4     | 5.5    | μΛ   |
|                  | from Flash<br>or RAM |                | 64 MHz            | 266 | 290                                 | 301     | 306    | 295 | 320                                 | 335     | 341    |      |
|                  | OI KAIVI             |                | 48 MHz            | 216 | 237                                 | 247     | 251    | 240 | 262                                 | 274     | 279    |      |
|                  |                      | HSI clock      | 32 MHz            | 170 | 188                                 | 196     | 199    | 190 | 208                                 | 217     | 221    |      |
|                  |                      |                | 24 MHz            | 148 | 164                                 | 170     | 172    | 166 | 182                                 | 189     | 192    |      |
|                  |                      |                | 8 MHz             | 70  | 78                                  | 81      | 82     | 84  | 92                                  | 95      | 97     |      |

Current consumption from the V<sub>DDA</sub> supply is independent of whether the peripherals are on or off. Furthermore when the PLL is off, I<sub>DDA</sub> is independent from the frequency.

<sup>2.</sup> Data based on characterization results, not tested in production.



<sup>2.</sup> Data based on characterization results and tested in production with code executing from RAM.

Table 27. Typical and maximum  $V_{\text{DD}}$  consumption in Stop and Standby modes

|                 |                               |                                                  |       | Тур ( | @V <sub>DD</sub> ( | (V <sub>DD</sub> =\ | ( <sub>DDA</sub> ) |       |                        |                           |                            |      |
|-----------------|-------------------------------|--------------------------------------------------|-------|-------|--------------------|---------------------|--------------------|-------|------------------------|---------------------------|----------------------------|------|
| Symbol          | Parameter                     | Conditions                                       | 2.0 V | 2.4 V | 2.7 V              | 3.0 V               | 3.3 V              | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> =<br>85 °C | T <sub>A</sub> =<br>105 °C | Unit |
|                 | O                             | Regulator in run mode, all oscillators OFF       | 18.4  | 18.7  | 18.8               | 18.9                | 19.0               | 19.1  | 47                     | 435                       | 940                        |      |
| I <sub>DD</sub> | Stop mode                     | Regulator in low-power mode, all oscillators OFF | 6.80  | 6.94  | 7.11               | 7.18                | 7.26               | 7.39  | 33                     | 408                       | 898                        | μA   |
|                 | Supply                        | LSI ON and IWDG ON                               | 0.72  | 0.87  | 0.99               | 1.10                | 1.23               | 1.37  | -                      | -                         | -                          |      |
|                 | current in<br>Standby<br>mode | LSI OFF and IWDG OFF                             | 0.57  | 0.68  | 0.76               | 0.85                | 0.94               | 1.03  | 6.2                    | 8.6                       | 13.5                       |      |

Table 28. Typical and maximum  $V_{\text{DDA}}$  consumption in Stop and Standby modes

|        |                                   |                     |                                                             |       | Тур @ | V <sub>DD</sub> ( | V <sub>DD</sub> = | V <sub>DDA</sub> ) |       |                        |                        |                            |      |
|--------|-----------------------------------|---------------------|-------------------------------------------------------------|-------|-------|-------------------|-------------------|--------------------|-------|------------------------|------------------------|----------------------------|------|
| Symbol | Parameter                         |                     | Conditions                                                  | 2.0 V | 2.4 V | 2.7 V             | 3.0 V             | 3.3 V              | 3.6 V | T <sub>A</sub> = 25 °C | T <sub>A</sub> = 85 °C | T <sub>A</sub> =<br>105 °C | Unit |
|        | Supply<br>current in<br>Stop mode | or C                | Regulator in run/low-<br>power mode, all<br>oscillators OFF | 1.72  | 1.85  | 1.97              | 2.10              | 2.25               | 2.41  | 10.7                   | 11                     | 12                         |      |
|        | Supply                            | uper                | LSI ON and IWDG ON                                          | 2.08  | 2.26  | 2.43              | 2.61              | 2.82               | 3.05  | -                      | -                      | -                          |      |
|        | current in<br>Standby<br>mode     | V <sub>DDA</sub> SI | LSI OFF and IWDG<br>OFF                                     | 1.60  | 1.73  | 1.85              | 1.98              | 2.13               | 2.29  | 3.6                    | 4                      | 6                          | μA   |
| IDDA   | Supply<br>current in<br>Stop mode | r O                 | Regulator in run/low-<br>power mode, all<br>oscillators OFF | 1.00  | 1.02  | 1.05              | 1.10              | 1.16               | 1.24  | -                      | -                      | -                          | μΑ   |
|        | Supply                            | ıper                | LSI ON and IWDG ON                                          | 1.36  | 1.43  | 1.51              | 1.61              | 1.74               | 1.88  | -                      | -                      | -                          |      |
|        | current in<br>Standby<br>mode     | V <sub>DDA</sub> su | LSI OFF and IWDG<br>OFF                                     | 0.88  | 0.90  | 0.93              | 0.98              | 1.05               | 1.12  | -                      | -                      | -                          |      |

<sup>1.</sup> Data based on characterization results, not tested in production.

Table 29. Typical and maximum current consumption from  $V_{\text{BAT}}$  supply

|                      | Para                        | Conditions                                                                                    |       |      |      | Тур @\ | V <sub>BAT</sub> |      |      |      | Max<br>@V <sub>BAT</sub> = 3.6 V <sup>(2)</sup> |     |     |      |
|----------------------|-----------------------------|-----------------------------------------------------------------------------------------------|-------|------|------|--------|------------------|------|------|------|-------------------------------------------------|-----|-----|------|
| Symbol               | meter                       | (1)                                                                                           | 1.65V | 1.8V | 2V   | 2.4V   | 2.7V             | 3V   | 3.3V | 3.6V | T <sub>A</sub> = 25°C                           |     |     | Unit |
|                      | Backup                      | LSE & RTC<br>ON; "Xtal<br>mode" lower<br>driving<br>capability;<br>LSEDRV[1:<br>0] = '00'     | 0.48  | 0.50 | 0.52 | 0.58   | 0.65             | 0.72 | 0.80 | 0.90 | 1.1                                             | 1.5 | 2.0 |      |
| I <sub>DD_VBAT</sub> | domain<br>supply<br>current | LSE & RTC<br>ON; "Xtal<br>mode"<br>higher<br>driving<br>capability;<br>LSEDRV[1:<br>0] = '11' | 0.83  | 0.86 | 0.90 | 0.98   | 1.03             | 1.10 | 1.20 | 1.30 | 1.5                                             | 2.2 | 2.9 | μΑ   |

- 1. Crystal used: Abracon ABS07-120-32.768 kHz-T with a CL of 6 pF for typical values.
- 2. Data based on characterization results, not tested in production.

Figure 13. Typical V<sub>BAT</sub> current consumption (LSE and RTC ON/LSEDRV[1:0] 00')



### **Typical current consumption**

The MCU is placed under the following conditions:

- V<sub>DD</sub> = V<sub>DDA</sub> = 3.3 V
- All I/O pins available on each package are in analog input configuration
- The Flash access time is adjusted to f<sub>HCLK</sub> frequency (0 wait states from 0 to 24 MHz, 1 wait state from 24 to 48 MHz and 2 wait states from 48 MHz to 72 MHz), and Flash prefetch is ON
- When the peripherals are enabled, f<sub>APB1</sub> = f<sub>AHB/2</sub>, f<sub>APB2</sub> = f<sub>AHB</sub>
- PLL is used for frequencies greater than 8 MHz
- AHB prescaler of 2, 4, 8,16 and 64 is used for the frequencies 4 MHz, 2 MHz, 1 MHz, 500 kHz and 125 kHz respectively.

Table 30. Typical current consumption in Run mode, code with data processing running from Flash

|                                     |                                                      |                      |                   | Ту                  | ур                      |                 |
|-------------------------------------|------------------------------------------------------|----------------------|-------------------|---------------------|-------------------------|-----------------|
| Symbol                              | Parameter                                            | Conditions           | f <sub>HCLK</sub> | Peripherals enabled | Peripherals<br>disabled | Unit            |
|                                     |                                                      |                      | 72 MHz            | 60.7                | 27.3                    |                 |
|                                     |                                                      |                      | 64 MHz            | 54.3                | 24.1                    | 1               |
|                                     |                                                      |                      | 48 MHz            | 42.1                | 19.4                    | 1               |
|                                     |                                                      |                      | 32 MHz            | 28.7                | 13.9                    | 1               |
|                                     |                                                      |                      | 24 MHz            | 22.2                | 11.0                    | 1               |
| ,                                   | Supply current in                                    |                      | 16 MHz            | 15.4                | 7.9                     | ] <sub>m^</sub> |
| IDD                                 | I <sub>DD</sub> Run mode from V <sub>DD</sub> supply |                      | 8 MHz             | 8.3                 | 4.51                    | mA              |
|                                     |                                                      |                      | 4 MHz             | 5.14                | 3.02                    | 1               |
|                                     |                                                      |                      | 2 MHz             | 3.37                | 2.21                    | 1               |
|                                     |                                                      | Running from HSE     | 1 MHz             | 2.49                | 1.80                    | 7               |
|                                     |                                                      |                      | 500 kHz           | 2.04                | 1.57                    |                 |
|                                     |                                                      | crystal clock 8 MHz, | 125 kHz           | 1.71                | 0.84                    | 1               |
|                                     |                                                      | code executing from  | 72 MHz            | 23                  | 9.7                     |                 |
|                                     |                                                      | Flash                | 64 MHz            | 21                  | 0.5                     | 1               |
|                                     |                                                      |                      | 48 MHz            | 15                  | 5.6                     | 1               |
|                                     |                                                      |                      | 32 MHz            | 10                  | 5.5                     | 1               |
|                                     |                                                      |                      | 24 MHz            | 81                  | 1.9                     | 1               |
| I <sub>DDA</sub> <sup>(1) (2)</sup> | Supply current in Run mode from                      |                      | 16 MHz            | 58                  | 3.6                     | Ī ,,,           |
| DDA` / `                            | V <sub>DDA</sub> supply                              |                      | 8 MHz             | 1.                  | 16                      | μΑ              |
|                                     | DDA - SPF-7                                          |                      | 4 MHz             | 1.                  | 16                      | 1               |
|                                     |                                                      |                      | 2 MHz             | 1.                  | 16                      | 1               |
|                                     |                                                      |                      | 1 MHz             | 1.16                |                         | 1               |
|                                     |                                                      |                      | 500 kHz           | 1.                  | 1                       |                 |
|                                     |                                                      |                      | 125 kHz           | 1.                  | 16                      | ]               |

V<sub>DDA</sub> supervisor is OFF.



When peripherals are enabled, the power consumption of the analog part of peripherals such as ADC, DAC, Comparators, OpAmp is not included. Refer to the tables of characteristics in the subsequent sections.

Table 31. Typical current consumption in Sleep mode, code running from Flash or RAM

|                                     |                                                          |                                       |                   | Ту                     | /p                      |        |
|-------------------------------------|----------------------------------------------------------|---------------------------------------|-------------------|------------------------|-------------------------|--------|
| Symbol                              | Parameter                                                | Conditions                            | f <sub>HCLK</sub> | Peripherals<br>enabled | Peripherals<br>disabled | Unit   |
|                                     |                                                          |                                       | 72 MHz            | 43.0                   | 7.4                     |        |
|                                     |                                                          |                                       | 64 MHz            | 38.3                   | 6.8                     |        |
|                                     |                                                          |                                       | 48 MHz            | 29.0                   | 5.29                    |        |
|                                     | Supply current in Sleep mode from V <sub>DD</sub> supply | 32 MHz 19.7                           | 3.91              |                        |                         |        |
|                                     |                                                          |                                       | 24 MHz            | 15.2                   | 3.19                    |        |
|                                     |                                                          |                                       | 16 MHz            | 10.8                   | 2.46                    | mA     |
| IDD                                 |                                                          | Running from HSE crystal clock 8 MHz, | 8 MHz             | 5.85                   | 1.55                    | ] IIIA |
|                                     |                                                          |                                       | 4 MHz             | 3.80                   | 1.45                    |        |
|                                     |                                                          |                                       | 2 MHz             | 2.67                   | 1.32                    |        |
|                                     |                                                          |                                       | 1 MHz             | 2.12                   | 1.22                    |        |
|                                     |                                                          |                                       | 500 kHz           | 1.83                   | 1.19                    |        |
|                                     |                                                          |                                       | 125 kHz           | 1.60                   | 0.83                    |        |
|                                     |                                                          | code executing from                   | 72 MHz            | 239                    | 9.7                     |        |
|                                     |                                                          | Flash or RAM                          | 64 MHz            | 210                    | 0.5                     |        |
|                                     |                                                          |                                       | 48 MHz            | 155                    | 5.6                     |        |
|                                     |                                                          |                                       | 32 MHz            | 105                    | 5.5                     |        |
|                                     |                                                          |                                       | 24 MHz            | 81                     | .9                      |        |
| I <sub>DDA</sub> <sup>(1) (2)</sup> | Supply current in Sleep mode from                        |                                       | 16 MHz            | 58                     | 3.6                     | μA     |
| IDDA` / ` /                         | V <sub>DDA</sub> supply                                  |                                       | 8 MHz             | 1.1                    | 16                      | - μΑ   |
|                                     | BBN 113                                                  |                                       | 4 MHz             | 1.1                    | 16                      | -      |
|                                     |                                                          |                                       | 2 MHz             | 1.1                    | 16                      |        |
|                                     |                                                          |                                       | 1 MHz             | 1.16                   |                         |        |
|                                     |                                                          |                                       | 500 kHz           | 1.1                    |                         |        |
|                                     |                                                          |                                       | 125 kHz           | 1.1                    | 16                      |        |

<sup>1.</sup>  $V_{DDA}$  supervisor is OFF.

<sup>2.</sup> When peripherals are enabled, the power consumption of the analog part of peripherals such as ADC, DAC, Comparators, OpAmp is not included. Refer to the tables of characteristics in the subsequent sections.

#### I/O system current consumption

The current consumption of the I/O system has two components: static and dynamic.

#### I/O static current consumption

All the I/Os used as inputs with pull-up generate current consumption when the pin is externally held low. The value of this current consumption can be simply computed by using the pull-up/pull-down resistors values given in *Table 65: I/O static characteristics*.

For the output pins, any external pull-down or external load must also be considered to estimate the current consumption.

Additional I/O current consumption is due to I/Os configured as inputs if an intermediate voltage level is externally applied. This current consumption is caused by the input Schmitt trigger circuits used to discriminate the input value. Unless this specific configuration is required by the application, this supply current consumption can be avoided by configuring these I/Os in analog mode. This is notably the case of ADC input pins which should be configured as analog inputs.

#### Caution:

Any floating input pin can also settle to an intermediate voltage level or switch inadvertently, as a result of external electromagnetic noise. To avoid current consumption related to floating pins, they must either be configured in analog mode, or forced internally to a definite digital value. This can be done either by using pull-up/down resistors or by configuring the pins in output mode.

#### I/O dynamic current consumption

In addition to the internal peripheral current consumption (see *Table 33: Peripheral current consumption*), the I/Os used by an application also contribute to the current consumption. When an I/O pin switches, it uses the current from the MCU supply voltage to supply the I/O pin circuitry and to charge/discharge the capacitive load (internal or external) connected to the pin:

$$I_{SW} = V_{DD} \times f_{SW} \times C$$

where

 $I_{SW}$  is the current sunk by a switching I/O to charge/discharge the capacitive load  $V_{DD}$  is the MCU supply voltage

f<sub>SW</sub> is the I/O switching frequency

C is the total capacitance seen by the I/O pin:  $C = C_{INT} + C_{EXT} + C_{S}$ 

The test pin is configured in push-pull output mode and is toggled by software at a fixed frequency.



Table 32. Switching output I/O current consumption

| Symbol          | Parameter               | Conditions <sup>(1)</sup>                                                                | I/O toggling<br>frequency (f <sub>SW</sub> )               | Тур                                                          | Unit |
|-----------------|-------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|------|
|                 |                         |                                                                                          | 2 MHz                                                      | 0.90                                                         |      |
|                 |                         |                                                                                          | 4 MHz                                                      | 0.93                                                         |      |
|                 |                         | $V_{DD} = 3.3 V$ $C_{ext} = 0 pF$                                                        | 8 MHz                                                      | 1.16                                                         |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                                     | 1.60                                                         |      |
|                 |                         |                                                                                          | 36 MHz                                                     | 2.51                                                         |      |
|                 |                         |                                                                                          | 48 MHz                                                     | 2.97                                                         |      |
|                 |                         |                                                                                          | 2 MHz                                                      | 0.93                                                         |      |
|                 |                         |                                                                                          | 4 MHz                                                      | 1.06                                                         |      |
|                 |                         | $V_{DD} = 3.3 V$ $C_{ext} = 10 pF$                                                       | 8 MHz                                                      | 1.47                                                         |      |
|                 |                         | $C_{\text{ext}} - 10 \text{ pr}$<br>$C = C_{\text{INT}} + C_{\text{EXT}} + C_{\text{S}}$ | 18 MHz                                                     | 2.26                                                         |      |
|                 |                         |                                                                                          | 36 MHz                                                     | 3.39                                                         |      |
|                 |                         |                                                                                          | 36 MHz 3.39<br>48 MHz 5.99<br>2 MHz 1.03<br>V 4 MHz 1.30 m |                                                              |      |
|                 |                         |                                                                                          | 2 MHz                                                      | 1.03                                                         |      |
| I <sub>SW</sub> | I/O current consumption | V <sub>DD</sub> = 3.3 V                                                                  | 4 MHz                                                      | 1.30                                                         | mA   |
|                 |                         | $C_{ext} = 22 pF$                                                                        | 8 MHz                                                      | 1.79                                                         |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                                     | 3.01                                                         |      |
|                 |                         |                                                                                          | 36 MHz                                                     | 5.99                                                         |      |
|                 |                         |                                                                                          | 2 MHz                                                      | 1.10                                                         |      |
|                 |                         | V <sub>DD</sub> = 3.3 V                                                                  | 4 MHz                                                      | 1.31                                                         |      |
|                 |                         | C <sub>ext</sub> = 33 pF                                                                 | 8 MHz                                                      | 2.06                                                         |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                                     | 3.47                                                         |      |
|                 |                         |                                                                                          | 36 MHz                                                     | 8.35                                                         |      |
|                 |                         |                                                                                          | 2 MHz                                                      | 1.20                                                         |      |
|                 |                         | V <sub>DD</sub> = 3.3 V                                                                  | 4 MHz                                                      | 1.54                                                         |      |
|                 |                         | $C_{ext} = 47 pF$                                                                        | 8 MHz                                                      | 2.46                                                         |      |
|                 |                         | $C = C_{INT} + C_{EXT} + C_{S}$                                                          | 18 MHz                                                     | 5.99<br>1.10<br>1.31<br>2.06<br>3.47<br>8.35<br>1.20<br>1.54 |      |
|                 |                         |                                                                                          | 36 MHz                                                     | 9.98                                                         |      |

<sup>1.</sup> CS = 5 pF (estimated value).

## On-chip peripheral current consumption

The MCU is placed under the following conditions:

- all I/O pins are in analog input configuration
- all peripherals are disabled unless otherwise mentioned
- the given value is calculated by measuring the current consumption
  - with all peripherals clocked off
  - with only one peripheral clocked on
- ambient operating temperature at 25°C and .

Table 33. Peripheral current consumption

| Peripheral      | Typical consumption <sup>(1)</sup> | Unit   |
|-----------------|------------------------------------|--------|
| Peripheral      | I <sub>DD</sub>                    |        |
| BusMatrix (2)   | 8.3                                |        |
| DMA1            | 7.0                                |        |
| DMA2            | 5.4                                |        |
| FMC             | 35.0                               |        |
| CRC             | 1.5                                |        |
| GPIOH           | 1.3                                |        |
| GPIOA           | 5.4                                |        |
| GPIOB           | 5.3                                |        |
| GPIOC           | 5.4                                |        |
| GPIOD           | 5.0                                |        |
| GPIOE           | 5.4                                |        |
| GPIOF           | 5.2                                |        |
| GPIOG           | 5.0                                |        |
| TSC             | 5.2                                | μA/MHz |
| ADC1&2          | 15.4                               |        |
| APB2-Bridge (3) | 3.1                                |        |
| SYSCFG          | 4.0                                |        |
| TIM1            | 26.0                               |        |
| USART1          | 17.7                               |        |
| SPI4            | 6.2                                |        |
| TIM15           | 11.9                               |        |
| TIM16           | 8.0                                |        |
| TIM17           | 8.5                                |        |

Table 33. Peripheral current consumption (continued)

|                 | Tunical concumption (1)            | ,<br>                               |
|-----------------|------------------------------------|-------------------------------------|
| Peripheral      | Typical consumption <sup>(1)</sup> | Unit                                |
|                 | I <sub>DD</sub>                    |                                     |
| APB1-Bridge (3) | 6.7                                |                                     |
| TIM2            | 39.2                               |                                     |
| TIM3            | 30.8                               |                                     |
| TIM4            | 31.3                               |                                     |
| TIM6            | 4.3                                |                                     |
| WWDG            | 1.3                                |                                     |
| SPI2            | 33.6                               |                                     |
| SPI3            | 33.9                               |                                     |
| USART2          | 39.3                               |                                     |
| USART3          | 39.3                               | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |
| UART4           | 29.8                               | μA/MHz                              |
| UART5           | 27.0                               |                                     |
| I2C1            | 6.7                                |                                     |
| 12C2            | 6.4                                |                                     |
| USB             | 14.7                               |                                     |
| CAN             | 25.6                               |                                     |
| PWR             | 3.7                                |                                     |
| DAC             | 22.1                               |                                     |
| I2C3            | 6.8                                |                                     |

The power consumption of the analog part (I<sub>DDA</sub>) of peripherals such as ADC, DAC, Comparators, OpAmp is not included. Refer to the tables of characteristics in the subsequent sections.

<sup>2.</sup> BusMatrix is automatically active when at least one master is ON (CPU, DMA1 or DMA2).

<sup>3.</sup> The APBx bridge is automatically active when at least one peripheral is ON on the same bus.

# 6.3.6 Wakeup time from low-power mode

The wakeup times given in *Table 34* are measured starting from the wakeup event trigger up to the first instruction executed by the CPU:

- For Stop or Sleep mode: the wakeup event is WFE.
- WKUP1 (PA0) pin is used to wakeup from Standby, Stop and Sleep modes.

All timings are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

Table 34. Low-power mode wakeup timings

| Symbol                    | Parameter                      | Conditions                  |       | Туј   | p <b>@V</b> DD, | V <sub>DD</sub> = V | DDA   |       | Max   | Unit                   |
|---------------------------|--------------------------------|-----------------------------|-------|-------|-----------------|---------------------|-------|-------|-------|------------------------|
| Symbol                    | Parameter                      | Conditions                  | 2.0 V | 2.4 V | 2.7 V           | 3 V                 | 3.3 V | 3.6 V | IVIAX |                        |
|                           | Wakeup from                    | Regulator in run mode       | 5.4   | 5.2   | 5.2             | 5.1                 | 5.0   | 4.9   | 5.6   |                        |
| t <sub>WUSTOP</sub>       | Stop mode                      | Regulator in low power mode | 12.0  | 10.1  | 9.2             | 8.6                 | 8.1   | 7.8   | 12.9  | μs                     |
| twustandby <sup>(1)</sup> | Wakeup from<br>Standby<br>mode | LSI and<br>IWDG OFF         | 91.0  | 77.1  | 71.7            | 68.0                | 65.1  | 63.1  | 139   |                        |
| twusleep                  | Wakeup from<br>Sleep mode      | -                           |       |       | 6               | 3                   |       |       | -     | CPU<br>clock<br>cycles |

<sup>1.</sup> Data based on characterization results, not tested in production.

577

#### 6.3.7 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.15*. However, the recommended clock input waveform is shown in *Figure 14*.

Table 35. High-speed external user clock characteristics

| Symbol               | Parameter                                           | Conditions | Min                | Тур | Max                | Unit |
|----------------------|-----------------------------------------------------|------------|--------------------|-----|--------------------|------|
| f <sub>HSE_ext</sub> | User external clock source frequency <sup>(1)</sup> |            | 1                  | 8   | 32                 | MHz  |
| V <sub>HSEH</sub>    | OSC_IN input pin high level voltage                 |            | 0.7V <sub>DD</sub> | -   | V <sub>DD</sub>    | V    |
| V <sub>HSEL</sub>    | OSC_IN input pin low level voltage                  | _          | V <sub>SS</sub>    | -   | 0.3V <sub>DD</sub> | V    |
| t <sub>w(HSEH)</sub> | OSC_IN high or low time <sup>(1)</sup>              |            | 15                 | -   | -                  | ns   |
| t <sub>r(HSE)</sub>  | OSC_IN rise or fall time <sup>(1)</sup>             |            | -                  | -   | 20                 | 113  |

<sup>1.</sup> Guaranteed by design, not tested in production.

Figure 14. High-speed external clock source AC timing diagram



## Low-speed external user clock generated from an external source

In bypass mode the LSE oscillator is switched off and the input pin is a standard GPIO. The external clock signal has to respect the I/O characteristics in *Section 6.3.15*. However, the recommended clock input waveform is shown in *Figure 15* 

Table 36. Low-speed external user clock characteristics

| Symbol                                                                 | Parameter                                           | Conditions | Min                | Тур    | Max                | Unit        |
|------------------------------------------------------------------------|-----------------------------------------------------|------------|--------------------|--------|--------------------|-------------|
| f <sub>LSE_ext</sub>                                                   | User External clock source frequency <sup>(1)</sup> |            | -                  | 32.768 | 1000               | kHz         |
| V <sub>LSEH</sub>                                                      | OSC32_IN input pin high level voltage               |            | 0.7V <sub>DD</sub> | -      | $V_{DD}$           | <b>&gt;</b> |
| V <sub>LSEL</sub>                                                      | OSC32_IN input pin low level voltage                | -          | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> | V           |
| $\begin{matrix} t_{\text{w(LSEH)}} \\ t_{\text{w(LSEL)}} \end{matrix}$ | OSC32_IN high or low time <sup>(1)</sup>            |            | 450                | ı      | ı                  | ns          |
| $\begin{array}{c} t_{\text{r(LSE)}} \\ t_{\text{f(LSE)}} \end{array}$  | OSC32_IN rise or fall time <sup>(1)</sup>           |            | -                  | -      | 50                 | 113         |

<sup>1.</sup> Guaranteed by design, not tested in production.

Figure 15. Low-speed external clock source AC timing diagram



### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 4 to 32 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 37*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

Conditions<sup>(1)</sup> Min<sup>(2)</sup> Max<sup>(2)</sup> Unit **Symbol Parameter** Typ 8 MHz Oscillator frequency 4 32 f<sub>OSC\_IN</sub> 200  $R_{F}$ Feedback resistor  $k\Omega$ \_ During startup<sup>(3)</sup> 8.5  $V_{DD}$ = 3.3 V, Rm= 30 $\Omega$ , 0.4 CL=10 pF@8 MHz  $V_{DD}$ = 3.3 V, Rm= 45 $\Omega$ , 0.5 CL=10 pF@8 MHz HSE current consumption mA  $I_{DD}$  $V_{DD}$ = 3.3 V, Rm= 30 $\Omega$ , 8.0 CL=10 pF@32 MHz  $V_{DD}$ = 3.3 V, Rm= 30 $\Omega$ , 1 CL=10 pF@32 MHz  $V_{DD}$ = 3.3 V, Rm= 30 $\Omega$ , 1.5 CL=10 pF@32 MHz mA/V Oscillator transconductance Startup 10  $g_{m}$ t<sub>SU(HSE)</sub><sup>(4)</sup> V<sub>DD</sub> is stabilized 2 Startup time ms

Table 37. HSE oscillator characteristics

<sup>1.</sup> Resonator characteristics given by the crystal/ceramic resonator manufacturer.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> This consumption level occurs during the first 2/3 of the  $t_{SU(HSE)}$  startup time.

<sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (Typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 16*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ .

Note:

For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.



Figure 16. Typical application with an 8 MHz crystal

1.  $R_{\text{EXT}}$  value depends on the crystal characteristics.



## Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on design simulation results obtained with typical external components specified in *Table 38*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Table 38, L  | LSE oscillator | characteristics   | $(f_{LSE} = 32.768 \text{ kHz})$ |
|--------------|----------------|-------------------|----------------------------------|
| I abic co. L | LOE OSCIIIALOI | Cital acteriorics | (II 6E - 02.7 00 KI 127          |

| Symbol                   | Parameter                      | Conditions <sup>(1)</sup>                     | Min <sup>(2)</sup> | Тур | Max <sup>(2)</sup> | Unit |
|--------------------------|--------------------------------|-----------------------------------------------|--------------------|-----|--------------------|------|
| I <sub>DD</sub>          |                                | LSEDRV[1:0]=00<br>lower driving capability    | -                  | 0.5 | 0.9                |      |
|                          | LSE current consumption        | LSEDRV[1:0]=01 medium low driving capability  | -                  | -   | 1                  | μA   |
|                          | LSE current consumption        | LSEDRV[1:0]=10 medium high driving capability | -                  | -   | 1.3                | μΑ   |
|                          |                                | LSEDRV[1:0]=11 higher driving capability      | -                  | -   | 1.6                |      |
|                          | Oscillator<br>transconductance | LSEDRV[1:0]=00 lower driving capability       | 5                  | -   | -                  |      |
|                          |                                | LSEDRV[1:0]=01 medium low driving capability  | 8                  | -   | -                  | μΑ/V |
| 9 <sub>m</sub>           |                                | LSEDRV[1:0]=10 medium high driving capability | 15                 | -   | -                  | μΑ.ν |
|                          |                                | LSEDRV[1:0]=11 higher driving capability      | 25                 | -   | -                  |      |
| t <sub>SU(LSE)</sub> (3) | Startup time                   | V <sub>DD</sub> is stabilized                 | -                  | 2   | -                  | s    |

Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

Note: For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website www.st.com.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>3.</sup> t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal and it can vary significantly with the crystal manufacturer.



Figure 17. Typical application with a 32.768 kHz crystal

Note:

An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.

**577** 

#### 6.3.8 Internal clock source characteristics

The parameters given in *Table 39* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19*.

## High-speed internal (HSI) RC oscillator

Table 39. HSI oscillator characteristics<sup>(1)</sup>

| Symbol                | Parameter                        | Conditions                    | Min                 | Тур | Max                | Unit |
|-----------------------|----------------------------------|-------------------------------|---------------------|-----|--------------------|------|
| f <sub>HSI</sub>      | Frequency                        | -                             | -                   | 8   | -                  | MHz  |
| TRIM                  | HSI user trimming step           | -                             | -                   | -   | 1 <sup>(2)</sup>   | %    |
| DuCy <sub>(HSI)</sub> | Duty cycle                       | -                             | 45 <sup>(2)</sup>   | -   | 55 <sup>(2)</sup>  | %    |
|                       |                                  | T <sub>A</sub> = -40 to 105°C | -2.8 <sup>(3)</sup> | -   | 3.8 <sup>(3)</sup> |      |
|                       | Accuracy of the HSI oscillator   | T <sub>A</sub> = -10 to 85°C  | -1.9 <sup>(3)</sup> | -   | 2.3 <sup>(3)</sup> |      |
| 400                   |                                  | T <sub>A</sub> = 0 to 85°C    | -1.9 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   | 0/   |
| ACC <sub>HSI</sub>    |                                  | T <sub>A</sub> = 0 to 70°C    | -1.3 <sup>(3)</sup> | -   | 2 <sup>(3)</sup>   | %    |
|                       |                                  | T <sub>A</sub> = 0 to 55°C    | -1 <sup>(3)</sup>   | -   | 2 <sup>(3)</sup>   |      |
|                       |                                  | $T_A = 25^{\circ}C^{(4)}$     | -1                  | -   | 1                  |      |
| t <sub>SU(HSI)</sub>  | HSI oscillator startup time      | -                             | 1 <sup>(2)</sup>    | -   | 2 <sup>(2)</sup>   | μs   |
| I <sub>DDA(HSI)</sub> | HSI oscillator power consumption | -                             |                     | 80  | 100 <sup>(2)</sup> | μΑ   |

- 1.  $V_{DDA}$  = 3.3 V,  $T_A$  = -40 to 105 °C unless otherwise specified.
- 2. Guaranteed by design, not tested in production.
- 3. Data based on characterization results, not tested in production.
- 4. Factory calibrated, parts not soldered.

Figure 18. HSI oscillator accuracy characterization results for soldered parts



## Low-speed internal (LSI) RC oscillator

Table 40. LSI oscillator characteristics<sup>(1)</sup>

| Symbol                              | Parameter                        | Min | Тур  | Max | Unit |
|-------------------------------------|----------------------------------|-----|------|-----|------|
| f <sub>LSI</sub>                    | Frequency                        | 30  | 40   | 50  | kHz  |
| t <sub>su(LSI)</sub> <sup>(2)</sup> | LSI oscillator startup time      | -   | -    | 85  | μs   |
| I <sub>DD(LSI)</sub> <sup>(2)</sup> | LSI oscillator power consumption | -   | 0.75 | 1.2 | μΑ   |

<sup>1.</sup>  $V_{DDA}$  = 3.3 V,  $T_{A}$  = -40 to 105 °C unless otherwise specified.

## 6.3.9 PLL characteristics

The parameters given in *Table 41* are derived from tests performed under ambient temperature and supply voltage conditions summarized in *Table 19*.

**Table 41. PLL characteristics** 

| Symbol               | Parameter                      |                   | Unit |                    |       |
|----------------------|--------------------------------|-------------------|------|--------------------|-------|
| Symbol               | raiametei                      | Min               | Тур  | Max                | Offic |
| f                    | PLL input clock <sup>(1)</sup> | 1 <sup>(2)</sup>  | -    | 24 <sup>(2)</sup>  | MHz   |
| f <sub>PLL_IN</sub>  | PLL input clock duty cycle     | 40 <sup>(2)</sup> | -    | 60 <sup>(2)</sup>  | %     |
| f <sub>PLL_OUT</sub> | PLL multiplier output clock    | 16 <sup>(2)</sup> | -    | 72                 | MHz   |
| t <sub>LOCK</sub>    | PLL lock time                  | -                 | -    | 200 <sup>(2)</sup> | μs    |
| Jitter               | Cycle-to-cycle jitter          | -                 | -    | 300 <sup>(2)</sup> | ps    |

Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>.

<sup>2.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Guaranteed by design, not tested in production.

## 6.3.10 Memory characteristics

#### Flash memory

The characteristics are given at  $T_A = -40$  to 105 °C unless otherwise specified.

Table 42. Flash memory characteristics

| Symbol             | Parameter               | Conditions                                    | Min | Тур  | Max <sup>(1)</sup> | Unit |
|--------------------|-------------------------|-----------------------------------------------|-----|------|--------------------|------|
| t <sub>prog</sub>  | 16-bit programming time | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 40  | 53.5 | 60                 | μs   |
| t <sub>ERASE</sub> | Page (2 KB) erase time  | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20  | -    | 40                 | ms   |
| t <sub>ME</sub>    | Mass erase time         | $T_A = -40 \text{ to } +105 ^{\circ}\text{C}$ | 20  | -    | 40                 | ms   |
|                    | Supply current          | Write mode                                    | -   | -    | 10                 | mA   |
| IDD                | Зирріу сипені           | Erase mode                                    | -   | -    | 12                 | mA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 43. Flash memory endurance and data retention

|                  |                | Conditions                                                                                                                                            | Value              | l lmi4  |
|------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|
| Symbol           | Parameter Cor  | Conditions                                                                                                                                            | Min <sup>(1)</sup> | Unit    |
| N <sub>END</sub> | Endurance      | $T_A = -40 \text{ to } +85 ^{\circ}\text{C} \text{ (6 suffix versions)}$<br>$T_A = -40 \text{ to } +105 ^{\circ}\text{C} \text{ (7 suffix versions)}$ | 10                 | kcycles |
|                  |                | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 85 °C                                                                                                     | 30                 |         |
| t <sub>RET</sub> | Data retention | 1 kcycle <sup>(2)</sup> at T <sub>A</sub> = 105 °C                                                                                                    | 10                 | Years   |
|                  |                | 10 kcycle <sup>(2)</sup> at T <sub>A</sub> = 55 °C                                                                                                    | 20                 |         |

<sup>1.</sup> Data based on characterization results, not tested in production.

#### 6.3.11 FMC characteristics

Unless otherwise specified, the parameters given in *Table 44* to *Table 59* for the FMC interface are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 19* with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 11
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5VDD

Refer to Section 6.3.15: I/O port characteristics: for more details on the input/output characteristics.

<sup>2.</sup> Cycling performed over the whole temperature range.

### Asynchronous waveforms and timings

Figure 19 to Figure 22 represent asynchronous waveforms and Table 44 to Table 51 provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- AddressSetupTime = 0x1
- AddressHoldTime = 0x1
- DataSetupTime = 0x1 (except for asynchronous NWAIT mode, DataSetupTime = 0x5)
- BusTurnAroundDuration = 0x0
- NOR NWAIT pulse width= 1THCLK

In all the timing tables, the T<sub>HCLK</sub> is the HCLK clock period.



Table 44. Asynchronous non-multiplexed SRAM/PSRAM/NOR read timings<sup>(1)</sup>

| Symbol                    | Parameter                             | Min       | Max         | Unit |
|---------------------------|---------------------------------------|-----------|-------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                       | 2THCLK-1  | 2THCLK+1    |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low            | 0         | 1           |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                      | 2THCLK    | 2THCLK+ 1.5 |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time | 0.5       | -           |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid            | -         | 3           |      |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high  | 0         | -           |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid           | -         | 2 (NA)      | ns   |
| t <sub>h(BL_NOE)</sub>    | FMC_BL hold time after FMC_NOE high   | 0         | -           |      |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time       | THCLK + 6 | -           |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOEx high setup time      | THCLK +7  | -           |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high     | 0         | -           |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high     | 0         | -           |      |
| t <sub>v(NADV_NE)</sub>   | FMC_NEx low to FMC_NADV low           | -         | 2           |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                     | -         | THCLK +1.5  |      |

<sup>1.</sup> Based on characterization, not tested in production

Table 45. Asynchronous non-multiplexed SRAM/PSRAM/NOR read-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min         | Max       | Unit |
|---------------------------|-------------------------------------------|-------------|-----------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 7THCLK +0.5 | 7THCLK+ 1 |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 6THCLK -1.5 | 6THCLK +2 |      |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 4THCLK +5   | -         | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4THCLK-3    | -         |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 20. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings

1. Mode 2/B, C and D only. In Mode 1, FMC\_NADV is not used.

Table 46. Asynchronous non-multiplexed SRAM/PSRAM/NOR write timings<sup>(1)</sup>

| Symbol                   | Parameter                             | Min       | Max      | Unit |
|--------------------------|---------------------------------------|-----------|----------|------|
| t <sub>w(NE)</sub>       | FMC_NE low time                       | 3THCLK-1  | 3THCLK+2 |      |
| t <sub>v(NWE_NE)</sub>   | FMC_NEx low to FMC_NWE low            | THCLK+0.5 | THCLK+1  |      |
| t <sub>w(NWE)</sub>      | FMC_NWE low time                      | THCLK-2   | THCLK+1  |      |
| t <sub>h(NE_NWE)</sub>   | FMC_NWE high to FMC_NE high hold time | THCLK-0.5 | -        |      |
| t <sub>v(A_NE)</sub>     | FMC_NEx low to FMC_A valid            | -         | 0        |      |
| t <sub>h(A_NWE)</sub>    | Address hold time after FMC_NWE high  | THCLK-1.5 | -        | ns   |
| t <sub>v(BL_NE)</sub>    | FMC_NEx low to FMC_BL valid           | -         | 1        |      |
| t <sub>h(BL_NWE)</sub>   | FMC_BL hold time after FMC_NWE high   | THCLK-0.5 | -        |      |
| t <sub>v(Data_NE)</sub>  | Data to FMC_NEx low to Data valid     | -         | THCLK+ 3 |      |
| t <sub>h(Data_NWE)</sub> | Data hold time after FMC_NWE high     | THCLK+0.5 | -        |      |
| t <sub>v(NADV_NE)</sub>  | FMC_NEx low to FMC_NADV low           | -         | 2.5      |      |
| t <sub>w(NADV)</sub>     | FMC_NADV low time                     | -         | THCLK+2  |      |

1. Based on characterization, not tested in production

Table 47. Asynchronous non-multiplexed SRAM/PSRAM/NOR write-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min        | Max      | Unit |
|---------------------------|-------------------------------------------|------------|----------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8THCLK+1   | 8THCLK+2 |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 6THCLK-1   | 6THCLK+2 |      |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5THCLK-0.5 | -        | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4THCLK+2   | -        |      |

<sup>1.</sup> Based on characterization, not tested in production

Table 48. Asynchronous multiplexed PSRAM/NOR read-NWAIT timings<sup>(1)</sup>

| Symbol                    | Parameter                                 | Min      | Max        | Unit |
|---------------------------|-------------------------------------------|----------|------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 8THCLK+2 | 8THCLK+2   |      |
| t <sub>w(NOE)</sub>       | FMC_NWE low time                          | 6THCLK-1 | 6THCLK+1.5 |      |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 4THCLK+6 | -          | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 4THCLK-4 | -          |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 21. Asynchronous multiplexed PSRAM/NOR read timings

Table 49. Asynchronous multiplexed PSRAM/NOR read timings<sup>(1)</sup>

| Symbol                    | Parameter                                           | Min        | Max      | Unit |
|---------------------------|-----------------------------------------------------|------------|----------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                                     | 3THCLK-0.5 | 3THCLK+1 |      |
| t <sub>v(NOE_NE)</sub>    | FMC_NEx low to FMC_NOE low                          | 2THCLK     | 2THCLK+1 |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low time                                    | THCLK-2    | THCLK+2  |      |
| t <sub>h(NE_NOE)</sub>    | FMC_NOE high to FMC_NE high hold time               | 0          | -        |      |
| t <sub>v(A_NE)</sub>      | FMC_NEx low to FMC_A valid                          | -          | 1.5      |      |
| t <sub>v(NADV_NE</sub> )  | FMC_NEx low to FMC_NADV low                         | 0          | 2        |      |
| t <sub>w(NADV)</sub>      | FMC_NADV low time                                   | THCLK-2    | THCLK+2  | 1    |
| t <sub>h(AD_NADV)</sub>   | FMC_AD(address) valid hold time after FMC_NADV high | 0          | -        | ns   |
| t <sub>h(A_NOE)</sub>     | Address hold time after FMC_NOE high                | THCLK-0.5  | -        |      |
| t <sub>h(BL_NOE)</sub>    | FMC_BL time after FMC_NOE high                      | 0          | -        |      |
| t <sub>v(BL_NE)</sub>     | FMC_NEx low to FMC_BL valid                         | -          | 2        |      |
| t <sub>su(Data_NE)</sub>  | Data to FMC_NEx high setup time                     | THCLK      | -        |      |
| t <sub>su(Data_NOE)</sub> | Data to FMC_NOE high setup time                     | THCLK+1    | -        |      |
| t <sub>h(Data_NE)</sub>   | Data hold time after FMC_NEx high                   | 0          | -        |      |
| t <sub>h(Data_NOE)</sub>  | Data hold time after FMC_NOE high                   | 0          | -        |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 22. Asynchronous multiplexed PSRAM/NOR write timings

5//

**Symbol Parameter** Min Max Unit FMC NE low time 4THCLK-1 4THCLK+1  $t_{w(NE)}$ FMC NEx low to FMC NWE low THCLK THCLK+0.5 t<sub>v(NWE NE)</sub> 2THCLK-0.5 2THCLK+1 FMC NWE low time t<sub>w(NWE)</sub> FMC NWE high to FMC NE high hold THCLK-0.5 t<sub>h(NE NWE)</sub> FMC\_NEx low to FMC\_A valid 5 t<sub>v(A NE)</sub> FMC NEx low to FMC NADV low 1 2.5 t<sub>v(NADV\_NE)</sub> THCLK+2 FMC NADV low time THCLK-2 ns t<sub>w(NADV)</sub> FMC\_AD(adress) valid hold time after THCLK-2 t<sub>h(AD NADV)</sub> FMC NADV high) Address hold time after FMC NWE high THCLK-1 t<sub>h(A NWE)</sub> FMC\_BL hold time after FMC\_NWE high THCLK-0.5 t<sub>h(BL NWE)</sub> FMC NEx low to FMC BL valid 1  $t_{v(BL\_NE)}$ FMC\_NADV high to Data valid THCLK +3.5 t<sub>v(Data NADV)</sub>

Table 50. Asynchronous multiplexed PSRAM/NOR write timings<sup>(1)</sup>

t<sub>h(Data NWE)</sub>

Table 51. Asynchronous multiplexed PSRAM/NOR write-NWAIT timings<sup>(1)</sup>

THCLK +0.5

Data hold time after FMC NWE high

| Symbol                    | Parameter                                 | Min      | Max        | Unit |
|---------------------------|-------------------------------------------|----------|------------|------|
| t <sub>w(NE)</sub>        | FMC_NE low time                           | 9THCLK   | 9THCLK+0.5 |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low time                          | 6THCLK   | 6THCLK+2   | ne   |
| t <sub>su(NWAIT_NE)</sub> | FMC_NWAIT valid before FMC_NEx high       | 5THCLK+6 | -          | ns   |
| t <sub>h(NE_NWAIT)</sub>  | FMC_NEx hold time after FMC_NWAIT invalid | 5THCLK-5 | -          |      |

<sup>1.</sup> Based on characterization, not tested in production

#### Synchronous waveforms and timings

*Figure 23* and *Figure 26* present the synchronous waveforms and *Table 52* to *Table 55* provide the corresponding timings. The results shown in these tables are obtained with the following FMC configuration:

- BurstAccessMode = FMC\_BurstAccessMode\_Enable;
- MemoryType = FMC\_MemoryType\_CRAM;
- WriteBurst = FMC\_WriteBurst\_Enable;
- CLKDivision = 1;
- DataLatency = 2 for NOR Flash; DataLatency = 0 for PSRAM

In all timing tables, the THCLK is the HCLK clock period (with maximum FMC\_CLK = 36 MHz).



<sup>1.</sup> Based on characterization, not tested in production



Figure 23. Synchronous multiplexed NOR/PSRAM read timings

577

Table 52. Synchronous multiplexed NOR/PSRAM read timings<sup>(1)</sup>

| Symbol                      | Parameter                                      | Min     | Max | Unit |
|-----------------------------|------------------------------------------------|---------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                                 | 2THCLK  | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)              | -       | 5   |      |
| t <sub>d(CLKH_NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)           | THCLK+1 | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                    | -       | 7   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                   | 2.5     | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)           | -       | 3   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)        | 0       | -   |      |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                     | -       | 6   | ns   |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high                   | THCLK+1 | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to FMC_AD[15:0] valid              | -       | 2   |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid            | 0       | -   |      |
| t <sub>su(ADV-CLKH)</sub>   | FMC_A/D[15:0] valid data before FMC_CLK high   | 4       | -   |      |
| t <sub>h(CLKH-ADV)</sub>    | FMC_A/D[15:0] valid data after<br>FMC_CLK high | 6       | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high            | 3       | -   |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high             | 4       | -   |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 24. Synchronous multiplexed PSRAM write timings

5//

Table 53. Synchronous multiplexed PSRAM write timings<sup>(1)</sup> (2)

| Symbol                      | Parameter                                     | Min      | Max | Unit |
|-----------------------------|-----------------------------------------------|----------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period, VDD range= 2.7 to 3.6 V       | 2THCLK-1 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)             | -        | 5.5 |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)          | THCLK+1  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                   | -        | 7   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high                  | 2        | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)          | -        | 0   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)       | 0        | -   |      |
| t <sub>d(CLKL-NWEL)</sub>   | FMC_CLK low to FMC_NWE low                    | -        | 5.5 | ns   |
| t <sub>d(CLKH-NWEH)</sub>   | FMC_CLK high to FMC_NWE high                  | THCLK+1  | -   |      |
| t <sub>d(CLKL-ADV)</sub>    | FMC_CLK low to to FMC_AD[15:0] valid          | =        | 7.5 |      |
| t <sub>d(CLKL-ADIV)</sub>   | FMC_CLK low to FMC_AD[15:0] invalid           | 0        | -   |      |
| t <sub>d(CLKL-DATA)</sub>   | FMC_A/D[15:0] valid data after<br>FMC_CLK low | -        | 8   |      |
| t <sub>d(CLKL-NBLL)</sub>   | FMC_CLK low to FMC_NBL low                    | -        | 6   |      |
| t <sub>d(CLKH-NBLH)</sub>   | FMC_CLK high to FMC_NBL high                  | THCLK+1  | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high           | 3        | -   |      |
| t <sub>h(CLKH-NWAIT</sub> ) | FMC_NWAIT valid after FMC_CLK high            | 5        | -   |      |

<sup>1.</sup> Based on characterization, not tested in production

<sup>2.</sup>  $C_L = 30 pF$ .



Figure 25. Synchronous non-multiplexed NOR/PSRAM read timings

577

Table 54. Synchronous non-multiplexed NOR/PSRAM read timings<sup>(1)</sup>

| Symbol                      | Parameter                                  | Min      | Max | Unit |
|-----------------------------|--------------------------------------------|----------|-----|------|
| t <sub>w(CLK)</sub>         | FMC_CLK period                             | 2THCLK-1 | -   |      |
| t <sub>d(CLKL-NExL)</sub>   | FMC_CLK low to FMC_NEx low (x=02)          | -        | 5   |      |
| t <sub>d(CLKH-NExH)</sub>   | FMC_CLK high to FMC_NEx high (x= 02)       | THCLK+1  | -   |      |
| t <sub>d(CLKL-NADVL)</sub>  | FMC_CLK low to FMC_NADV low                | -        | 7   |      |
| t <sub>d(CLKL-NADVH)</sub>  | FMC_CLK low to FMC_NADV high               | 2.5      | -   |      |
| t <sub>d(CLKL-AV)</sub>     | FMC_CLK low to FMC_Ax valid (x=1625)       | -        | 7   |      |
| t <sub>d(CLKH-AIV)</sub>    | FMC_CLK high to FMC_Ax invalid (x=1625)    | THCLK    | -   | ns   |
| t <sub>d(CLKL-NOEL)</sub>   | FMC_CLK low to FMC_NOE low                 | -        | 6   |      |
| t <sub>d(CLKH-NOEH)</sub>   | FMC_CLK high to FMC_NOE high               | THCLK+1  | -   |      |
| t <sub>su(DV-CLKH)</sub>    | FMC_D[15:0] valid data before FMC_CLK high | 3.5      | -   |      |
| t <sub>h(CLKH-DV)</sub>     | FMC_D[15:0] valid data after FMC_CLK high  | 5        | -   |      |
| t <sub>su(NWAIT-CLKH)</sub> | FMC_NWAIT valid before FMC_CLK high        | 2        |     |      |
| t <sub>h(CLKH-NWAIT)</sub>  | FMC_NWAIT valid after FMC_CLK high         | 4        |     |      |

<sup>1.</sup> Based on characterization, not tested in production



Figure 26. Synchronous non-multiplexed PSRAM write timings

5//

| Table 30. Synchronous non-manapiexed 1 Strain write timings |                                          |           |     |      |  |
|-------------------------------------------------------------|------------------------------------------|-----------|-----|------|--|
| Symbol                                                      | Parameter                                | Min       | Max | Unit |  |
| t <sub>w(CLK)</sub>                                         | FMC_CLK period                           | 2THCLK-1  | -   |      |  |
| t <sub>d(CLKL-NExL)</sub>                                   | FMC_CLK low to FMC_NEx low (x=02)        | -         | 6   |      |  |
| t <sub>d(CLKH-NExH)</sub>                                   | FMC_CLK high to FMC_NEx high (x= 02)     | THCLK+1.5 | -   |      |  |
| t <sub>d(CLKL-NADVL)</sub>                                  | FMC_CLK low to FMC_NADV low              | -         | 7.5 |      |  |
| t <sub>d(CLKL-NADVH)</sub>                                  | FMC_CLK low to FMC_NADV high             | 0         | -   |      |  |
| t <sub>d(CLKL-AV)</sub>                                     | FMC_CLK low to FMC_Ax valid (x=1625)     | -         | 6.5 |      |  |
| t <sub>d(CLKH-AIV)</sub>                                    | FMC_CLK high to FMC_Ax invalid (x=1625)  | 0         | -   | ns   |  |
| t <sub>d(CLKL-NWEL)</sub>                                   | FMC_CLK low to FMC_NWE low               | -         | 0   |      |  |
| t <sub>d(CLKH-NWEH)</sub>                                   | FMC_CLK high to FMC_NWE high             | THCLK+2   | -   |      |  |
| t <sub>d(CLKL-Data)</sub>                                   | FMC_D[15:0] valid data after FMC_CLK low | -         | 7.5 |      |  |
| t <sub>d(CLKL-NBLL)</sub>                                   | FMC_CLK low to FMC_NBL low               | -         | 7   |      |  |
| t <sub>d(CLKH-NBLH)</sub>                                   | FMC_CLK high to FMC_NBL high             | THCLK+0.5 | -   |      |  |
| t <sub>su(NWAIT-CLKH)</sub>                                 | FMC_NWAIT valid before FMC_CLK high      | 2         | -   |      |  |
| t <sub>h(CLKH-NWAIT)</sub>                                  | FMC_NWAIT valid after FMC_CLK high       | 4         | -   |      |  |

Table 55. Synchronous non-multiplexed PSRAM write timings<sup>(1)</sup>

#### PC Card/CompactFlash controller waveforms and timings

Figure 27 to Figure 32 present the PC Card/Compact FLash controller waveforms, and Table 56 to Table 57 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration:

- COM.FMC\_SetupTime = 0x04;
- COM.FMC\_WaitSetupTime = 0x07;
- COM.FMC\_HoldSetupTime = 0x04;
- COM.FMC\_HiZSetupTime = 0x05;
- ATT.FMC\_SetupTime = 0x04;
- ATT.FMC WaitSetupTime = 0x07;
- ATT.FMC\_HoldSetupTime = 0x04;
- ATT.FMC\_HiZSetupTime = 0x05;
- IO.FMC SetupTime = 0x04;
- IO.FMC\_WaitSetupTime = 0x07;
- IO.FMC HoldSetupTime = 0x04;
- IO.FMC HiZSetupTime = 0x05;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the THCLK is the HCLK clock period.



<sup>1.</sup> Based on characterization, not tested in production

Table 56. Switching characteristics for PC Card/CF read and write cycles in attribute/common space<sup>(1)</sup>

| Symbol                    | Parameter                                  | Min       | Max        | Unit |
|---------------------------|--------------------------------------------|-----------|------------|------|
| t <sub>v(NCEx-A)</sub>    | FMC_Ncex low to FMC_Ay valid               | -         | 0          |      |
| t <sub>h(NCEx_AI)</sub>   | FMC_NCEx high to FMC_Ax invalid            | 2.5       | -          |      |
| t <sub>d(NREG-NCEx)</sub> | FMC_NCEx low to FMC_NREG valid             | -         | 2          |      |
| t <sub>h(NCEx-NREG)</sub> | FMC_NCEx high to FMC_NREG invalid          | 0         | -          |      |
| t <sub>d(NCEx-NWE)</sub>  | FMC_NCEx low to FMC_NWE low                | -         | 5THCLK+2   |      |
| t <sub>w(NWE)</sub>       | FMC_NWE low width                          | 8THCLK    | 8THCLK+0.5 |      |
| t <sub>d(NWE_NCEx)</sub>  | FMC_NWE high to FMC_NCEx high 5THCLK-1     |           | -          |      |
| t <sub>v (NWE-D)</sub>    | FMC_NWE low to FMC_D[15:0] valid -         |           | 5          |      |
| t <sub>h (NWE-D)</sub>    | FMC_NWE high to FMC_D[15:0] invalid        | 4THCLK-1  | -          | ns   |
| t <sub>d (D-NWE)</sub>    | FMC_D[15:0] valid before FMC_NWE high      | 13THCLK-3 | -          |      |
| t <sub>d(NCEx-NOE)</sub>  | FMC_NCEx low to FMC_NOE low                |           | 5THCLK+2   |      |
| t <sub>w(NOE)</sub>       | FMC_NOE low width                          | 8THCLK-1  | 8THCLK+2   |      |
| t <sub>d(NOE_NCEx)</sub>  | FMC_NOE high to FMC_NCEx high              | 5THCLK-1  | -          |      |
| t <sub>su (D-NOE)</sub>   | FMC_D[15:0] valid data before FMC_NOE high | THCLK+2   | -          |      |
| t <sub>h(NOE-D)</sub>     | FMC_N0E high to FMC_D[15:0] invalid        | 0         | -          |      |

<sup>1.</sup> Based on characterization, not tested in production

577



Figure 27. PC Card/CompactFlash controller waveforms for common memory read access

1. FMC\_NCE4\_2 remains high (inactive during 8-bit access.

Figure 28. PC Card/CompactFlash controller waveforms for common memory write access





Figure 29. PC Card/CompactFlash controller waveforms for attribute memory read access

1. Only data bits 0...7 are read (bits 8...15 are disregarded).

5//



Figure 30. PC Card/CompactFlash controller waveforms for attribute memory write access

1. Only data bits 0...7 are driven (bits 8...15 remains Hi-Z).

Table 57. Switching characteristics for PC Card/CF read and write cycles in I/O space<sup>(1)</sup>

| - Space                      |                                         |                         |          |      |  |
|------------------------------|-----------------------------------------|-------------------------|----------|------|--|
| Symbol                       | Parameter                               | Min                     | Max      | Unit |  |
| t <sub>w(NIOWR)</sub>        | FMC_NIOWR low width                     | 8THCLK-0.5              |          |      |  |
| t <sub>v(NIOWR-D)</sub>      | FMC_NIOWR low to FMC_D[15:0] valid      | -                       | 5.5      |      |  |
| t <sub>h(NIOWR-D)</sub>      | FMC_NIOWR high to FMC_D[15:0] invalid   | 4THCLK-0.5              | -        |      |  |
| t <sub>d(NCE4_1-NIOWR)</sub> | FMC_NCE4_1 low to FMC_NIOWR valid       | -                       | 5THCLK+1 |      |  |
| t <sub>h(NCEx-NIOWR)</sub>   | FMC_NCEx high to FMC_NIOWR invalid      | WR invalid 4THCLK+0.5 - |          |      |  |
| t <sub>d(NIORD-NCEx)</sub>   | FMC_NCEx low to FMC_NIORD valid         | -                       | 5THCLK   | ns   |  |
| t <sub>h(NCEx-NIORD)</sub>   | FMC_NCEx high to FMC_NIORD) valid       | 6THCLK+2                | -        |      |  |
| t <sub>w(NIORD)</sub>        | FMC_NIORD low width                     | 8THCLK-1                | 8THCLK+1 |      |  |
| t <sub>su(D-NIORD)</sub>     | FMC_D[15:0] valid before FMC_NIORD high | THCLK+2                 | -        |      |  |
| t <sub>d(NIORD-D)</sub>      | FMC_D[15:0] valid after FMC_NIORD high  | 0                       | -        |      |  |

1. Based on characterization, not tested in production





Figure 31. PC Card/CompactFlash controller waveforms for I/O space read access





## NAND controller waveforms and timings

Figure 33 and Figure 34 present the NAND controller synchronous waveforms, and Table 58 and Table 59 provide the corresponding timings. The results shown in this table are obtained with the following FMC configuration:

- COM.FMC\_SetupTime = 0x01;
- COM.FMC\_WaitSetupTime = 0x03;
- COM.FMC HoldSetupTime = 0x02;
- COM.FMC\_HiZSetupTime = 0x03;
- ATT.FMC SetupTime = 0x01;
- ATT.FMC WaitSetupTime = 0x03;
- ATT.FMC\_HoldSetupTime = 0x02;
- ATT.FMC HiZSetupTime = 0x03;
- Bank = FMC Bank NAND;
- MemoryDataWidth = FMC\_MemoryDataWidth\_16b;
- ECC = FMC\_ECC\_Enable;
- ECCPageSize = FMC\_ECCPageSize\_512Bytes;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the THCLK is the HCLK clock period.



Figure 33. NAND controller read timings

| Table 30. Switching Characteristics for NAND Flash read cycles |                                              |           |             |      |  |
|----------------------------------------------------------------|----------------------------------------------|-----------|-------------|------|--|
| Symbol                                                         | Parameter                                    | Min       | Max         | Unit |  |
| t <sub>w(NOE)</sub>                                            | FMC_NOE low width                            | 6THCLK    | 6THCLK + 2  |      |  |
| t <sub>su(D-NOE)</sub>                                         | FMC_D[15-0] valid data before FMC_NOE high   | THCLK+5 - |             |      |  |
| t <sub>h(NOE-D)</sub>                                          | FMC_D[15-0] valid data after FMC_NOE high    |           | -           | ns   |  |
| t <sub>d(ALE-NOE)</sub>                                        | FMC_ALE valid before FMC_NOE low - 6THCLK -0 |           | 6THCLK -0.5 |      |  |
| t <sub>h(NOE-ALE)</sub>                                        | FMC_NWE high to FMC_ALE invalid              | 6THCLK-1  | -           |      |  |

Table 58. Switching characteristics for NAND Flash read cycles<sup>(1)</sup> (2)

- 1. Based on characterization, not tested in production
- 2. CL = 30 pF



Figure 34. NAND controller write timings

Table 59. Switching characteristics for NAND Flash write cycles<sup>(1)</sup>

| Symbol                  | bol Parameter                                    |                                               | Max          | Unit |  |  |
|-------------------------|--------------------------------------------------|-----------------------------------------------|--------------|------|--|--|
| t <sub>w(NWE)</sub>     | FMC_NWE low width                                | 4THCLK-0.5                                    | 4THCLK + 1.5 |      |  |  |
| t <sub>v(NWE-D)</sub>   | FMC_NWE low to FMC_D[15-0] valid                 | -                                             | 3.5          |      |  |  |
| t <sub>h(NWE-D)</sub>   | FMC_NWE high to FMC_D[15-0] invalid              | C_NWE high to FMC_D[15-0] invalid 3THCLK -1.5 |              |      |  |  |
| t <sub>d(D-NWE)</sub>   | FMC_D[15-0] valid before FMC_NWE high 5THCLK - 3 |                                               | -            | ns   |  |  |
| t <sub>d(ALE_NWE)</sub> | FMC_ALE valid before FMC_NWE low                 | E valid before FMC_NWE low -                  |              |      |  |  |
| t <sub>h(NWE-ALE)</sub> | FMC_NWE high to FMC_ALE invalid                  | 2THCLK-1                                      | -            |      |  |  |

1. Based on characterization, not tested in production

**7**/

#### 6.3.12 EMC characteristics

Susceptibility tests are performed on a sample basis during device characterization.

### Functional EMS (electromagnetic susceptibility)

While a simple application is executed on the device (toggling two LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs:

- **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard.
- FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard.

A device reset allows normal operations to be resumed.

The test results are given in *Table 60*. They are based on the EMS levels and classes defined in application note AN1709.

| Symbol            | Parameter                                                                                                                                       | Conditions                                                                                | Level/<br>Class |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------------|
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance                                                                  | $V_{DD}$ = 3.3 V, LQFP144, $T_{A}$ = +25°C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-2 | 2B              |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP144, $T_{A}$ = +25°C, $f_{HCLK}$ = 72 MHz conforms to IEC 61000-4-4 | 4A              |

Table 60. EMS characteristics

#### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and pre qualification tests in relation with the EMC level requested for his application.

### Software recommendations

The software flowchart must include the management of runaway conditions such as:

- Corrupted program counter
- Unexpected reset
- Critical Data corruption (control registers...)

#### Pre qualification trials

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

## **Electromagnetic Interference (EMI)**

The electromagnetic field emitted by the device are monitored while a simple application is executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with IEC 61967-2 standard which specifies the test board and the pin loading.

| Symbol                | Parameter                               | Conditions                 | Monitored                                                             | Max vs. [f <sub>HSE</sub> /f <sub>HCLK</sub> ] | Unit |
|-----------------------|-----------------------------------------|----------------------------|-----------------------------------------------------------------------|------------------------------------------------|------|
|                       |                                         |                            | frequency band                                                        | 8/72 MHz                                       |      |
|                       | V <sub>DD</sub> = 3.6 V, T <sub>A</sub> | V 26.V.T 25.80             | 0.1 to 30 MHz                                                         | 7                                              |      |
|                       |                                         | Peak level                 | / <sub>DD</sub> = 3.6 V, 1 <sub>A</sub> = 25 °C, 1<br>-QFP144 package | 30 to 130 MHz                                  | 15   |
| S <sub>EMI</sub> Peak | Peak level                              | compliant with IEC 61967-2 | 130 MHz to 1GHz                                                       | 31                                             |      |
|                       |                                         | 01907-2                    | SAE EMI Level                                                         | 4                                              | -    |

Table 61. EMI characteristics

# 6.3.13 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

#### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test conforms to the JESD22-A114/C101 standard.

| Symbol                | Ratings                                               | Conditions                                                  | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | T <sub>A</sub> = +25 °C, conforming to JESD22-A114          | 2     | 2000                            |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | T <sub>A</sub> = +25 °C, conforming<br>to ANSI/ESD STM5.3.1 | C3    | 250                             | V    |

Table 62. ESD absolute maximum ratings



<sup>1.</sup> Data based on characterization results, not tested in production.

### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latch-up standard.

Table 63. Electrical sensitivities

| Symbol | Parameter             | Conditions                                     | Class      |
|--------|-----------------------|------------------------------------------------|------------|
| LU     | Static latch-up class | T <sub>A</sub> = +105 °C conforming to JESD78A | II Level A |

## 6.3.14 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard, 3 V-capable I/O pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of  $-5~\mu\text{A}/+0~\mu\text{A}$  range), or other functional failure (for example reset occurrence or oscillator frequency deviation).

The test results are given in Table 64.

Table 64. I/O current injection susceptibility

|                  |                                                                                                                                                                                                                                                                                 | Functionals        | usceptibility      |      |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|
| Symbol           | Description                                                                                                                                                                                                                                                                     | Negative injection | Positive injection | Unit |
|                  | Injected current on BOOT0                                                                                                                                                                                                                                                       | -0                 | NA                 |      |
|                  | Injected current on PF3, PC1, PC2, PA1, PA2, PA3, PA4, PA5, PA6, PA7, PB0, PB1, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB13, PB14, PB15, PD8, PD9, PD10, PD11, PD12, PD13, PD14 pins with induced leakage current on adjacent pins less than -50 µA or more than +400 µA | -5                 | +5                 |      |
| I <sub>INJ</sub> | Injected current on PF2, PF4, PC0, PC1, PC2, PC3, PA0, PA1, PA2, PA3, PA4, PA5, PA6, PA7, PC4, PC5, PB2, PB11 with induced leakage current on other pins from this group less than -50 µA or more than +400 µA                                                                  | -5                 | +5                 | mA   |
|                  | Injected current on PB0, PB1, PE7, PE8, PE9, PE10, PE11, PE12, PE13, PE14, PE15, PB12, PB13, PB14, P15, PD8, PD9, PD10, PD11, PD12, PD13, PD14 with induced leakage current on other pins from this group less than -50 µA or more than +400 µA                                 | -5                 | +5                 |      |
|                  | Injected current on any other FT and FTf pins                                                                                                                                                                                                                                   | -5                 | NA                 |      |
|                  | Injected current on any other pins                                                                                                                                                                                                                                              | -5                 | +5                 |      |

Note: It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.



# 6.3.15 I/O port characteristics

# General input/output characteristics

Unless otherwise specified, the parameters given in *Table 65* are derived from tests performed under the conditions summarized in *Table 19*. All I/Os are CMOS and TTL compliant.

Table 65. I/O static characteristics

| Symbol           | Parameter                                         | Conditions                                                                      | Min                                         | Тур                | Max                                       | Unit |  |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------|--------------------|-------------------------------------------|------|--|
|                  |                                                   | TC and TTa I/O                                                                  | -                                           | -                  | 0.3 V <sub>DD</sub> +0.07 <sup>(1)</sup>  |      |  |
| .,               | Low level input                                   | FT and FTf I/O                                                                  | -                                           | -                  | 0.475 V <sub>DD</sub> -0.2 <sup>(1)</sup> | .,   |  |
| $V_{IL}$         | voltage                                           | BOOT0                                                                           | -                                           | -                  | 0.3 V <sub>DD</sub> -0.3 <sup>(1)</sup>   | V    |  |
|                  |                                                   | All I/Os except BOOT0                                                           | -                                           | -                  | 0.3 V <sub>DD</sub> <sup>(2)</sup>        |      |  |
|                  |                                                   | TC and TTa I/O                                                                  | 0.445 V <sub>DD</sub> +0.398 <sup>(1)</sup> | -                  | -                                         |      |  |
|                  |                                                   | FT and FTf I/O                                                                  | 0.5 V <sub>DD</sub> +0.2 <sup>(1)</sup>     | -                  | -                                         |      |  |
| $V_{IH}$         | High level input                                  | BOOT0                                                                           | 0.2 V <sub>DD</sub> +0.95 <sup>(1)</sup>    | -                  | -                                         | V    |  |
| * IH             | voltage                                           | All I/Os except BOOT0                                                           | 0.7 V <sub>DD</sub> <sup>(2)</sup>          | -                  | -                                         |      |  |
|                  |                                                   | TC and TTa I/O                                                                  | -                                           | 200 (1)            | -                                         |      |  |
| $V_{hys}$        | Schmitt trigger hysteresis                        | FT and FTf I/O                                                                  | -                                           | 100 <sup>(1)</sup> | -                                         | mV   |  |
|                  | Tryotorcolo                                       | ВООТ0                                                                           | -                                           | 300 <sup>(1)</sup> | -                                         |      |  |
|                  |                                                   | TC, FT and FTf I/O TTa I/O in digital mode $V_{SS} \le V_{IN} \le V_{DD}$       | -                                           | -                  | ±0.1                                      |      |  |
|                  |                                                   | TTa I/O in digital mode<br>V <sub>DD</sub> ≤ V <sub>IN</sub> ≤ V <sub>DDA</sub> | -                                           | -                  | 1                                         |      |  |
| l <sub>lkg</sub> | Input leakage current (3)                         | TTa I/O in analog mode $V_{SS} \le V_{IN} \le V_{DDA}$                          | -                                           | -                  | ±0.2                                      | μA   |  |
|                  |                                                   | FT and FTf I/O <sup>(4)</sup><br>V <sub>DD</sub> ≤V <sub>IN</sub> ≤5 V          | -                                           | -                  | 10                                        |      |  |
| R <sub>PU</sub>  | Weak pull-up equivalent resistor <sup>(5)</sup>   | $V_{IN} = V_{SS}$                                                               | 25                                          | 40                 | 55                                        | kΩ   |  |
| R <sub>PD</sub>  | Weak pull-down equivalent resistor <sup>(5)</sup> | $V_{IN} = V_{DD}$                                                               | 25                                          | 40                 | 55                                        | kΩ   |  |
| C <sub>IO</sub>  | I/O pin capacitance                               | -                                                                               | -                                           | 5                  | -                                         | pF   |  |

<sup>1.</sup> Data based on design simulation.

Pull-up and pull-down resistors are designed with a true resistance in series with a switchable PMOS/NMOS. This PMOS/NMOS contribution to the series resistance is minimum (~10% order).



<sup>2.</sup> Tested in production.

<sup>3.</sup> Leakage could be higher than the maximum value. if negative current is injected on adjacent pins. Refer to *Table 64: I/O current injection susceptibility*.

<sup>4.</sup> To sustain a voltage higher than  $V_{DD}$  +0.3 V, the internal pull-up/pull-down resistors must be disabled.

All I/Os are CMOS and TTL compliant (no software configuration required). Their characteristics cover more than the strict CMOS-technology or TTL parameters. The coverage of these requirements is shown in *Figure 35* and *Figure 36* for standard I/Os.



Figure 35. TC and TTa I/O input characteristics - CMOS port







57



Figure 38. Five volt tolerant (FT and FTf) I/O input characteristics - TTL port

0.4

### **Output driving current**

The GPIOs (general purpose input/outputs) can sink or source up to +/-8 mA, and sink or source up to +/- 20 mA (with a relaxed  $V_{OL}/V_{OH}$ ).

In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*:

- The sum of the currents sourced by all the I/Os on  $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on  $V_{DD}$ , cannot exceed the absolute maximum rating  $\Sigma I_{VDD}$  (see *Table 17*).
- The sum of the currents sunk by all the I/Os on  $V_{SS}$  plus the maximum Run consumption of the MCU sunk on  $V_{SS}$  cannot exceed the absolute maximum rating  $\Sigma I_{VSS}$  (see *Table 17*).

# **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 66* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*. All I/Os (FT, TTa and TC unless otherwise specified) are CMOS and TTL compliant.

| Symbol                            | Parameter                                | Conditions                                                  | Min                  | Max | Unit  |
|-----------------------------------|------------------------------------------|-------------------------------------------------------------|----------------------|-----|-------|
| V <sub>OL</sub> <sup>(1)</sup>    | Output low level voltage for an I/O pin  | CMOS port <sup>(2)</sup>                                    | -                    | 0.4 |       |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin | I <sub>IO</sub> = +48 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V | V <sub>DD</sub> -0.4 | -   |       |
| V <sub>OL</sub> <sup>(1)</sup>    | Output low level voltage for an I/O pin  | TTL port <sup>(2)</sup>                                     | -                    | 0.4 | ]     |
| V <sub>OH</sub> <sup>(3)</sup>    | Output high level voltage for an I/O pin | I <sub>IO</sub> = +8 mA<br>2.7 V < V <sub>DD</sub> < 3.6 V  | 2.4                  | -   |       |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = +20 mA                                    | -                    | 1.3 | \ \ \ |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 2.7 V < V <sub>DD</sub> < 3.6 V                             | V <sub>DD</sub> -1.3 | -   |       |
| V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin  | I <sub>IO</sub> = +6 mA                                     | -                    | 0.4 |       |
| V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | 2 V < V <sub>DD</sub> < 2.7 V                               | V <sub>DD</sub> =0.4 | -   |       |

Table 66. Output voltage characteristics

 $I_{10} = +20 \text{ mA}$ 

 $2.7 \text{ V} < \text{V}_{DD} < 3.6 \text{ V}$ 

Output low level voltage for an FTf I/O pin in

4. Data based on design simulation.

FM+ mode

 $V_{\mathsf{OLFM+}}{}^{(4)(4)}$ 



<sup>1.</sup> The  $I_{IO}$  current sunk by the device must always respect the absolute maximum rating specified in *Table 17* and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $\Sigma I_{IO(PIN)}$ .

<sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in *Table 17* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed ΣI<sub>IO(PIN)</sub>.

### Input/output AC characteristics

The definition and values of input/output AC characteristics are given in *Figure 39* and *Table 67*, respectively.

Unless otherwise specified, the parameters given are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

Table 67. I/O AC characteristics<sup>(1)</sup>

| OSPEEDRy [1:0] value <sup>(1)</sup> | Symbol                   | Parameter                                                       | Conditions                                                      | Min               | Max                | Unit |
|-------------------------------------|--------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-------------------|--------------------|------|
|                                     | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(2)</sup>                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V          | -                 | 2 <sup>(3)</sup>   | MHz  |
| x0                                  | t <sub>f(IO)out</sub>    | Output high to low level fall time                              | -C <sub>1</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V         |                   | 125 <sup>(3)</sup> | ns   |
|                                     | t <sub>r(IO)out</sub>    | Output low to high level rise time                              | -CL = 30 μr, ν <sub>DD</sub> = 2 ν to 3.0 ν                     | -                 | 125 <sup>(3)</sup> | 1115 |
|                                     | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(2)</sup>                                | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 3.6 V          | -                 | 10 <sup>(3)</sup>  | MHz  |
| 01                                  | t <sub>f(IO)out</sub>    | Output high to low level fall time                              | C = 50 pE // = 2 // to 2 6 //                                   | -                 | 25 <sup>(3)</sup>  | 20   |
|                                     | t <sub>r(IO)out</sub>    | Output low to high level rise time                              | $-C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 3.6 \text{ V}$  |                   | 25 <sup>(3)</sup>  | ns   |
|                                     | f <sub>max(IO)</sub> out | Maximum frequency <sup>(2)</sup>                                | C <sub>L</sub> = 30 pF, V <sub>DD</sub> = 2.7 V to 3.6 V        | -                 | 50 <sup>(3)</sup>  |      |
|                                     |                          |                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V        | -                 | 30 <sup>(3)</sup>  | MHz  |
|                                     |                          |                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V          | -                 | 20 <sup>(3)</sup>  |      |
|                                     |                          |                                                                 | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | -                 | 5 <sup>(3)</sup>   |      |
| 11                                  | t <sub>f(IO)out</sub>    | Output high to low level fall time                              | $C_L = 50 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | -                 | 8 <sup>(3)</sup>   |      |
|                                     |                          |                                                                 | $C_L = 50 \text{ pF}, V_{DD} = 2 \text{ V to } 2.7 \text{ V}$   | -                 | 12 <sup>(3)</sup>  | ns   |
|                                     |                          |                                                                 | $C_L = 30 \text{ pF}, V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | -                 | 5 <sup>(3)</sup>   | 1115 |
|                                     | t <sub>r(IO)out</sub>    | Output low to high level rise time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2.7 V to 3.6 V        | -                 | 8 <sup>(3)</sup>   |      |
|                                     |                          |                                                                 | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 V to 2.7 V          | -                 | 12 <sup>(3)</sup>  |      |
|                                     | f <sub>max(IO)out</sub>  | Maximum frequency <sup>(2)</sup>                                |                                                                 | -                 | 2 <sup>(4)</sup>   | MHz  |
| FM+<br>configuration <sup>(4)</sup> | t <sub>f(IO)out</sub>    | Output high to low level fall time                              | C <sub>L</sub> = 50 pF, V <sub>DD</sub> = 2 to 3.6 V            | -                 | 12 <sup>(4)</sup>  | ne   |
|                                     | t <sub>r(IO)out</sub>    | Output low to high level rise time                              |                                                                 | -                 | 34 <sup>(4)</sup>  | ns   |
| -                                   | t <sub>EXTIpw</sub>      | Pulse width of external signals detected by the EXTI controller | -                                                               | 10 <sup>(3)</sup> | -                  | ns   |

The I/O speed is configured using the OSPEEDRx[1:0] bits. Refer to the RM0365 reference manual for a description of GPIO Port configuration register.

<sup>4.</sup> The I/O speed configuration is bypassed in FM+ I/O mode. Refer to the reference manual RM0365 for a description of FM+ I/O mode configuration.



<sup>2.</sup> The maximum frequency is defined in Figure 39.

<sup>3.</sup> Guaranteed by design, not tested in production.



Figure 39. I/O AC characteristics definition

1. See Table 67: I/O AC characteristics.

# 6.3.16 NRST pin characteristics

The NRST pin input driver uses CMOS technology. It is connected to a permanent pull-up resistor,  $R_{PU}$  (see *Table 65*).

Unless otherwise specified, the parameters given in *Table 68* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

| Symbol                               | Parameter                                       | Conditions        | Min                                            | Тур | Max                                         | Unit |
|--------------------------------------|-------------------------------------------------|-------------------|------------------------------------------------|-----|---------------------------------------------|------|
| V <sub>IL(NRST)</sub> <sup>(1)</sup> | NRST Input low level voltage                    | -                 | -                                              | -   | 0.3V <sub>DD</sub> +<br>0.07 <sup>(1)</sup> | V    |
| V <sub>IH(NRST)</sub> <sup>(1)</sup> | NRST Input high level voltage                   | -                 | 0.445V <sub>DD</sub> +<br>0.398 <sup>(1)</sup> | -   | -                                           | V    |
| V <sub>hys(NRST)</sub>               | NRST Schmitt trigger voltage hysteresis         | -                 | -                                              | 200 | -                                           | mV   |
| R <sub>PU</sub>                      | Weak pull-up equivalent resistor <sup>(2)</sup> | $V_{IN} = V_{SS}$ | 25                                             | 40  | 55                                          | kΩ   |
| V <sub>F(NRST)</sub> <sup>(1)</sup>  | NRST Input filtered pulse                       | -                 | -                                              | -   | 100 <sup>(1)</sup>                          | ns   |
| V <sub>NF(NRST)</sub> <sup>(1)</sup> | NRST Input not filtered pulse                   | -                 | 500 <sup>(1)</sup>                             | -   | -                                           | ns   |

Table 68. NRST pin characteristics

577

<sup>1.</sup> Guaranteed by design, not tested in production.

The pull-up is designed with a true resistance in series with a switchable PMOS. This PMOS contribution to the series resistance must be minimum (~10% order).



Figure 40. Recommended NRST pin protection

- 1. The reset network protects the device against parasitic resets.
- The user must ensure that the level on the NRST pin can go below the V<sub>IL(NRST)</sub> max level specified in Table 68. Otherwise the reset will not be taken into account by the device.

### 6.3.17 Timer characteristics

The parameters given in *Table 69* are guaranteed by design.

Refer to Section 6.3.15: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output).

| Symbol                 | Parameter                                  | Conditions                     | Min    | Max                     | Unit                 |
|------------------------|--------------------------------------------|--------------------------------|--------|-------------------------|----------------------|
|                        |                                            | -                              | 1      | -                       | t <sub>TIMxCLK</sub> |
| t <sub>res(TIM)</sub>  | Timer resolution time                      | f <sub>TIMxCLK</sub> = 72 MHz  | 13.9   | -                       | ns                   |
|                        |                                            | f <sub>TIMxCLK</sub> = 144 MHz | 6.95   | -                       | ns                   |
| f <sub>EXT</sub>       | Timer external clock                       | -                              | 0      | f <sub>TIMxCLK</sub> /2 | MHz                  |
| 'EXI                   | frequency on CH1 to CH4                    | f <sub>TIMxCLK</sub> = 72 MHz  | 0      | 36                      | MHz                  |
| Res <sub>TIM</sub>     | Timer resolution                           | TIMx (except TIM2)             | -      | 16                      | bit                  |
| T COTIM                | Timer resolution                           | TIM2                           | -      | 32                      | Dit                  |
|                        |                                            | -                              | 1      | 65536                   | t <sub>TIMxCLK</sub> |
| t <sub>COUNTER</sub>   | 16-bit counter clock period                | f <sub>TIMxCLK</sub> = 72 MHz  | 0.0139 | 910                     | μs                   |
|                        |                                            | f <sub>TIMxCLK</sub> = 144 MHz | 0.0069 | 455                     | μs                   |
|                        |                                            | -                              | -      | 65536 × 65536           | t <sub>TIMxCLK</sub> |
| t <sub>MAX_COUNT</sub> | Maximum possible count with 32-bit counter | f <sub>TIMxCLK</sub> = 72 MHz  | -      | 59.65                   | s                    |
|                        |                                            | f <sub>TIMxCLK</sub> = 144 MHz | -      | 29.825                  | s                    |

Table 69. TIMx<sup>(1)(2)</sup> characteristics

- 1. TIMx is used as a general term to refer to the TIM1, TIM2, TIM3, TIM4, TIM15, TIM16 and TIM17 timers.
- 2. Guaranteed by design, not tested in production.

Table 70. IWDG min/max timeout period at 40 kHz (LSI) (1)

| Prescaler divider | PR[2:0] bits | Min timeout (ms) RL[11:0]=<br>0x000 | Max timeout (ms) RL[11:0]=<br>0xFFF |
|-------------------|--------------|-------------------------------------|-------------------------------------|
| /4                | 0            | 0.1                                 | 409.6                               |
| /8                | 1            | 0.2                                 | 819.2                               |
| /16               | 2            | 0.4                                 | 1638.4                              |
| /32               | 3            | 0.8                                 | 3276.8                              |
| /64               | 4            | 1.6                                 | 6553.6                              |
| /128              | 5            | 3.2                                 | 13107.2                             |
| /256              | 7            | 6.4                                 | 26214.4                             |

These timings are given for a 40 kHz clock but the microcontroller internal RC frequency can vary from 30 to 60 kHz. Moreover, given an exact RC oscillator frequency, the exact timings still depend on the phasing of the APB interface clock versus the LSI clock so that there is always a full RC period of uncertainty.

Table 71. WWDG min-max timeout value @72 MHz (PCLK)<sup>(1)</sup>

| Prescaler | WDGTB | Min timeout value | Max timeout value |
|-----------|-------|-------------------|-------------------|
| 1         | 0     | 0.05687           | 3.6409            |
| 2         | 1     | 0.1137            | 7.2817            |
| 4         | 2     | 0.2275            | 14.564            |
| 8         | 3     | 0.4551            | 29.127            |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 6.3.18 Communications interfaces

# I<sup>2</sup>C interface characteristics

The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev.03 for:

- Standard-mode (Sm): with a bit rate up to 100 kbit/s
- Fast-mode (Fm): with a bit rate up to 400 kbit/s
- Fast-mode Plus (Fm+): with a bit rate up to 1Mbits/s

The I<sup>2</sup>C timings requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to Reference manual).

The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement. Refer to Section 6.3.15: I/O port characteristics.

All I<sup>2</sup>C I/Os embed an analog filter. refer to the *Table 73: I2C analog filter characteristics*.

Table 72. I2C timings specification (see I2C specification, rev.03, June 2007)<sup>(1)</sup>

| Symbol              | Parameter                                                                                 | Standa | rd mode             | Fast mode |                    | Fast Mode Plus |                     | Unit |
|---------------------|-------------------------------------------------------------------------------------------|--------|---------------------|-----------|--------------------|----------------|---------------------|------|
| Symbol              | Parameter                                                                                 | Min    | Max                 | Min       | Max                | Min            | Max                 | Unit |
| f <sub>SCL</sub>    | SCL clock frequency                                                                       | 0      | 100                 | 0         | 400                | 0              | 1000                | KHz  |
| t <sub>LOW</sub>    | Low period of the SCL clock                                                               | 4.7    | -                   | 1.3       | -                  | 0.5            | -                   | μs   |
| t <sub>HIGH</sub>   | High Period of the SCL clock                                                              | 4      |                     | 0.6       |                    | 0.26           | -                   | μs   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                     | -      | 1000                | -         | 300                | -              | 120                 | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals                                                     | -      | 300                 | -         | 300                | -              | 120                 | ns   |
| t <sub>HD;DAT</sub> | Data hold time                                                                            | 0      | -                   | 0         | -                  | 0              | -                   | μs   |
| t <sub>VD;DAT</sub> | Data valid time                                                                           | -      | 3.45 <sup>(2)</sup> | -         | 0.9 <sup>(2)</sup> | -              | 0.45 <sup>(2)</sup> | μs   |
| t <sub>VD;ACK</sub> | Data valid acknowledge time                                                               | -      | 3.45 <sup>(2)</sup> | -         | 0.9 <sup>(2)</sup> | -              | 0.45 <sup>(2)</sup> | μs   |
| t <sub>SU;DAT</sub> | Data setup time                                                                           | 250    | -                   | 100       | -                  | 50             | -                   | ns   |
| t <sub>HD:STA</sub> | Hold time (repeated) START condition                                                      | 4.0    | -                   | 0.6       | -                  | 0.26           | -                   | μs   |
| t <sub>SU:STA</sub> | Set-up time for a repeated START condition                                                | 4.7    | -                   | 0.6       | -                  | 0.26           |                     | μs   |
| t <sub>SU:STO</sub> | Set-up time for STOP condition                                                            | 4.0    | -                   | 0.6       | -                  | 0.26           | -                   | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                          | 4.7    | -                   | 1.3       | -                  | 0.5            | -                   | μs   |
| C <sub>b</sub>      | Capacitive load for each bus line                                                         | -      | 400                 | -         | 400                | -              | 550                 | pF   |
| t <sub>SP</sub>     | Pulse width of spikes that are suppressed by the analog filter for Standard and Fast mode | 0      | 50 <sup>(3)</sup>   | 0         | 50 <sup>(3)</sup>  | -              | -                   | ns   |

- The I2C characteristics are the requirements from I2C bus specification rev03. They are guaranteed by design when I2Cx\_TIMING register is correctly programmed (Refer to the RM0365 reference manual). These characteristics are not tested in production.
- 2. The maximum  $t_{HD; DAT}$  could be 3.45  $\mu$ s, 0.9  $\mu$ s and 0.45  $\mu$ s for standard mode, fast mode and fast mode plus, but must be less than the maximum of  $t_{VD; DAT}$  or  $t_{VD; ACK}$  by a transition time.
- 3. The minimum width of the spikes filtered by the analog filter is above t<sub>SP</sub>(max).

Table 73. I2C analog filter characteristics<sup>(1)</sup>

| Symbol          | Parameter                                                      | Min | Max | Unit |
|-----------------|----------------------------------------------------------------|-----|-----|------|
| t <sub>AF</sub> | Pulse width of spikes that are suppressed by the analog filter | 50  | 260 | ns   |

1. Guaranteed by design, not tested in production.

Figure 41. I<sup>2</sup>C bus AC waveforms and measurement circuit



1. Rs: Series protection resistors, Rp: Pull-up resistors, VDD\_I2C: I2C bus supply.

5//

# SPI/I<sup>2</sup>S characteristics

Unless otherwise specified, the parameters given in *Table 74* for SPI or in *Table 75* for  $I^2S$  are derived from tests performed under ambient temperature,  $f_{PCLKX}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 19*.

Refer to Section 6.3.15: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I<sup>2</sup>S).

Table 74. SPI characteristics<sup>(1)</sup>

| Symbol                                       | Parameter                         | Conditions                                                                    | Min     | Тур.  | Max                  | Unit |
|----------------------------------------------|-----------------------------------|-------------------------------------------------------------------------------|---------|-------|----------------------|------|
|                                              |                                   | Master mode 2.7 V <v<sub>DD&lt;3.6 V,<br/>SPI1/4</v<sub>                      |         |       | 24                   |      |
|                                              |                                   | Master mode 2 V <v<sub>DD&lt;3.6 V,<br/>SPI1/2/3/4</v<sub>                    |         |       | 18                   |      |
| f <sub>SCK</sub>                             | SPI clock frequency               | Slave mode 2 V <v<sub>DD&lt;3.6 V,<br/>SPI1/4</v<sub>                         |         |       | 24                   | MHz  |
| 1/t <sub>c(SCK)</sub>                        | SFI Clock frequency               | Slave mode 2 V <v<sub>DD&lt;3.6 V,<br/>SPI1/2/3/4</v<sub>                     | -       | -     | 18                   |      |
|                                              |                                   | Slave mode transmitter/full duplex 2 V <v<sub>DD&lt;3.6 V, SPI1/2/3/4</v<sub> |         |       | 16.5 <sup>(2)</sup>  |      |
|                                              |                                   | Slave mode transmitter/full duplex 2.7 V <v<sub>DD&lt;3.6 V, SPI1/4</v<sub>   |         |       | 22.5 <sup>(2))</sup> |      |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock frequency | Slave mode                                                                    | 30      | 50    | 70                   | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                    | Slave mode, SPI presc = 2                                                     | 4*Tpclk | -     | -                    |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                     | Slave mode, SPI presc = 2                                                     | 2*Tpclk | -     | -                    |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time             | Master mode                                                                   | Tpclk-2 | Tpclk | Tpclk+2              |      |
| t <sub>su(MI)</sub>                          | Data input actus time             | Master mode                                                                   | 3       | -     | -                    |      |
| t <sub>su(SI)</sub>                          | Data input setup time             | Slave mode                                                                    | 3       | -     | -                    |      |
| t <sub>h(MI)</sub>                           | Data input hold time              | Master mode                                                                   | 6.5     | -     | -                    |      |
| t <sub>h(SI)</sub>                           | Data input hold time              | Slave mode                                                                    | 4.5     | -     | -                    |      |
| t <sub>a(SO)</sub>                           | Data output access time           | Slave mode                                                                    | 10      | -     | 30                   |      |
| t <sub>dis(SO)</sub>                         | Data output disable time          | Slave mode                                                                    | 8       | -     | 7                    |      |
| 4                                            |                                   | Slave mode 2.7 V <v<sub>DD&lt;3.6 V</v<sub>                                   | -       | 15    | 22                   |      |
| $t_{v(SO)}$                                  | Data output valid time            | Slave mode 2 V <v<sub>DD&lt;3.6 V</v<sub>                                     | -       | 15    | 30                   |      |
| t <sub>v(MO)</sub>                           |                                   | Master mode                                                                   | -       | 2     | 4.5                  |      |
| t <sub>h(SO)</sub>                           | Data output hold time             | Slave mode                                                                    | 9       | -     | -                    |      |
| t <sub>h(MO)</sub>                           | Data output hold time             | Master mode                                                                   | 0       | -     | -                    |      |

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2.</sup> The maximum frequency in Slave transmitter mode is determined by the sum of tv(SO) and tsu(MI) which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having tsu(MI) = 0 while Duty<sub>(SCK)</sub> = 50%.





Figure 42. SPI timing diagram - slave mode and CPHA = 0





1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$  = 30 pF.

577



Figure 44. SPI timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$  = 30 pF.

Table 75. I<sup>2</sup>S characteristics<sup>(1)</sup>

| Symbol           | Parameter                      | Conditions           | Min      | Max                   | Unit |
|------------------|--------------------------------|----------------------|----------|-----------------------|------|
| f <sub>MCK</sub> | I2S Main clock output          | -                    | 256 x 8K | 256xFs <sup>(2)</sup> | MHz  |
| ,                | I2S clock frequency            | Master data: 32 bits | -        | 64xFs                 | MHz  |
| f <sub>CK</sub>  |                                | Slave data: 32 bits  | -        | 64xFs                 |      |
| D <sub>CK</sub>  | I2S clock frequency duty cycle | Slave receiver       | 30       | 70                    | %    |

| Table 10.1 9 characteriotics (continuou) |                          |                                        |     |     |      |  |
|------------------------------------------|--------------------------|----------------------------------------|-----|-----|------|--|
| Symbol                                   | Parameter                | Conditions                             | Min | Max | Unit |  |
| t <sub>v(WS)</sub>                       | WS valid time            | Master mode                            | -   | 20  |      |  |
| t <sub>h(WS)</sub>                       | WS hold time             | Master mode                            | 2   | -   |      |  |
| t <sub>su(WS)</sub>                      | WS setup time            | Slave mode                             | 0   | -   |      |  |
| t <sub>h(WS)</sub>                       | WS hold time             | Slave mode                             | 4   | -   |      |  |
| t <sub>su(SD_MR)</sub>                   | Data input setup time    | Master receiver                        | 1   | -   |      |  |
| t <sub>su(SD_SR)</sub>                   | Data input setup time    | Slave receiver                         | 1   | -   |      |  |
| t <sub>h(SD_MR)</sub>                    | Data input hold time     | Master receiver                        | 8   | -   |      |  |
| t <sub>h(SD_SR)</sub>                    | Data iriput riolu tirrie | Slave receiver                         | 2.5 | -   | ns   |  |
| t <sub>v(SD_ST)</sub>                    | - Data output valid time | Slave transmitter (after enable edge)  | -   | 50  |      |  |
| t <sub>v(SD_MT)</sub>                    | Data Output valid time   | Master transmitter (after enable edge) | -   | 22  |      |  |
| t <sub>h(SD_ST)</sub>                    | - Data output hold time  | Slave transmitter (after enable edge)  | 8   | -   |      |  |
| t <sub>h(SD_MT)</sub>                    | Data Output Hold tillle  | Master transmitter (after enable edge) | 1   | -   |      |  |

Table 75. I<sup>2</sup>S characteristics<sup>(1)</sup> (continued)

Note:

Refer to the I2S section in RM0365 Reference Manual for more details about the sampling frequency (Fs),  $f_{MCK}$ ,  $f_{CK}$ , DCK values reflect only the digital peripheral behavior, source clock precision might slightly change the values DCK depends mainly on ODD bit value. Digital contribution leads to a min of (I2SDIV/(2\*I2SDIV+ODD)) and a max (I2SDIV+ODD)/(2\*I2SDIV+ODD) and Fs max supported for each mode/condition.

47/

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2. 256</sup>xFs maximum is 36 MHz (APB1 Maximum frequency)



Figure 45. I<sup>2</sup>S slave timing diagram (Philips protocol)<sup>(1)</sup>

- 1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$ =30 pF.
- 2. LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte.



Figure 46. I<sup>2</sup>S master timing diagram (Philips protocol)<sup>(1)</sup>

- 1. Measurement points are done at  $0.5V_{DD}$  and with external  $C_L$ =30 pF.
- LSB transmit/receive of the previously transmitted byte. No LSB transmit/receive is sent before the first byte

#### **USB** characteristics

Table 76. USB startup time

| Symbol                              | Parameter                    | Max | Unit |
|-------------------------------------|------------------------------|-----|------|
| t <sub>STARTUP</sub> <sup>(1)</sup> | USB transceiver startup time | 1   | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 77. USB DC electrical characteristics

| Symbol                         | Parameter                            | Conditions                               | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit     |  |  |  |
|--------------------------------|--------------------------------------|------------------------------------------|---------------------|---------------------|----------|--|--|--|
| Input leve                     | Input levels                         |                                          |                     |                     |          |  |  |  |
| V <sub>DD</sub>                | USB operating voltage <sup>(2)</sup> | -                                        | 3.0 <sup>(3)</sup>  | 3.6                 | V        |  |  |  |
| V <sub>DI</sub> <sup>(4)</sup> | Differential input sensitivity       | I(USB_DP, USB_DM)                        | 0.2                 | -                   |          |  |  |  |
| V <sub>CM</sub> <sup>(4)</sup> | Differential common mode range       | Includes V <sub>DI</sub> range           | 0.8                 | 2.5                 | V        |  |  |  |
| V <sub>SE</sub> <sup>(4)</sup> | Single ended receiver threshold      | -                                        | 1.3                 | 2.0                 |          |  |  |  |
| Output le                      | vels                                 |                                          |                     |                     |          |  |  |  |
| V <sub>OL</sub>                | Static output level low              | $R_L$ of 1.5 k $\Omega$ to 3.6 $V^{(5)}$ | -                   | 0.3                 | V        |  |  |  |
| V <sub>OH</sub>                | Static output level high             | $R_L$ of 15 k $\Omega$ to $V_{SS}^{(5)}$ | 2.8                 | 3.6                 | <u> </u> |  |  |  |

- 1. All the voltages are measured from the local ground potential.
- 2. To be compliant with the USB 2.0 full-speed electrical specification, the USB\_DP (D+) pin should be pulled up with a 1.5 k $\Omega$  resistor to a 3.0-to-3.6 V voltage range.
- 3. The STM32F302xD/E USB functionality is ensured down to 2.7 V but not the full USB electrical characteristics which are degraded in the 2.7-to-3.0 V  $\rm V_{DD}$  voltage range.
- 4. Guaranteed by design, not tested in production.
- 5. R<sub>I</sub> is the load connected on the USB drivers.

Figure 47. USB timings: definition of data signal rise and fall time



Table 78. USB: Full-speed electrical characteristics<sup>(1)</sup>

| Symbol         | Parameter                | Conditions             | Min | Тур | Max | Unit |  |  |
|----------------|--------------------------|------------------------|-----|-----|-----|------|--|--|
| Driver charac  | Driver characteristics   |                        |     |     |     |      |  |  |
| t <sub>r</sub> | Rise time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4   | -   | 20  | ns   |  |  |
| t <sub>f</sub> | Fall time <sup>(2)</sup> | C <sub>L</sub> = 50 pF | 4   | -   | 20  | ns   |  |  |



| rabio for GGD. Fair opoca crockribar criatactoriotics |                                 |                                |     |     | ω,  |      |
|-------------------------------------------------------|---------------------------------|--------------------------------|-----|-----|-----|------|
| Symbol                                                | Parameter                       | Conditions                     | Min | Тур | Max | Unit |
| t <sub>rfm</sub>                                      | Rise/ fall time matching        | t <sub>r</sub> /t <sub>f</sub> | 90  | -   | 110 | %    |
| V <sub>CRS</sub>                                      | Output signal crossover voltage | -                              | 1.3 | -   | 2.0 | V    |
| Output driver<br>Impedance <sup>(3)</sup>             | Z <sub>DRV</sub>                | driving high and low           | 28  | 40  | 44  | Ω    |

Table 78. USB: Full-speed electrical characteristics<sup>(1)</sup> (continued)

# CAN (controller area network) interface

Refer to Section 6.3.15: I/O port characteristics for more details on the input/output alternate function characteristics (CAN\_TX and CAN\_RX).

#### 6.3.19 ADC characteristics

Unless otherwise specified, the parameters given in *Table 79* to *Table 82* are guaranteed by design, with conditions summarized in *Table 19*.

| Symbol    | Parameter                     | Conditions                     | Min | Тур   | Max   | Unit |
|-----------|-------------------------------|--------------------------------|-----|-------|-------|------|
| $V_{DDA}$ | Analog supply voltage for ADC | -                              | 2.0 | -     | 3.6   | V    |
|           |                               | Single-ended mode,<br>5 MSPS   | -   | 907   | 1033  |      |
|           |                               | Single-ended mode,<br>1 MSPS   | -   | 194   | 285.5 |      |
|           | Current on VDDA pin           | Single-ended mode,<br>200 KSPS | -   | 51.5  | 70    |      |
|           | (see Figure 48)               | Differential mode,<br>5 MSPS   | -   | 887.5 | 1009  | μΑ   |
|           |                               | Differential mode,<br>1 MSPS   | -   | 212   | 285   |      |
|           |                               | Differential mode,<br>200 KSPS | -   | 51    | 69.5  |      |

Table 79. ADC characteristics

<sup>1.</sup> Guaranteed by design, not tested in production.

Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0).

<sup>3.</sup> No external termination series resistors are required on USB\_DP (D+) and USB\_DM (D-), the matching impedance is already included in the embedded driver.

Table 79. ADC characteristics (continued)

| Symbol                              | Parameter                                               | Conditions                                        | Min    | Тур  | Max                | Unit               |
|-------------------------------------|---------------------------------------------------------|---------------------------------------------------|--------|------|--------------------|--------------------|
|                                     |                                                         | Single-ended mode,<br>5 MSPS                      | -      | 104  | 139                |                    |
|                                     |                                                         | Single-ended mode,<br>1 MSPS                      | -      | 20.4 | 37                 |                    |
|                                     | Current on VREF+ pin                                    | Single-ended mode,<br>200 KSPS                    | -      | 3.3  | 11.3               | ]<br>              |
| IREF                                | (see Figure 49)                                         | Differential mode,<br>5 MSPS                      | -      | 174  | 235                | - μA               |
|                                     |                                                         | Differential mode,<br>1 MSPS                      | -      | 34.6 | 52.6               |                    |
|                                     |                                                         | Differential mode,<br>200 KSPS                    | -      | 6    | 13.6               |                    |
| V <sub>REF+</sub>                   | Positive reference voltage                              | -                                                 | 2      | -    | $V_{DDA}$          | V                  |
| f <sub>ADC</sub>                    | ADC clock frequency                                     | -                                                 | 0.14   | -    | 72                 | MHz                |
|                                     |                                                         | Resolution = 12 bits,<br>Fast Channel             | 0.01   | -    | 5.14               |                    |
| f <sub>S</sub> <sup>(1)</sup>       | Sampling rate                                           | Resolution = 10 bits,<br>Fast Channel             | 0.012  | -    | 6                  | MSPS               |
| is. /                               |                                                         | Resolution = 8 bits,<br>Fast Channel              | 0.014  | -    | 7.2                | I WIGH G           |
|                                     |                                                         | Resolution = 6 bits,<br>Fast Channel              | 0.0175 | -    | 9                  |                    |
| f <sub>TRIG</sub> <sup>(1)</sup>    | External trigger frequency                              | f <sub>ADC</sub> = 72 MHz<br>Resolution = 12 bits | -      | -    | 5.14               | MHz                |
|                                     |                                                         | Resolution = 12 bits                              | -      | -    | 14                 | 1/f <sub>ADC</sub> |
| V <sub>AIN</sub>                    | Conversion voltage range <sup>(2)</sup>                 | -                                                 | 0      | -    | V <sub>REF+</sub>  | V                  |
| R <sub>AIN</sub> <sup>(1)</sup>     | External input impedance                                | -                                                 | -      | -    | 100                | kΩ                 |
| C <sub>ADC</sub> <sup>(1)</sup>     | Internal sample and hold capacitor                      | -                                                 | -      | 5    | -                  | pF                 |
| t <sub>STAB</sub> <sup>(1)</sup>    | Power-up time                                           | -                                                 | 0      | 0    | 1                  | μs                 |
| <b>.</b> (1)                        | Calibration time                                        | f <sub>ADC</sub> = 72 MHz                         |        | 1.56 |                    | μs                 |
| t <sub>CAL</sub> <sup>(1)</sup>     | Calibration time                                        | -                                                 | 112    |      | 1/f <sub>ADC</sub> |                    |
|                                     | Trigger conversion latency                              | CKMODE = 00                                       | 1.5    | 2    | 2.5                | 1/f <sub>ADC</sub> |
| <sub>4</sub> (1)                    | Regular and injected                                    | CKMODE = 01                                       | -      | -    | 2                  | 1/f <sub>ADC</sub> |
| t <sub>latr</sub> <sup>(1)</sup>    | channels without conversion abort                       | CKMODE = 10                                       | -      | -    | 2.25               | 1/f <sub>ADC</sub> |
|                                     | abort                                                   | CKMODE = 11                                       | -      | -    | 2.125              | 1/f <sub>ADC</sub> |
|                                     |                                                         | CKMODE = 00                                       | 2.5    | 3    | 3.5                | 1/f <sub>ADC</sub> |
| t (1)                               | Trigger conversion latency Injected channels aborting a | CKMODE = 01                                       | -      | -    | 3                  | 1/f <sub>ADC</sub> |
| t <sub>latrinj</sub> <sup>(1)</sup> | regular conversion                                      | CKMODE = 10                                       | -      | -    | 3.25               | 1/f <sub>ADC</sub> |
|                                     |                                                         | CKMODE = 11                                       | -      | -    | 3.125              | 1/f <sub>ADC</sub> |



**Symbol Parameter Conditions** Min Тур Max Unit  $f_{ADC} = 72 \text{ MHz}$ 0.021 8.35 μs  $t_S^{(1)} \\$ Sampling time 1.5 601.5  $1/f_{ADC}$ ADC Voltage Regulator T<sub>ADCVREG</sub> \_STUP 10 μs Start-up time  $f_{ADC} = 72 \text{ MHz}$ 0.19 8.52 μs Resolution = 12 bits Total conversion time  $t_{CONV}^{(1)}$ 14 to 614 (t<sub>S</sub> for sampling + 12.5 (including sampling time) 1/f<sub>ADC</sub> Resolution = 12 bits successive approximation)

Table 79. ADC characteristics (continued)

V<sub>REF+</sub> can be internally connected to V<sub>DDA</sub> and V<sub>REF-</sub> can be internally connected to V<sub>SSA</sub>, depending on the package. Refer to Section 4: Pinouts and pin description for further details.



<sup>1.</sup> Data guaranteed by design, not tested in Production.



Figure 49. ADC typical current consumption on VREF+ pin

Table 80. Maximum ADC R<sub>AIN</sub> <sup>(1)</sup>

|            | Sampling                   | Sampling | Ain                          | $R_{AIN}$ max ( $k\Omega$ ) |                                  |  |
|------------|----------------------------|----------|------------------------------|-----------------------------|----------------------------------|--|
| Resolution | cycle @ time [ns] @ 72 MHz |          | Fast channels <sup>(2)</sup> | Slow<br>channels            | Other<br>channels <sup>(3)</sup> |  |
|            | 1.5                        | 20.83    | 0.018                        | NA                          | NA                               |  |
|            | 2.5                        | 34.72    | 0.150                        | NA                          | 0.022                            |  |
|            | 4.5                        | 62.50    | 0.470                        | 0.220                       | 0.180                            |  |
| 12 bits    | 7.5                        | 104.17   | 0.820                        | 0.560                       | 0.470                            |  |
| 12 DIIS    | 19.5                       | 270.83   | 2.70                         | 1.80                        | 1.50                             |  |
|            | 61.5                       | 854.17   | 8.20                         | 6.80                        | 4.70                             |  |
|            | 181.5                      | 2520.83  | 22.0                         | 18.0                        | 15.0                             |  |
|            | 601.5                      | 8354.17  | 82.0                         | 68.0                        | 47.0                             |  |
|            | 1.5                        | 20.83    | 0.082                        | NA                          | NA                               |  |
|            | 2.5                        | 34.72    | 0.270                        | 0.082                       | 0.100                            |  |
|            | 4.5                        | 62.50    | 0.560                        | 0.390                       | 0.330                            |  |
| 40 hita    | 7.5                        | 104.17   | 1.20                         | 0.82                        | 0.68                             |  |
| 10 bits    | 19.5                       | 270.83   | 3.30                         | 2.70                        | 2.20                             |  |
|            | 61.5                       | 854.17   | 10.0                         | 8.2                         | 6.8                              |  |
|            | 181.5                      | 2520.83  | 33.0                         | 27.0                        | 22.0                             |  |
|            | 601.5                      | 8354.17  | 100.0                        | 82.0                        | 68.0                             |  |

Table 80. Maximum ADC  $R_{AIN}^{\ \ (1)}$  (continued)

|            | Sampling                          | Sampling | R <sub>AIN</sub> max (kΩ)    |                  |                                  |  |  |
|------------|-----------------------------------|----------|------------------------------|------------------|----------------------------------|--|--|
| Resolution | cycle @ time [ns] @ 72 MHz 72 MHz |          | Fast channels <sup>(2)</sup> | Slow<br>channels | Other<br>channels <sup>(3)</sup> |  |  |
|            | 1.5                               | 20.83    | 0.150                        | NA               | 0.039                            |  |  |
|            | 2.5                               | 34.72    | 0.390                        | 0.180            | 0.180                            |  |  |
|            | 4.5                               | 62.50    | 0.820                        | 0.560            | 0.470                            |  |  |
| 8 bits     | 7.5                               | 104.17   | 1.50                         | 1.20             | 1.00                             |  |  |
| o bits     | 19.5                              | 270.83   | 3.90                         | 3.30             | 2.70                             |  |  |
|            | 61.5                              | 854.17   | 12.00                        | 12.00            | 8.20                             |  |  |
|            | 181.5                             | 2520.83  | 39.00                        | 33.00            | 27.00                            |  |  |
|            | 601.5                             | 8354.17  | 100.00                       | 100.00           | 82.00                            |  |  |
|            | 1.5                               | 20.83    | 0.270                        | 0.100            | 0.150                            |  |  |
|            | 2.5                               | 34.72    | 0.560                        | 0.390            | 0.330                            |  |  |
|            | 4.5                               | 62.50    | 1.200                        | 0.820            | 0.820                            |  |  |
| 6 bits     | 7.5                               | 104.17   | 2.20                         | 1.80             | 1.50                             |  |  |
| o bits     | 19.5                              | 270.83   | 5.60                         | 4.70             | 3.90                             |  |  |
|            | 61.5                              | 854.17   | 18.0                         | 15.0             | 12.0                             |  |  |
|            | 181.5                             | 2520.83  | 56.0                         | 47.0             | 39.0                             |  |  |
|            | 601.5                             | 8354.17  | 100.00                       | 100.0            | 100.0                            |  |  |

<sup>1.</sup> Data based on characterization results, not tested in production.

<sup>2.</sup> All fast channels, expect channels on PA2, PA6.

<sup>3.</sup> Fast channels available on PA2, PA6.

Table 81. ADC accuracy - limited test conditions, 100-/144-pin packages (1)(2)

| Symbol               | Parameter                    | (                                                    | Conditions     |                     | Min<br>(3)          | Тур  | Max<br>(3) | Unit |  |
|----------------------|------------------------------|------------------------------------------------------|----------------|---------------------|---------------------|------|------------|------|--|
|                      |                              |                                                      | F              | Fast channel 5.1 Ms | -                   | ±3.5 | ±4.5       |      |  |
|                      | Total                        |                                                      | Single ended   | Slow channel 4.8 Ms | -                   | ±4   | ±4.5       |      |  |
| ET                   | unadjusted<br>error          |                                                      | Differential   | Fast channel 5.1 Ms | -                   | ±3   | ±3         |      |  |
|                      |                              |                                                      | Dillerential   | Slow channel 4.8 Ms | -                   | ±3   | ±3         |      |  |
|                      |                              |                                                      | Cingle anded   | Fast channel 5.1 Ms | -                   | ±1   | ±1.5       |      |  |
| E0                   | Officet error                |                                                      | Single ended   | Slow channel 4.8 Ms | -                   | ±1   | ±2.5       |      |  |
| EO Offset err        | Offset error                 |                                                      | Differential   | Fast channel 5.1 Ms | -                   | ±1   | ±1.5       |      |  |
|                      |                              |                                                      | Differential   | Slow channel 4.8 Ms | -                   | ±1   | ±1.5       |      |  |
|                      |                              |                                                      | Cingle anded   | Fast channel 5.1 Ms | -                   | ±3   | ±4         | LSB  |  |
| EG Gain error        | Cain arrar                   | Gain error                                           | Single ended   | Slow channel 4.8 Ms | -                   | ±3.5 | ±4         |      |  |
|                      | Gain enoi                    |                                                      | Differential - | Fast channel 5.1 Ms | -                   | ±1.5 | ±2.5       |      |  |
|                      |                              |                                                      |                | Slow channel 4.8 Ms | -                   | ±2   | ±2.5       |      |  |
|                      |                              | nearity V <sub>DDA</sub> = V <sub>REF+</sub> = 3.3 V | Single ended   | Fast channel 5.1 Ms | -                   | ±1   | ±1.5       |      |  |
|                      | Differential linearity error |                                                      |                | Slow channel 4.8 Ms | -                   | ±1   | ±1.5       | 1    |  |
| ED                   |                              |                                                      | Differential   | Fast channel 5.1 Ms | -                   | ±1   | ±1         |      |  |
|                      |                              |                                                      | Dillerential   | Slow channel 4.8 Ms | -                   | ±1   | ±1         |      |  |
|                      |                              | linearity -                                          | Single ended   | Fast channel 5.1 Ms | -                   | ±1.5 | ±2         |      |  |
|                      | Integral                     |                                                      |                | Slow channel 4.8 Ms | -                   | ±1.5 | ±3         |      |  |
| EL                   | error                        |                                                      | Differential   | Fast channel 5.1 Ms | -                   | ±1   | ±1.5       |      |  |
|                      |                              |                                                      |                | Slow channel 4.8 Ms | -                   | ±1   | ±1.5       |      |  |
|                      |                              |                                                      | Single ended   | Fast channel 5.1 Ms | 10.7                | 10.8 | -          |      |  |
| ENOB <sup>(4)</sup>  | Effective                    |                                                      | Single ended   | Slow channel 4.8 Ms | 10.7                | 10.8 | -          | bits |  |
| ENOR                 | number of bits               |                                                      | Differential   | Fast channel 5.1 Ms | 11.2                | 11.3 | -          | DIIS |  |
|                      |                              |                                                      | Differential   | Slow channel 4.8 Ms | 11.1                | 11.3 | -          |      |  |
|                      | Ciamal to                    |                                                      | Cinalo onded   | Fast channel 5.1 Ms | 66                  | 67   | -          |      |  |
| SINAD <sup>(4)</sup> | Signal-to-<br>noise and      |                                                      | Single ended   | Slow channel 4.8 Ms | 66                  | 67   | -          | 4D   |  |
| SINAD(1)             | distortion                   |                                                      | Differenti-1   | Fast channel 5.1 Ms | 69                  | 70   | -          | dB   |  |
|                      | ratio                        | ratio                                                |                | Differential        | Slow channel 4.8 Ms | 69   | 70         | -    |  |

Table 81. ADC accuracy - limited test conditions, 100-/144-pin packages (1)(2) (continued)

| Symbol                   | Parameter                       | C                                               | Min<br>(3)   | Тур                 | Max<br>(3) | Unit |     |    |
|--------------------------|---------------------------------|-------------------------------------------------|--------------|---------------------|------------|------|-----|----|
| ISNRVI                   |                                 | ADC clock freq. ≤ 72 MHz Sampling freq ≤ 5 Msps | Single ended | Fast channel 5.1 Ms | 66         | 67   | -   |    |
|                          | Signal-to-                      |                                                 |              | Slow channel 4.8 Ms | 66         | 67   | -   |    |
|                          | noise ratio                     |                                                 | Differential | Fast channel 5.1 Ms | 69         | 70   | -   |    |
|                          |                                 |                                                 |              | Slow channel 4.8 Ms | 69         | 70   | -   | dB |
|                          |                                 | nonic                                           | Cingle anded | Fast channel 5.1 Ms | -          | -76  | -76 | ub |
| <br>  THD <sup>(4)</sup> | Total<br>harmonic<br>distortion |                                                 | Single ended | Slow channel 4.8 Ms | -          | -76  | -76 |    |
| IHD                      |                                 |                                                 | Differential | Fast channel 5.1 Ms | -          | -80  | -80 |    |
|                          |                                 |                                                 |              | Slow channel 4.8 Ms | -          | -80  | -80 |    |

<sup>1.</sup> ADC DC accuracy values are measured after internal calibration.

- 3. Data based on characterization results, not tested in production.
- 4. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this
significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a
Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.15 does not affect the ADC
accuracy.

Table 82. ADC accuracy, 100-pin/144-pin packages<sup>(1)(2)(3)</sup>

| Symbol | Parameter             | Co                                                | nditions                |                     | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit |
|--------|-----------------------|---------------------------------------------------|-------------------------|---------------------|--------------------|--------------------|------|
|        |                       |                                                   | Single                  | Fast channel 5.1 Ms | -                  | ±6.5               |      |
|        | Total                 |                                                   | Ended                   | Slow channel 4.8 Ms | -                  | ±6.5               |      |
| ET     | unadjusted<br>error   |                                                   | Differential            | Fast channel 5.1 Ms | -                  | ±4                 |      |
|        |                       |                                                   | Dillerential            | Slow channel 4.8 Ms | -                  | ±4                 |      |
|        |                       |                                                   | Single                  | Fast channel 5.1 Ms | -                  | ±3                 |      |
| EO     | Offset error          |                                                   | Ended                   | Slow channel 4.8 Ms | -                  | ±3                 |      |
| EO     | Oliset error          |                                                   | Differential            | Fast channel 5.1 Ms | -                  | ±2                 |      |
|        |                       |                                                   | Dillerential            | Slow channel 4.8 Ms | -                  | ±2                 |      |
|        |                       | ADC clock freq. ≤ 72 MHz, Sampling freq. ≤ 5 Msps | Single                  | Fast channel 5.1 Ms | -                  | ±6                 |      |
| EG     | Gain orror            |                                                   | Ended                   | Slow channel 4.8 Ms | -                  | ±6                 | LSB  |
| EG     | Gain endi             |                                                   | Differential            | Fast channel 5.1 Ms | -                  | ±3                 | LSB  |
|        |                       |                                                   |                         | Slow channel 4.8 Ms | -                  | ±3                 |      |
|        |                       | inearity                                          | i Siliul <del>e</del> i | Fast channel 5.1 Ms | -                  | ±1.5               |      |
| ED     | Differential          |                                                   |                         | Slow channel 4.8 Ms | -                  | ±1.5               |      |
| LD     | error                 |                                                   | Differential            | Fast channel 5.1 Ms | -                  | ±1.5               |      |
|        |                       |                                                   |                         | Slow channel 4.8 Ms | -                  | ±1.5               |      |
|        |                       | Single                                            | Single                  | Fast channel 5.1 Ms | -                  | ±2                 |      |
| EL     | Integral<br>linearity |                                                   | Ended                   | Slow channel 4.8 Ms | ı                  | ±3                 |      |
| LL     | error                 | error                                             | Differential            | Fast channel 5.1 Ms | -                  | ±2                 |      |
|        |                       |                                                   | Dillerential            | Slow channel 4.8 Ms | -                  | ±2                 |      |
|        |                       |                                                   | Single                  | Fast channel 5.1 Ms | 10.4               | -                  |      |
| ENOB   | Effective number of   |                                                   | Ended                   | Slow channel 4.8 Ms | 10.2               | -                  | bits |
| (5)    | bits                  |                                                   | Differential            | Fast channel 5.1 Ms | 10.8               | -                  | טונס |
|        |                       |                                                   | Dinordinal              | Slow channel 4.8 Ms | 10.8               | -                  |      |

Table 82. ADC accuracy, 100-pin/144-pin packages<sup>(1)(2)(3)</sup> (continued)

| Symbol             | Parameter                 | Co                                                                                                                         | nditions            |                     | Min <sup>(4)</sup> | Max <sup>(4)</sup> | Unit |
|--------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|--------------------|--------------------|------|
|                    | Cianal to                 |                                                                                                                            | Single              | Fast channel 5.1 Ms | 64                 | -                  |      |
| SINAD              | Signal-to-<br>noise and   |                                                                                                                            | Ended               | Slow channel 4.8 Ms | 63                 |                    |      |
| (5)                | distortion ratio          |                                                                                                                            | Differential -      | Fast channel 5.1 Ms | 67                 | -                  |      |
| Tatio              | Tallo                     |                                                                                                                            |                     | Slow channel 4.8 Ms | 67                 | -                  |      |
|                    | ADC clock freq. ≤ 72 MHz, | Single                                                                                                                     | Fast channel 5.1 Ms | 64                  | -                  |                    |      |
| SNR <sup>(5)</sup> | Signal-to-<br>noise ratio | Sampling freq. $\leq$ 5 Msps,<br>2.0 V $\leq$ V <sub>DDA</sub> , V <sub>REF+</sub> $\leq$ 3.6 V<br>100-pin/144-pin package | Ended               | Slow channel 4.8 Ms | 64                 | -                  | dB   |
| SINK               |                           |                                                                                                                            | Differential        | Fast channel 5.1 Ms | 67                 | -                  | uБ   |
|                    |                           |                                                                                                                            |                     | Slow channel 4.8 Ms | 67                 | -                  |      |
|                    |                           |                                                                                                                            | Single              | Fast channel 5.1 Ms | -                  | 74                 |      |
| THD <sup>(5)</sup> | Total<br>harmonic         |                                                                                                                            | Ended               | Slow channel 4.8 Ms | -                  | -74                |      |
| IHD(°)             | distortion                |                                                                                                                            | Differential        | Fast channel 5.1 Ms | -                  | -78                |      |
|                    |                           |                                                                                                                            | Dilletetitial       | Slow channel 4.8 Ms | -                  | -76                |      |

<sup>1.</sup> ADC DC accuracy values are measured after internal calibration.

- 4. Data based on characterization results, not tested in production.
- 5. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this
significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a
Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.15 does not affect the ADC
accuracy.

<sup>3.</sup> Better performance may be achieved in restricted  $V_{\text{DDA}}$ , frequency and temperature ranges.

Table 83. ADC accuracy - limited test conditions, 64-pin packages<sup>(1)(2)</sup>

| Symbol        | Parameter                | (                                                   | Conditions          |                     | Min<br>(3) | Тур  | Max<br>(3) | Unit |
|---------------|--------------------------|-----------------------------------------------------|---------------------|---------------------|------------|------|------------|------|
|               |                          |                                                     | Oire alse and ad    | Fast channel 5.1 Ms | -          | ±4   | ±4.5       |      |
|               | Total                    |                                                     | Single ended        | Slow channel 4.8 Ms | -          | ±5.5 | ±6         |      |
| ET            | unadjusted<br>error      |                                                     | Differential        | Fast channel 5.1 Ms | -          | ±3.5 | ±4         |      |
|               |                          |                                                     | Dillerential        | Slow channel 4.8 Ms | -          | ±3.5 | ±4         |      |
|               |                          |                                                     | Single ended        | Fast channel 5.1 Ms | -          | ±2   | ±2         |      |
| EO            | Offset error             |                                                     | Sirigle ended       | Slow channel 4.8 Ms | -          | ±1.5 | ±2         |      |
|               | Oliset elloi             |                                                     | Differential        | Fast channel 5.1 Ms | -          | ±1.5 | ±2         |      |
|               |                          |                                                     | Differential        | Slow channel 4.8 Ms | -          | ±1.5 | ±2         |      |
|               |                          |                                                     | Single anded        | Fast channel 5.1 Ms | -          | ±3   | ±4         |      |
| EG Gain error |                          | Single ended                                        | Slow channel 4.8 Ms | -                   | ±5         | ±5.5 |            |      |
|               | EG Gain choi             |                                                     | Differential        | Fast channel 5.1 Ms | -          | ±3   | ±3         | LSB  |
|               |                          | Dillerential                                        | Slow channel 4.8 Ms | -                   | ±3         | ±3.5 |            |      |
|               | ADC clock freq. ≤ 72 MHz | Single ended                                        | Fast channel 5.1 Ms | -                   | ±1         | ±1   |            |      |
| ED            | Differential linearity   | Sampling freq. ≤ 5 Msps<br>V <sub>DDA</sub> = 3.3 V | Sirigle ended       | Slow channel 4.8 Ms | -          | ±1   | ±1         |      |
|               | error                    | 25°C<br>64-pin package                              | Differential -      | Fast channel 5.1 Ms | -          | ±1   | ±1         |      |
|               |                          |                                                     |                     | Slow channel 4.8 Ms | -          | ±1   | ±1         |      |
|               |                          |                                                     | Oire alle e mede el | Fast channel 5.1 Ms | -          | ±1.5 | ±2         |      |
| EL            | Integral                 |                                                     | Single ended        | Slow channel 4.8 Ms | -          | ±2   | ±3         |      |
|               | linearity<br>error       |                                                     | Differential        | Fast channel 5.1 Ms | -          | ±1.5 | ±1.5       |      |
|               |                          |                                                     | Dillerential        | Slow channel 4.8 Ms | -          | ±1.5 | ±2         |      |
|               |                          |                                                     | Single ended        | Fast channel 5.1 Ms | 10.8       | 10.8 | -          |      |
| ENOB          | Effective number of      |                                                     | Sirigle ended       | Slow channel 4.8 Ms | 10.8       | 10.8 | -          | bit  |
| (4)           | bits                     |                                                     | Differential        | Fast channel 5.1 Ms | 11.2       | 11.3 | -          | Dit  |
|               |                          |                                                     | Dillerential        | Slow channel 4.8 Ms | 11.2       | 11.3 | -          |      |
|               | Cianal t-                |                                                     | Single anded        | Fast channel 5.1 Ms | 66         | 67   | -          |      |
| SINAD         | Signal-to-<br>noise and  |                                                     | Single ended S      | Slow channel 4.8 Ms | 66         | 67   | -          | dB   |
| (4)           | distortion               |                                                     |                     | Fast channel 5.1 Ms | 69         | 70   | -          |      |
|               | ratio                    |                                                     | Dillerential        | Slow channel 4.8 Ms | 69         | 70   | -          |      |

Table 83. ADC accuracy - limited test conditions, 64-pin packages<sup>(1)(2)</sup> (continued)

| Symbol                                   | Parameter                | C                      | Conditions          |                     |    |     |     |    |  |
|------------------------------------------|--------------------------|------------------------|---------------------|---------------------|----|-----|-----|----|--|
| SNR <sup>(4)</sup> Signal-to-noise ratio |                          |                        | Single ended        | Fast channel 5.1 Ms | 66 | 67  | -   |    |  |
|                                          | ADC clock freq. ≤ 72 MHz | Single ended           | Slow channel 4.8 Ms | 66                  | 67 | -   |     |    |  |
|                                          |                          | Differential           | Fast channel 5.1 Ms | 69                  | 70 | -   |     |    |  |
|                                          |                          | Sampling freq ≤ 5 Msps | Dilicicitiai        | Slow channel 4.8 Ms | 69 | 70  | -   | dB |  |
|                                          |                          | monic O4-piii package  | Single ended        | Fast channel 5.1 Ms | -  | -80 | -80 | ub |  |
| THD <sup>(4)</sup>                       | Total                    |                        |                     | Slow channel 4.8 Ms | -  | -78 | -77 |    |  |
|                                          | distortion               |                        | Differential        | Fast channel 5.1 Ms | -  | -83 | -82 |    |  |
|                                          |                          |                        | Differential        | Slow channel 4.8 Ms | -  | -81 | -80 |    |  |

<sup>1.</sup> ADC DC accuracy values are measured after internal calibration.

- 3. Data based on characterization results, not tested in production.
- 4. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this
significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a
Schottky diode (pin to ground) to analog pins which may potentially inject negative current.
Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.15 does not affect the ADC
accuracy.

Table 84. ADC accuracy, 64-pin packages<sup>(1)(2)(3)</sup>

| Symbol        | Parameter                 | (                                                                                                    | Conditions          |                     | Min <sup>(4)</sup> | Max<br>(4) | Unit |
|---------------|---------------------------|------------------------------------------------------------------------------------------------------|---------------------|---------------------|--------------------|------------|------|
|               |                           |                                                                                                      | 0:11-1              | Fast channel 5.1 Ms | -                  | ±6.5       |      |
|               | Total                     |                                                                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±6.5       |      |
| ET            | unadjusted<br>error       |                                                                                                      | D:# (:)             | Fast channel 5.1 Ms | -                  | ±4         |      |
|               |                           |                                                                                                      | Differential        | Slow channel 4.8 Ms | -                  | ±4.5       |      |
|               |                           |                                                                                                      | 0:11-1              | Fast channel 5.1 Ms | -                  | ±3         |      |
| F0            | 0,50                      |                                                                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±3         |      |
| EO            | Offset error              |                                                                                                      | Differential -      | Fast channel 5.1 Ms | -                  | ±2.5       |      |
|               |                           |                                                                                                      |                     | Slow channel 4.8 Ms | -                  | ±2.5       |      |
|               |                           |                                                                                                      | Oir ala arada d     | Fast channel 5.1 Ms | -                  | ±6         |      |
|               |                           |                                                                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±6         |      |
| EG Gain error |                           | Differential                                                                                         | Fast channel 5.1 Ms | -                   | ±3.5               | LSB        |      |
|               |                           | Differential                                                                                         | Slow channel 4.8 Ms | -                   | ±4                 |            |      |
|               | ADC clock freq. ≤ 72 MHz, | MHz Single anded                                                                                     | Fast channel 5.1 Ms | -                   | ±1.5               |            |      |
| ED            | Differential              | ferential Sampling freq. $\leq 5$ Msps earity $2.0 \text{ V} \leq \text{V}_{DDA} \leq 3.6 \text{ V}$ | Single ended        | Slow channel 4.8 Ms | -                  | ±1.5       |      |
| ED            | error                     |                                                                                                      | Differential -      | Fast channel 5.1 Ms | -                  | ±1.5       |      |
|               |                           |                                                                                                      |                     | Slow channel 4.8 Ms | -                  | ±1.5       |      |
|               |                           |                                                                                                      | Cinale anded        | Fast channel 5.1 Ms | -                  | ±3         |      |
|               | Integral                  |                                                                                                      | Single ended        | Slow channel 4.8 Ms | -                  | ±3.5       |      |
| EL            | linearity<br>error        |                                                                                                      | Differential        | Fast channel 5.1 Ms | -                  | ±2         |      |
|               |                           |                                                                                                      | Differential        | Slow channel 4.8 Ms | -                  | ±2.5       |      |
|               |                           |                                                                                                      | Cinale anded        | Fast channel 5.1 Ms | 10.4               | -          |      |
| ENOB          | Effective                 |                                                                                                      | Single ended        | Slow channel 4.8 Ms | 10.4               | -          | bits |
| (5)           | number of bits            |                                                                                                      | Differential        | Fast channel 5.1 Ms | 10.8               | -          | Dits |
|               |                           |                                                                                                      | Differential        | Slow channel 4.8 Ms | 10.8               | -          |      |
|               | Oiana at ta               |                                                                                                      | Cingle anded        | Fast channel 5.1 Ms | 64                 | -          |      |
| SINAD         | Signal-to-<br>noise and   |                                                                                                      | Single ended –      | Slow channel 4.8 Ms | 63                 | -          | dB   |
| (5)           | distortion                | listortion                                                                                           | Differential        | Fast channel 5.1 Ms | 67                 | -          | 1 UB |
|               | ratio                     |                                                                                                      | Dillerential        | Slow channel 4.8 Ms | 67                 | -          |      |



|                                          | Table 6417126 decarded, 64 pin packages (continued) |                                                      |              |                     |    |     |      |  |  |  |
|------------------------------------------|-----------------------------------------------------|------------------------------------------------------|--------------|---------------------|----|-----|------|--|--|--|
| Symbol                                   | Parameter                                           | C                                                    | Conditions   |                     |    |     |      |  |  |  |
| SNR <sup>(5)</sup> Signal-to-noise ratio |                                                     |                                                      | Cinalo andod | Fast channel 5.1 Ms | 64 | -   |      |  |  |  |
|                                          | Signal-to-                                          |                                                      | Single ended | Slow channel 4.8 Ms | 64 | -   | ]    |  |  |  |
|                                          | noise ratio                                         | ADC clock freq. ≤ 72 MHz,<br>Sampling freq ≤ 5 Msps, | Differential | Fast channel 5.1 Ms | 67 | -   | 1    |  |  |  |
|                                          |                                                     |                                                      |              | Slow channel 4.8 Ms | 67 | -   | dB   |  |  |  |
|                                          |                                                     |                                                      | Single ended | Fast channel 5.1 Ms | -  | -75 | 1 UB |  |  |  |
| THD <sup>(5)</sup>                       | Total<br>harmonic                                   |                                                      |              | Slow channel 4.8 Ms | -  | -75 |      |  |  |  |
|                                          | distortion                                          |                                                      | D: 8         | Fast channel 5.1 Ms | -  | -79 | 1    |  |  |  |
|                                          |                                                     |                                                      | Differential | Slow channel 4.8 Ms | -  | -78 | 1    |  |  |  |
|                                          |                                                     |                                                      |              |                     |    |     |      |  |  |  |

Table 84. ADC accuracy, 64-pin packages<sup>(1)(2)(3)</sup> (continued)

- 1. ADC DC accuracy values are measured after internal calibration.
- 2. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 6.3.15 does not affect the ADC accuracy.
- 3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges.
- 4. Data based on characterization results, not tested in production.
- 5. Value measured with a -0.5 dB full scale 50 kHz sine wave input signal.

Table 85. ADC accuracy at 1MSPS<sup>(1)(2)</sup>

| Symbol | Parameter                       | Test condition                                                                               | IS           | Тур  | Max <sup>(3)</sup> | Unit |
|--------|---------------------------------|----------------------------------------------------------------------------------------------|--------------|------|--------------------|------|
| ET     | Total unadjusted error          |                                                                                              | Fast channel | ±2.5 | ±5                 |      |
|        | Total unaujusted error          |                                                                                              | Slow channel | ±3.5 | ±5                 |      |
| F0     | Offeet error                    |                                                                                              | Fast channel | ±1   | ±2.5               |      |
|        | EO Offset error                 | ADC Freq ≤ 72 MHz Sampling Freq ≤ 1MSPS 2.4 V ≤ V <sub>DDA</sub> = V <sub>REF+</sub> ≤ 3.6 V | Slow channel | ±1.5 | ±2.5               |      |
| EG     | Online annual                   |                                                                                              | Fast channel | ±2   | ±3                 | LSB  |
| EG     | Gain error                      |                                                                                              | Slow channel | ±3   | ±4                 | LOD  |
| ED     | Differential linearity error    | Single-ended mode                                                                            | Fast channel | ±0.7 | ±2                 |      |
|        | ED Differential linearity error |                                                                                              | Slow channel | ±0.7 | ±2                 |      |
| EL     | Cl. Integral linearity error    |                                                                                              | Fast channel | ±1   | ±3                 |      |
|        | Integral linearity error        |                                                                                              | Slow channel | ±1.2 | ±3                 |      |

- 1. ADC DC accuracy values are measured after internal calibration.
- 2. ADC accuracy vs. negative Injection Current: Injecting negative current on any analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for IINJ(PIN) and ∑IINJ(PIN) in Section 6.3.15: I/O port characteristics does not affect the ADC accuracy.
- 3. Data based on characterization results, not tested in production.





Figure 50. ADC accuracy characteristics

Figure 51. Typical connection diagram using the ADC



- Refer to Table 79 for the values of R<sub>AIN</sub>.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC</sub> should be reduced.

### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 11*. The 10 nF capacitor should be ceramic (good quality) and it should be placed as close as possible to the chip.

## 6.3.20 DAC electrical specifications

**Table 86. DAC characteristics** 

| Symbol                               | Parameter                                                                                                                                           | Conditions                                                                                                                                  | Min | Тур | Max                    | Unit |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------------------|------|
| $V_{DDA}$                            | Analog supply voltage                                                                                                                               | DAC output buffer ON                                                                                                                        | 2.4 | -   | 3.6                    | V    |
| R <sub>LOAD</sub> <sup>(1)</sup>     | Resistive load                                                                                                                                      | DAC output buffer ON                                                                                                                        | 5   | -   | -                      | kΩ   |
| R <sub>O</sub> <sup>(1)</sup>        | Output impedance                                                                                                                                    | DAC output buffer ON                                                                                                                        | -   | -   | 15                     | kΩ   |
| C <sub>LOAD</sub> <sup>(1)</sup>     | Capacitive load                                                                                                                                     | DAC output buffer ON                                                                                                                        | -   | -   | 50                     | pF   |
| V <sub>DAC_OUT</sub> <sup>(1)</sup>  | Voltage on DAC_OUT output                                                                                                                           | Corresponds to 12-bit input code (0x0E0) to (0xF1C) at $V_{DDA}$ = 3.6 V and (0x155) and (0xEAB) at $V_{DDA}$ = 2.4 V DAC output buffer ON. | 0.2 | -   | V <sub>DDA</sub> – 0.2 | V    |
|                                      |                                                                                                                                                     | DAC output buffer OFF                                                                                                                       | -   | 0.5 | 15<br>50               | mV   |
| I <sub>REF</sub>                     | DAC DC current<br>consumption in quiescent<br>mode (Standby mode)                                                                                   | With no load, worst code<br>(0xF1C) on the input                                                                                            | -   | -   | 220                    | μA   |
| I <sub>DDA</sub> <sup>(3)</sup>      | DAC DC current consumption in quiescent                                                                                                             | With no load, middle code (0x800) on the input.                                                                                             | -   | -   | 380                    | μΑ   |
| 'DDA`                                | mode (Standby mode) <sup>(2)</sup>                                                                                                                  | With no load, worst code (0xF1C) on the input.                                                                                              | -   | -   | 480                    | μΑ   |
| (3)                                  | Differential non linearity                                                                                                                          | Given for a 10-bit input code                                                                                                               | -   | -   | ±0.5                   | LSB  |
| DNL <sup>(3)</sup>                   | Difference between two consecutive code-1LSB)                                                                                                       | Given for a 12-bit input code                                                                                                               | -   | -   | ±2                     | LSB  |
|                                      | Integral non linearity                                                                                                                              | Given for a 10-bit input code                                                                                                               | -   | -   | ±1                     | LSB  |
| INL <sup>(3)</sup>                   | (difference between<br>measured value at Code i<br>and the value at Code i on a<br>line drawn between Code 0<br>and last Code 4095)                 | Given for a 12-bit input code                                                                                                               | -   | -   | ±4                     | LSB  |
|                                      |                                                                                                                                                     | -                                                                                                                                           | -   | -   | ±10                    | mV   |
| Offset <sup>(3)</sup>                | Offset error (difference between measured value at Code (0x800) and the ideal                                                                       | Given for a 10-bit input code at V <sub>DDA</sub> = 3.6 V                                                                                   | -   | -   | ±3                     | LSB  |
|                                      | value = V <sub>DDA</sub> /2)                                                                                                                        | Given for a 12-bit input code at V <sub>DDA</sub> = 3.6 V                                                                                   | -   | -   | ±12                    | LSB  |
| Gain error <sup>(3)</sup>            | Gain error                                                                                                                                          | Given for a 12-bit input code                                                                                                               | -   | -   | ±0.5                   | %    |
| t <sub>SETTLING</sub> <sup>(3)</sup> | Settling time (full scale: for a 12-bit input code transition between the lowest and the highest input codes when DAC_OUT reaches final value ±1LSB | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$                                                                              | -   | 3   | 4                      | μs   |



| Symbol                             | Parameter                                                                    | Conditions                                                       | Min | Тур         | Max | Unit |
|------------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------|-----|-------------|-----|------|
| Update rate <sup>(3)</sup>         |                                                                              | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$   | -   | -           | 1   | MS/s |
| t <sub>WAKEUP</sub> <sup>(3)</sup> | Wakeup time from off state (Setting the ENx bit in the DAC Control register) | $C_{LOAD} \le 50 \text{ pF},$ $R_{LOAD} \ge 5 \text{ k}\Omega$   | -   | 6.5         | 10  | μs   |
|                                    | Power supply rejection ratio (to V <sub>DDA</sub> ) (static DC measurement   | $C_{LOAD} = 50 \text{ pF},$ No $R_{LOAD} \ge 5 \text{ k}\Omega,$ | -   | <b>–</b> 67 | -40 | dB   |

Table 86. DAC characteristics (continued)

- 1. Guaranteed by design, not tested in production.
- Quiescent mode refers to the state of the DAC a keeping steady value on the output, so no dynamic consumption is involved.
- 3. Data based on characterization results, not tested in production.

Buffered/Non-buffered DAC Buffer(1)  $\mathsf{R}_{\mathsf{LOAD}}$ DACx\_OUT 12-bit digital to analog converter  $\mathsf{C}_\mathsf{LOAD}$ 

Figure 52. 12-bit buffered /non-buffered DAC

The DAC integrates an output buffer that can be used to reduce the output impedance and to drive external loads directly without the use of an external operational amplifier. The buffer can be bypassed by configuring the BOFFx bit in the DAC\_CR register.

#### 6.3.21 **Comparator characteristics**

Table 87. Comparator characteristics<sup>(1)</sup>

| Symbol             | Parameter                           | Conditions               | Min. | Тур.                 | Max.      | Unit |
|--------------------|-------------------------------------|--------------------------|------|----------------------|-----------|------|
| $V_{DDA}$          | Analog supply voltage               | -                        | 2    | -                    | 3.6       |      |
| V <sub>IN</sub>    | Comparator input voltage range      | -                        | 0    | -                    | $V_{DDA}$ | V    |
| $V_{BG}$           | Scaler input voltage                | -                        | -    | V <sub>REFINIT</sub> | -         |      |
| V <sub>SC</sub>    | Scaler offset voltage               | -                        | -    | ±5                   | ±10       | mV   |
| t <sub>s_sc</sub>  | Scaler startup time from power down | -                        | -    | -                    | 0.2       | ms   |
| +.                 | Comparator startup time             | V <sub>DDA</sub> ≥ 2.7 V | -    | -                    | 4         | lie. |
| <sup>t</sup> START | Comparator startup time             | V <sub>DDA</sub> < 2.7 V | -    | -                    | 10        | μs   |



Table 87. Comparator characteristics<sup>(1)</sup> (continued)

| Symbol               | Parameter                         | Conditions               | Min. | Тур. | Max. | Unit |  |
|----------------------|-----------------------------------|--------------------------|------|------|------|------|--|
|                      | 200 mV step with 100 mV overdrive | V <sub>DDA</sub> ≥ 2.7 V | -    | 25   | 28   |      |  |
|                      |                                   | V <sub>DDA</sub> < 2.7 V | -    | 28   | 30   | no   |  |
| ι <sub>D</sub>       |                                   | V <sub>DDA</sub> ≥ 2.7 V | -    | 32   | 35   | ns   |  |
|                      | overdrive                         | V <sub>DDA</sub> < 2.7 V | -    | 35   | 40   |      |  |
| V                    | Comparator offset error           | V <sub>DDA</sub> ≥ 2.7 V | -    | ±5   | ±10  | m\/  |  |
| V <sub>OFFSET</sub>  | Comparator offset error           | V <sub>DDA</sub> < 2.7 V | -    | -    | ±25  | - mV |  |
| TV <sub>OFFSET</sub> | Total offset variation            | Full temperature range   | -    | -    | 3    | mV   |  |
| I <sub>DDA</sub>     | COMP current consumption          | -                        | -    | 400  | 600  | μA   |  |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 6.3.22 Operational amplifier characteristics

Table 88. Operational amplifier characteristics<sup>(1)</sup>

| Symbol                | Param                                            | neter                                                                                            | Condition                                                                                                                                       | Min | Тур | Max              | Unit  |
|-----------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------------------|-------|
| V <sub>DDA</sub>      | Analog supply volt                               | age                                                                                              | -                                                                                                                                               | 2.4 | -   | 3.6              | V     |
| CMIR                  | Common mode in                                   | out range                                                                                        | -                                                                                                                                               | 0   | -   | V <sub>DDA</sub> | V     |
|                       |                                                  | Maximum calibration                                                                              | 25°C, No Load on output.                                                                                                                        | -   | -   | 4                |       |
| VI                    | Input offset                                     | range                                                                                            | All voltage/Temp.                                                                                                                               | -   | -   | 6                | mV    |
| VI <sub>OFFSET</sub>  | voltage                                          | After offset                                                                                     | 25°C, No Load on output.                                                                                                                        | -   | -   | 1.6              | IIIV  |
|                       | ca                                               | calibration                                                                                      | All voltage/Temp.                                                                                                                               | -   | -   | 3                |       |
| ΔVI <sub>OFFSET</sub> | Input offset voltage                             | put offset voltage drift                                                                         |                                                                                                                                                 | -   | 5   | -                | μV/°C |
| I <sub>LOAD</sub>     | Drive current                                    | rive current                                                                                     |                                                                                                                                                 | -   | -   | 500              | μΑ    |
| I <sub>DDA</sub>      | OPAMP consumpt                                   | ion                                                                                              | No load, quiescent mode                                                                                                                         | -   | 690 | 1450             | μΑ    |
| TS_OPAMP_VOUT         | ADC sampling time when reading the OPAMP output. |                                                                                                  | -                                                                                                                                               | 400 | -   | -                | ns    |
| CMRR                  | Common mode rejection ratio                      |                                                                                                  | -                                                                                                                                               | -   | 90  | -                | dB    |
| PSRR                  | Power supply reje                                | Power supply rejection ratio                                                                     |                                                                                                                                                 | 73  | 117 | -                | dB    |
| GBW                   | Bandwidth                                        |                                                                                                  | -                                                                                                                                               | -   | 8.2 | -                | MHz   |
| SR                    | Slew rate                                        |                                                                                                  | -                                                                                                                                               | -   | 4.7 | -                | V/µs  |
| R <sub>LOAD</sub>     | Resistive load                                   |                                                                                                  | -                                                                                                                                               | 4   | -   | -                | kΩ    |
| C <sub>LOAD</sub>     | Capacitive load                                  |                                                                                                  | -                                                                                                                                               | -   | -   | 50               | pF    |
| VOH                   | High saturation vo                               | Itago                                                                                            | R <sub>load</sub> = min,<br>Input at V <sub>DDA</sub> .                                                                                         | -   | -   | 100              |       |
| VOH <sub>SAT</sub>    | Trigit Saturation vo                             | itage                                                                                            | R <sub>load</sub> = 20K,<br>Input at V <sub>DDA</sub> .                                                                                         | -   | -   | 20               | mV    |
| VOL                   | l avv activestics val                            | <b>.</b>                                                                                         | Rload = min,<br>input at 0V                                                                                                                     | -   | -   | 100              | IIIV  |
| VOL <sub>SAT</sub>    | Low saturation vol                               | iage                                                                                             | Rload = 20K,<br>input at 0V.                                                                                                                    | -   | -   | 20               |       |
| φm                    | Phase margin                                     |                                                                                                  | -                                                                                                                                               | -   | 62  | -                | 0     |
| tofftrim              | minimum time nee                                 | Offset trim time: during calibration, ninimum time needed between wo steps to have 1 mV accuracy |                                                                                                                                                 | -   | -   | 2                | ms    |
| twakeup               | Wake up time fron                                | n OFF state.                                                                                     | $\begin{aligned} &C_{LOAD} \leq 50 \text{ pf,} \\ &R_{LOAD} \geq 4 \text{ k}\Omega, \\ &\text{Follower} \\ &\text{configuration} \end{aligned}$ | 1   | 2.8 | 5                | μs    |

Table 88. Operational amplifier characteristics<sup>(1)</sup> (continued)

| Symbol               | Parameter                                                   | Condition                                              | Min | Тур      | Max                 | Unit             |
|----------------------|-------------------------------------------------------------|--------------------------------------------------------|-----|----------|---------------------|------------------|
|                      |                                                             |                                                        | -   | 2        | -                   | -                |
| DCA gain             | Non inverting gain value                                    |                                                        | -   | 4        | -                   | -                |
| PGA gain             | Non inverting gain value                                    | -                                                      | -   | 8        | -                   | -                |
|                      |                                                             |                                                        | -   | 16       | -                   | -                |
|                      | R2/R1 internal resistance values in PGA mode <sup>(2)</sup> | Gain=2                                                 | -   | 5.4/5.4  | -                   |                  |
| <b>P</b>             |                                                             | Gain=4                                                 | -   | 16.2/5.4 | -                   | kO               |
| R <sub>network</sub> |                                                             | Gain=8                                                 | -   | 37.8/5.4 | -                   | kΩ               |
|                      |                                                             | Gain=16                                                | -   | 40.5/2.7 | -                   |                  |
| PGA gain error       | PGA gain error                                              | -                                                      | -1% | -        | 1%                  |                  |
| I <sub>bias</sub>    | OPAMP input bias current                                    | -                                                      | -   | -        | ±0.2 <sup>(3)</sup> | μA               |
|                      | PGA bandwidth for different non inverting gain              | PGA Gain = 2,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$ | -   | 4        | -                   |                  |
| 504.504              |                                                             | PGA Gain = 4,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$ | -   | 2        | -                   | MHz              |
| PGA BW               |                                                             | PGA Gain = 8,<br>Cload = 50pF,<br>Rload = 4 K $\Omega$ | -   | 1        | -                   |                  |
|                      |                                                             | PGA Gain = 16,<br>Cload = 50pF,<br>Rload = 4 KΩ        | -   | 0.5      | -                   |                  |
|                      |                                                             | @ 1KHz, Output<br>loaded with<br>4 KΩ                  | -   | 109      | -                   |                  |
| en                   | Voltage noise density                                       | @ 10KHz,<br>Output loaded<br>with 4 KΩ                 | -   | 43       | -                   | <u>nV</u><br>√Hz |

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> R2 is the internal resistance between OPAMP output and OPAMP inverting input. R1 is the internal resistance between OPAMP inverting input and ground. The PGA gain =1+R2/R1

<sup>3.</sup> Mostly TTa I/O leakage, when used in analog mode.



Figure 53. OPAMP voltage noise versus frequency

### 6.3.23 Temperature sensor characteristics

Table 89. TS characteristics

| Symbol                                | Parameter                                      | Min  | Тур  | Max  | Unit  |
|---------------------------------------|------------------------------------------------|------|------|------|-------|
| T <sub>L</sub> <sup>(1)</sup>         | V <sub>SENSE</sub> linearity with temperature  | -    | ±1   | ±2   | °C    |
| Avg_Slope <sup>(1)</sup>              | Average slope                                  | 4.0  | 4.3  | 4.6  | mV/°C |
| V <sub>25</sub>                       | Voltage at 25 °C                               | 1.34 | 1.43 | 1.52 | V     |
| t <sub>START</sub> <sup>(1)</sup>     | Startup time                                   | 4    | -    | 10   | μs    |
| T <sub>S_temp</sub> <sup>(1)(2)</sup> | ADC sampling time when reading the temperature | 2.2  | -    | -    | μs    |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 90. Temperature sensor calibration values

| Calibration value name | Description                                                                | Memory address            |  |
|------------------------|----------------------------------------------------------------------------|---------------------------|--|
| TS_CAL1                | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3.3 V | 0x1FFF F7B8 - 0x1FFF F7B9 |  |
| TS_CAL2                | TS ADC raw data acquired at temperature of 110 °C V <sub>DDA</sub> = 3.3 V | 0x1FFF F7C2 - 0x1FFF F7C3 |  |

## 6.3.24 V<sub>BAT</sub> monitoring characteristics

Table 91. V<sub>BAT</sub> monitoring characteristics

| Symbol                     | Parameter                                                        | Min | Тур | Max | Unit |
|----------------------------|------------------------------------------------------------------|-----|-----|-----|------|
| R                          | Resistor bridge for V <sub>BAT</sub>                             | -   | 50  | -   | ΚΩ   |
| Q                          | Ratio on V <sub>BAT</sub> measurement                            | -   | 2   | -   |      |
| Er <sup>(1)</sup>          | Error on Q                                                       | -1  | -   | +1  | %    |
| T <sub>S_vbat</sub> (1)(2) | ADC sampling time when reading the V <sub>BAT</sub> 1mV accuracy | 2.2 | -   | -   | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

<sup>2.</sup> Shortest sampling time can be determined in the application by multiple iterations.

# 7 Package characteristics

# 7.1 Package mechanical data

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK® is an ST trademark.



Figure 54. LQFP144 - 20 x 20 mm, 144 pin low-profile quad flat package outline

1. Drawing is not to scale.

Table 92. LQFP144 - 20x 20 mm low-profile quad flat package mechanical data

| Comphel |        | millimeters |        |        | Note   |        |  |
|---------|--------|-------------|--------|--------|--------|--------|--|
| Symbol  | Тур    | Min         | Max    | Тур    | Min    | Max    |  |
| A       | -      |             | 1.600  | -      |        | 0.0630 |  |
| A1      | -      | 0.050       | 0.150  | -      | 0.0020 | 0.0059 |  |
| A2      | 1.400  | 1.350       | 1.450  | 0.0551 | 0.0531 | 0.0571 |  |
| b       | 0.220  | 0.170       | 0.270  | 0.0087 | 0.0067 | 0.0106 |  |
| С       | -      | 0.090       | 0.200  | -      | 0.0035 | 0.0079 |  |
| D       | 22.000 | 21.800      | 22.200 | 0.8661 | 0.8583 | 0.8740 |  |
| D1      | 20.000 | 19.800      | 20.200 | 0.7874 | 0.7795 | 0.7953 |  |
| D3      | 17.500 | -           | -      | 0.6890 | -      | -      |  |
| E       | 22.000 | 21.800      | 22.200 | 0.8661 | 0.8583 | 0.8740 |  |



ai14905e

Table 92. LQFP144 – 20x 20 mm low-profile quad flat package mechanical data (continued)

| Symphol . |         | millimeters |             |        | inches <sup>(1)</sup> |        |  |  |
|-----------|---------|-------------|-------------|--------|-----------------------|--------|--|--|
| Symbol    | Typ Min |             | Typ Min Max |        | Min                   | Max    |  |  |
| E1        | 20.000  | 19.800      | 20.200      | 0.7874 | 0.7795                | 0.7953 |  |  |
| E3        | 17.500  | -           | -           | 0.6890 | -                     | -      |  |  |
| е         | 0.500   | -           | -           | 0.0197 | -                     | -      |  |  |
| L         | 0.600   | 0.450       | 0.750       | 0.0236 | 0.0177                | 0.0295 |  |  |
| L1        | 1.000   | -           | -           | 0.0394 | -                     |        |  |  |
| ccc       | -       | -           | 0.080       | -      | -                     | 0.0031 |  |  |
| K         | 3.5°    | 0.0°        | 7.0°        | 3.5°   | 0.0°                  | 7.0°   |  |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

19.9 22.6

Figure 55. LQFP144 recommended footprint

1. Dimensions are in millimeters.

#### Device marking for LQFP144 package

The following figure shows the device marking for the LQFP144 package.

Product identification

Revision code

STM32F

302ZETL

Date code

MSv35570V1

Figure 56. LQFP144 marking example (package top view)

 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



Z Seating plane  $\triangle$  ddd Z A3 A2 A1 A XA1 ball A1 ball index area identifier F-<del>•</del>••000000000• 000000000000 00000 00000  $\circ \circ \circ$ 000 000 000 00 00 D1 D 00 00 000 000 000 000 00000 00000 000000000000 Υ 00000000000000 12 **BOTTOM VIEW** Øb (100 balls) **TOP VIEW** Ø eee Ø Z Y X
Ø fff Ø Z A0C2\_ME\_V4

Figure 57. UFBGA100 ultra fine pitch ball grid array, – 7 x 7 mm 100-pin package outline

Table 93. UFBGA100 – ultra fine pitch ball grid array, 7 x 7x 0.6 mm package mechanical data

| Oh a l |       | millimeters |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------|-------------|-------|-----------------------|--------|--------|--|
| Symbol | Min   | Тур         | Max   | Min                   | Тур    | Max    |  |
| А      | 0.460 | 0.530       | 0.600 | 0.0181                | 0.0209 | 0.0236 |  |
| A1     | 0.050 | 0.080       | 0.110 | 0.0020                | 0.0031 | 0.0043 |  |
| A2     | 0.400 | 0.450       | 0.500 | 0.0157                | 0.0177 | 0.0197 |  |
| A3     | 0.080 | 0.130       | 0.180 | 0.0031                | 0.0051 | 0.0071 |  |
| A4     | 0.270 | 0.320       | 0.370 | 0.0106                | 0.0126 | 0.0146 |  |
| b      | 0.200 | 0.250       | 0.300 | 0.0079                | 0.0098 | 0.0118 |  |
| D      | 6.950 | 7.000       | 7.050 | 0.2736                | 0.2756 | 0.2776 |  |
| D1     | 5.450 | 5.500       | 5.550 | 0.2146                | 0.2165 | 0.2185 |  |
| E      | 6.950 | 7.000       | 7.050 | 0.2736                | 0.2756 | 0.2776 |  |
| E1     | 5.450 | 5.500       | 5.550 | 0.2146                | 0.2165 | 0.2185 |  |
| е      |       | 0.500       |       |                       | 0.0197 |        |  |
| F      | 0.700 | 0.750       | 0.800 | 0.0276                | 0.0295 | 0.0315 |  |
| ddd    | -     | -           | 0.100 | -                     | -      | 0.0039 |  |

Table 93. UFBGA100 – ultra fine pitch ball grid array, 7 x 7x 0.6 mm package mechanical data (continued)

| Symbol | millimeters |     |       | inches <sup>(1)</sup> |     |        |
|--------|-------------|-----|-------|-----------------------|-----|--------|
| Symbol | Min         | Тур | Max   | Min                   | Тур | Max    |
| eee    | -           | -   | 0.150 | -                     | -   | 0.0059 |
| fff    | -           | -   | 0.050 | -                     | -   | 0.0020 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 58. UFBGA100 recommended footprint



Table 94. UFBGA100 recommended PCB design rules

| Dimension    | Recommended values                                               |
|--------------|------------------------------------------------------------------|
| Pitch        | 0.50 mm                                                          |
| Dpad         | 0.27 mm                                                          |
| Dsm          | 0.35 mm typ (depending on the soldermask registration tolerance) |
| Solder paste | 0.27 mm aperture diameter                                        |

#### Marking of engineering samples for UFBGA100

The following figure shows the engineering sample marking for the UFBGA100 package. Only the information field containing the engineering sample marking is shown.



Figure 59. UFBGA100 marking example (package top view)



<sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



Figure 60. LQFP100 – 14 x 14 mm 100 pin low-profile quad flat package outline

1. Drawing is not to scale.

Table 95. LQFP100 - 14 x 14 mm low-profile quad flat package mechanical data

| Cumbal |        | millimeters |        | inches <sup>(1)</sup> |        |        |
|--------|--------|-------------|--------|-----------------------|--------|--------|
| Symbol | Min    | Тур         | Max    | Min                   | Тур    | Max    |
| А      | -      | -           | 1.600  | -                     | -      | 0.0630 |
| A1     | 0.050  | -           | 0.150  | 0.0020                | -      | 0.0059 |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170  | 0.220       | 0.270  | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090  | -           | 0.200  | 0.0035                | -      | 0.0079 |
| D      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| D1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| D3     | -      | 12.000      | -      | -                     | 0.4724 | -      |
| E      | 15.800 | 16.000      | 16.200 | 0.6220                | 0.6299 | 0.6378 |
| E1     | 13.800 | 14.000      | 14.200 | 0.5433                | 0.5512 | 0.5591 |
| E3     | -      | 12.000      | -      | -                     | 0.4724 | -      |

Table 95. LQFP100 – 14 x 14 mm low-profile quad flat package mechanical data (continued)

| Cumbal | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
| Symbol | Symbol Min  |       | Max   | Min                   | Тур    | Max    |  |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |  |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |  |
| ccc    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |
| K      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

16.7 16.7 ai14906c

Figure 61. LQFP100 recommended footprint

1. Dimensions are in millimeters.

#### **Device marking for LQFP100**

The following figure shows the device marking for the LQFP100 package.

Product identification (1)

STM32F302

Revision code

VETL

Part Rather than 1 identification (1)

Product identification (1)

Revision code

VETL

Part Rather than 1 identification (1)

Figure 62. LQFP100 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.



MSv35571V1



Figure 63. LQFP64 – 10 x 10 mm 64 pin low-profile quad flat package outline

1. Drawing is not to scale.

Table 96. LQFP64 - 10 x 10 mm low-profile quad flat package mechanical data

| Symbol |        | millimeters |        |        | inches <sup>(1)</sup> |        |  |
|--------|--------|-------------|--------|--------|-----------------------|--------|--|
| Зуппоп | Min    | Тур         | Max    | Min    | Тур                   | Max    |  |
| Α      | -      | -           | 1.600  | -      | -                     | 0.0630 |  |
| A1     | 0.050  | -           | 0.150  | 0.0020 | -                     | 0.0059 |  |
| A2     | 1.350  | 1.400       | 1.450  | 0.0531 | 0.0551                | 0.0571 |  |
| b      | 0.170  | 0.220       | 0.270  | 0.0067 | 0.0087                | 0.0106 |  |
| С      | 0.090  |             | 0.200  | 0.0035 | -                     | 0.0079 |  |
| D      | 11.800 | 12.000      | 12.200 | 0.4646 | 0.4724                | 0.4803 |  |
| D1     | 9.800  | 10.000      | 10.200 | 0.3858 | 0.3937                | 0.4016 |  |
| D3     | -      | 7.500       | -      | -      | 0.2953                | -      |  |
| E      | 11.800 | 12.000      | 12.200 | 0.4646 | 0.4724                | 0.4803 |  |
| E1     | 9.800  | 10.000      | 10.200 | 0.3858 | 0.3937                | 0.4016 |  |
| E3     | -      | 7.500       | -      | -      | 0.2953                | -      |  |
| е      | -      | 0.500       | -      | -      | 0.0197                | -      |  |

Table 96. LQFP64 – 10 x 10 mm low-profile quad flat package mechanical data (continued)

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
| Symbol | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |
| ccc    | -           | -     | 0.080 | -                     | -      | 0.0031 |
| K      | 0°          | 3.5°  | 7°    | 0°                    | 3.5°   | 7°     |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

12.7 10.3 -10.3 64 12.7 ai14909c

Figure 64. LQFP64 recommended footprint

1. Dimensions are in millimeters.

#### **Device marking for LQFP64**

The following figure shows the device marking for the LQFP64 package.

Revision code

R

STM32F

Product identification (1)

Date code

Pin 1 identifier

Figure 65. LQFP64 marking example (package top view)



MSv35572V1

<sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering samples to run qualification activity.

#### 7.2 Thermal characteristics

The maximum chip junction temperature (T<sub>J</sub>max) must never exceed the values given in *Table 19: General operating conditions*.

The maximum chip-junction temperature,  $T_J$  max, in degrees Celsius, may be calculated using the following equation:

$$T_J \max = T_A \max + (P_D \max x \Theta_{JA})$$

#### Where:

- T<sub>A</sub> max is the maximum temperature in °C,
- Θ<sub>JA</sub> is the package junction-to- thermal resistance, in °C/W,
- $P_D$  max is the sum of  $P_{INT}$  max and  $P_{I/O}$  max ( $P_D$  max =  $P_{INT}$  max +  $P_{I/O}$ max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

$$P_{I/O}$$
 max =  $\Sigma (V_{OL} \times I_{OL}) + \Sigma ((V_{DD} - V_{OH}) \times I_{OH})$ ,

taking into account the actual  $V_{OL}$  /  $I_{OL}$  and  $V_{OH}$  /  $I_{OH}$  of the I/Os at low and high level in the application.

| Symbol            | Parameter                                                          | Value | Unit   |  |
|-------------------|--------------------------------------------------------------------|-------|--------|--|
| $\Theta_{\sf JA}$ | Thermal resistance junction-<br>LQFP144 - 20 × 20 mm               | 33    | 2004   |  |
|                   | Thermal resistance junction-<br>LQFP100 - 14 × 14 mm               | 42    |        |  |
|                   | Thermal resistance junction-<br>UFBGA100 - 7 × 7 mm                | 59    | - °C/W |  |
|                   | Thermal resistance junction-<br>LQFP64 - 10 × 10 mm / 0.5 mm pitch | 46    |        |  |

Table 97. Package thermal characteristics

#### 7.2.1 Reference document

JESD51-2 Integrated Circuits Thermal Test Method Environment Conditions - Natural Convection (Still Air). Available from www.jedec.org

### 7.2.2 Selecting the product temperature range

When ordering the microcontroller, the temperature range is specified in the ordering information scheme shown in *Section 8: Part numbering*.

Each temperature range suffix corresponds to a specific guaranteed temperature at maximum dissipation and to a specific maximum junction temperature.

As applications do not commonly use the STM32F078x at maximum dissipation, it is useful to calculate the exact power consumption and junction temperature to determine which temperature range is best suited to the application.

The following examples show how to calculate the temperature range needed for a given application.



#### **Example 1: High-performance application**

Assuming the following application conditions:

Maximum temperature  $T_{Amax}$  = 82 °C (measured according to JESD51-2),

 $I_{DDmax}$  = 50 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with  $I_{OL}$  = 8 mA,  $V_{OL}$ = 0.4 V and maximum 8 I/Os used at the same time in output at low level with  $I_{OL}$  = 20 mA,  $V_{OL}$ = 1.3 V

 $P_{INTmax} = 50 \text{ mA} \times 3.5 \text{ V} = 175 \text{ mW}$ 

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} + 8 \times 20 \text{ mA} \times 1.3 \text{ V} = 272 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 175 mW and P<sub>IOmax</sub> = 272 mW:

 $P_{Dmax} = 175 + 272 = 447 \text{ mW}$ 

Using the values obtained in *Table 97* T<sub>Jmax</sub> is calculated as follows:

For LQFP100, 42 °C/W

$$T_{\text{lmax}}$$
 = 82 °C + (42 °C/W × 447 mW) = 82 °C + 18.774 °C = 100.774 °C

This is within the range of the suffix 6 version parts ( $-40 < T_J < 105$  °C).

In this case, parts must be ordered at least with the temperature range suffix 6 (see *Section 8: Part numbering*).

Note:

With this given  $P_{Dmax}$  we can find the  $T_{Amax}$  allowed for a given device temperature range (order code suffix 6 or 7).

Suffix 6: 
$$T_{Amax} = T_{Jmax}$$
 -  $(42^{\circ}\text{C/W} \times 447 \text{ mW}) = 105\text{-}18.774 = 86.226 ^{\circ}\text{C}$   
Suffix 7:  $T_{Amax} = T_{Jmax}$  -  $(42^{\circ}\text{C/W} \times 447 \text{ mW}) = 125\text{-}18.774 = 106.226 ^{\circ}\text{C}$ 

### **Example 2: High-temperature application**

Using the same rules, it is possible to address applications that run at high temperature with a low dissipation, as long as junction temperature T<sub>J</sub> remains within the specified range.

Assuming the following application conditions:

Maximum temperature T<sub>Amax</sub> = 100 °C (measured according to JESD51-2),

 $I_{DDmax}$  = 20 mA,  $V_{DD}$  = 3.5 V, maximum 20 I/Os used at the same time in output at low level with  $I_{OI}$  = 8 mA,  $V_{OI}$  = 0.4 V

 $P_{INTmax}$  = 20 mA × 3.5 V= 70 mW

 $P_{IOmax} = 20 \times 8 \text{ mA} \times 0.4 \text{ V} = 64 \text{ mW}$ 

This gives: P<sub>INTmax</sub> = 70 mW and P<sub>IOmax</sub> = 64 mW:

 $P_{Dmax} = 70 + 64 = 134 \text{ mW}$ 

Thus: P<sub>Dmax</sub> = 134 mW

Using the values obtained in *Table 97* T<sub>Jmax</sub> is calculated as follows:

For LQFP100, 42 °C/W

$$T_{\text{Jmax}}$$
 = 100 °C + (42 °C/W × 134 mW) = 100 °C + 5.628 °C = 105.628 °C

This is above the range of the suffix 6 version parts ( $-40 < T_J < 105$  °C).

In this case, parts must be ordered at least with the temperature range suffix 7 (see *Section 8: Part numbering*) unless we reduce the power dissipation in order to be able to use suffix 6 parts.

Refer to *Figure 66* to select the required temperature range (suffix 6 or 7) according to your temperature or power requirements.

577



## 8 Part numbering

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office.

Table 98. Ordering information scheme 302 Example: STM32 Ε Τ **Device family** STM32 = ARM-based 32-bit microcontroller **Product type** F = General-purpose **Sub-family** 302 = STM32F302xx Pin count R = 64 pins V = 100 pins Z = 144 pinsCode size D = 384 Kbytes of Flash memory E = 512 Kbytes of Flash memory **Package** H = UFBGA T = LQFP Temperature range  $6 = -40 \text{ to } 85 \,^{\circ}\text{C}$  $7 = -40 \text{ to } 105 \,^{\circ}\text{C}$ **Options** 

**57**/

xxx = programmed parts
TR = tape and reel

# 9 Revision history

Table 99. Document revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 20-Jan-2015 | 1        | Initial release. |

#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2015 STMicroelectronics - All rights reserved