# 256 x 18 Video Color Palette

#### **FEATURES**

- RGB analog outputs, 6-bit DAC per channel with composite blank.
- Combines high speed Color Palette RAM and Triple Video DAC.
- Displays 256 colors simultaneously from a palette of 256K colors.
- · Supports pixel rates up to 50 MHz.
- Direct replacement for INMOS G171 and G176.
- · Up to 6-bit per pixel resolution.
- Directly drives singly or doubly terminated  $75\Omega$  transmission lines.
- · Pixel word mask for single cycle color updates.
- Asynchronous microprocessor compatible interface.
- TTL compatible inputs, single 5V ± 10% power supply.
- Packaged in JEDEC standard 28 pin 600 mil DIP and 44 pin PLCC packages.

### **DESCRIPTION**

The MOSEL MS176 is a high speed RAMDAC designed for video graphics applications. It combines a 256 x 18 color look-up table, triple 6-bit video digital to analog converters and an asynchronous bidirectional microprocessor interface into a single device.

The MS176 can display 256 colors selected from a total of 256K colors. The on-chip pixel word mask allows displayed colors to be changed in a single write cycle rather than by modifying the color look-up table. Each of the RED, GREEN and BLUE analog output signals can drive a single or doubly terminated  $75\Omega$  transmission line directly.

Intended for high-resolution graphics applications, the MOSEL MS176 is available with pixel rates ranging from 40 MHz to 50 MHz. It is a direct pin and function replacement for the Inmos G-171 and G-176, and is fully compatible with VGA industry standards. The MS176 is offered in a JEDEC standard 28-pin, 600 mil plastic DIP and 44 pin PLCC packages.

#### **PIN CONFIGURATIONS**

#### 28 🗖 VCC BED 27 🗖 RS1 GREEN 🗀 BLUE C 26 RS<sub>0</sub> 25 W 24 DQ7 23 DQ6 IREF 🗀 P<sub>0</sub> □ P1 🗖 6 P2 7 MOSEL 22 DO5 P3 6 MS176 21 DQ<sub>4</sub> 20 DQ<sub>3</sub> 19 DQ<sub>2</sub> 18 DQ<sub>1</sub> P4 🗖 9 P7 🗖 12 17 🗖 🖂 🖂 16 BLANK PCLK 🗖 13 15 🗖 Ā GND 🗖 4 4 4 4 BLANK C 00 C 01 C 02 C 03 C 04 C 05 C 07 C W C (PIN 1 (NDICATOR) 39 P<sub>6</sub> P<sub>5</sub> P<sub>4</sub> P<sub>3</sub> 37 36 10 35 34 33 MS176 P<sub>2</sub> P<sub>1</sub> P<sub>0</sub> NC 12 13 32 31 15 8 2 2 2 2 2 3 2 5 8 6 8

#### **FUNCTIONAL BLOCK DIAGRAM**



MOSEL Corporation 914 West Maude Avenue, Sunnyvale, CA 94086 U.S.A. 408-733-4556

#### PIN DESCRIPTION

#### **ANALOG INTERFACE**

# RED, GREEN, BLUE Color Signal Outputs

These three signals are the outputs of the three 6 bit video DACs. These signals drive a singly or doubly terminated (75 $\Omega$ ) transmission line. Each DAC is composed of a number of current sources whose outputs are summed. The number of active current sources is controlled by the applied binary value. A compatible monitor or video amplifier can be directly driven by these color signals.

# IREE Reference Current

 $I_{\text{REF}}$  provides a reference for the internal video DACs.  $I_{\text{REF}}$  must be driven by an external current sink providing a regulated current. The reference current drawn from  $V_{\text{CC}}$  through the  $I_{\text{REF}}$  pin determines the current sourced by each of the DACs current sources.

#### **PIXEL INTERACE**

# **PCLK Pixel Clock Input**

The Pixel Clock is a positive edge triggered signal. It is used to latch the pixel addresses and the blanking signal. This clock also controls the three-stage pipeline of the color palette and DAC to the outputs. Each Pixel Clock period corresponds to one pixel displayed on the monitor.

#### P.-P. Pixel Address Inputs

These 8 inputs are latched on the rising edge of PCLK. The value of these 8 inputs are ANDed with the corresponding bits of the Pixel Mask Register. The resulting address is used to specify the desired RAM word in the color look-up table. This 18 bit wide color value is then output to the DACs.

# **BLANK** Blanking Control Input

The blanking control input is active LOW, and is latched on the rising edge of PCLK. The BLANK signal is used for blanking the display during retrace. When BLANK is LOW the color value from the look-up table is ignored and the DAC outputs are forced to the blanking level. BLANK has the same pipeline delay as P<sub>o</sub>-P<sub>2</sub>.

#### **DIGITAL INTERFACE**

# R Read Enable Input

The read enable input is active LOW. When active, output data will be present at the DQ pins. The values of the register select inputs are latched on the falling edge of  $\overline{R}$  and are decoded to determine the source of the output data. When  $\overline{R}$  is HIGH, the DQ pins will be in the high-impedance state.

# W Write Enable Input

The write enable input is active LOW. When active, data present at the DQ pins will be written into the device. The values of the register select inputs are latched on the falling edge of  $\overline{W}$  and are decoded to determine the destination of the write data.

# RS,-RS, Register Select Inputs

The value of these inputs specifies which of the internal registers is to be read or written. The values of these inputs are latched at the beginning of a read or write cycle. The cycle begins on the falling edge of either the  $\overline{R}$  or  $\overline{W}$  input.

#### DQ\_-DQ, Data Input/Output Ports

These 8 bidirectional ports are used to read data from or write data to the device internal registers. The Pixel Address Register and the Pixel Mask Register use all 8 bits, the Color Value Register uses only the lower six bits (DQ<sub>n</sub>-DQ<sub>s</sub>).

# V<sub>cc</sub> Positive Power Supply

#### **GND** Ground

TABLE 1. REGISTER SELECT TRUTH TABLE

| RS, | RS <sub>o</sub> | REGISTER ASSIGNMENT                |
|-----|-----------------|------------------------------------|
| 0   | 0               | Pixel Address Register (RAM Write) |
| 1   | 1               | Pixel Address Register (RAM Read)  |
| 0   | 1               | Color Value Register               |
| 1   | 0               | Pixel Mask Register                |

#### **FUNCTIONAL DESCRIPTION**

The MOSEL MS176 is designed for use as the output stage of a raster scan video system. This high speed video color palette combines a 256 x 18 color look-up table, triple 6-bit video digital to analog converters and an asynchronous bidirectional microprocessor interface into a single compact package.

The MS176 consists of three distinct sections. The first section includes the pixel address, timing and BLANK information. The second section contains the color look-up table and the three video DACs, while the third section is the digital microprocessor interface.

#### Video Path

The pixel address inputs  $P_0 - P_7$  are latched on the rising edge of PCLK. The value of these 8 inputs are ANDed with the corresponding bits of the pixel mask register before being passed as an address to the color look-up table. The contents of the specified location are then transferred to the video DACs.

The BLANK signal is used to blank the display during retrace. The BLANK input is latched at the same time as P<sub>o</sub>-P<sub>r</sub>, and is delayed internally so that it arrives at the analog outputs synchronized with the pixel stream. When BLANK is LOW the color value from the look-up table is ignored and the video DAC outputs are forced to the blanking level.

# **Microprocessor Interface**

The microprocessor interface is used to read to and write from the color look-up table as well as the pixel mask register. The microprocessor interface is internally synchronized so that operations may occur at any time without waiting for retrace. Table 1 shows the microprocessor interface registers and how they are addressed.

#### Writing to the Color Look-Up Table

In order to define a new color value, the desired address in the color look-up table must first be written to the Pixel Address Register (RAM write). The appropriate values are set on the register select pins (RS $_0$ -RS $_1$ ). This is latched on the falling edge of  $\overline{W}$ . The desired address is set on pins DQ $_0$ -DQ $_7$  and is loaded into the Pixel Address Register. Following this, the values for the red, green and blue intensities are

then written into the Color Value Register. This is accomplished by three additional write cycles (with the Color Value Register selected by the register select inputs). The Color Value Register loads only the values on DQ<sub>0</sub>-DQ<sub>5</sub>.

After the blue value is loaded on the third write cycle, the contents of the Color Value Register are written to the selected address in the color look-up table, and the Pixel Address Register is automatically incremented. This allows color values to be defined for sequential locations with no need to rewrite the Pixel Address Register.

# Reading from the Color Look-Up Table

To read a color value contained in the look-up table the desired address must first be written to the Pixel Address Register (RAM read). The appropriate values are set on the register select pins (RS $_0$ -RS $_1$ ). This is latched on the falling edge of  $\overline{W}$ . The desired address is set on pins DQ $_0$ -DQ $_7$  and is loaded into the Pixel Address Register. The contents of the specified location are written into the Color Value Register and the Pixel Address Register is automatically incremented.

The red, green and blue values are then read by a sequence of three read cycles (with the Color Value Register Selected by the register select inputs). The values are output on  $\mathrm{DQ_0}\text{-}\mathrm{DQ_5}$ . After the blue value is read on the third cycle, the contents of the location specified by the Pixel Address Register (which has already been incremented) are written into the Color Value Register. This allows color values to be read for sequential locations with no need to rewrite the Pixel Address Register.

# Reading and Writing the Pixel Mask Register

The Pixel Mask Register is written to in a similar fashion as the Pixel Address Register. The appropriate values for selecting the Pixel Mask Register are set on the register select pins, the desired contents are placed on DQ<sub>0</sub>–DQ<sub>7</sub>, and a single write cycle is executed. The contents of the Pixel Mask Register may be read by placing the appropriate values on the register select pins and executing a single read cycle. The contents of the Pixel Mask Register can then be read on DQ<sub>0</sub>–DQ<sub>7</sub>.

#### **ABSOLUTE MAXIMUM RATINGS (1)**

| SYMBOL            | PARAMETER                      | VALUE                        | UNITS |
|-------------------|--------------------------------|------------------------------|-------|
| V <sub>cc</sub>   | V <sub>cc</sub> Supply Voltage | 7.0                          | V     |
| V <sub>TERM</sub> | Voltage on All Other Pins      | -1.0 to V <sub>cc</sub> +0.5 | V     |
| t <sub>BIAS</sub> | Temperature Under Bias         | -40 to +85                   | °C    |
| t <sub>stg</sub>  | Storage Temperature            | -60 to +150                  | °C    |
| I <sub>REF</sub>  | Reference Current              | -15                          | mA    |
| l <sub>o</sub>    | Analog Output Current (2)      | 45                           | mA    |
| I <sub>out</sub>  | DC Digital Output Current (3)  | 25                           | mA    |
| PD                | Power Dissipation              | 1                            | W     |

 Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

2. Per output

3. One output at a time, maximum one second duration.

# **OPERATING RANGE**

|            | AMBIENT     |                 |
|------------|-------------|-----------------|
| RANGE      | TEMPERATURE | v <sub>cc</sub> |
| Commercial | 0°C to 70°C | 5V ± 10%        |

#### CAPACITANCE (1, 2)

| SYMBOL          | PARAMETER                           | CONDITIONS                                | MAX | UNITS |
|-----------------|-------------------------------------|-------------------------------------------|-----|-------|
| C <sub>IN</sub> | Input Capacitance                   | V <sub>IN</sub> =0V                       | 7   | pF    |
| C <sub>∞</sub>  | Digital Input/Output<br>Capacitance | V <sub>DQ</sub> =0V R=V <sub>H</sub>      | 7   | pF    |
| C <sub>OA</sub> | Analog Output<br>Capacitance        | V <sub>OA</sub> =0V BLANK=V <sub>IL</sub> | 10  | pF    |

1. This parameter is guaranteed and not tested. 2.  $T_A = 25$  °C, f = 1.0 MHz.

# DC ELECTRICAL CHARACTERISTICS (over the operating range)

#### **DIGITAL INTERFACE**

| PARAMETER        |                                        |                                                                                                    |                    |          |                      |       |
|------------------|----------------------------------------|----------------------------------------------------------------------------------------------------|--------------------|----------|----------------------|-------|
| NAME             | PARAMETER                              | TEST CONDITIONS                                                                                    | MIN.               | TYP.(1)  | MAX.                 | UNITS |
| V <sub>IL</sub>  | Guaranteed Input LOW Voltage (2)(3)    |                                                                                                    | -0.5               |          | +0.8                 | ٧     |
| V <sub>H</sub>   | Guaranteed Input HIGH Voltage (2)      |                                                                                                    | 2.0                | _        | V <sub>cc</sub> +0.5 | ٧     |
| I <sub>REF</sub> | Reference Current                      |                                                                                                    | -7.0               | -8.88    | -10                  | mA    |
| V <sub>REF</sub> | Voltage I <sub>REF</sub> Input (pin 4) |                                                                                                    | V <sub>cc</sub> -3 | <b>–</b> | V <sub>cc</sub>      | V     |
| V <sub>OF</sub>  | Output LOW Voltage                     | V <sub>cc</sub> =Min, I <sub>oL</sub> =5mA                                                         | _                  |          | 0.4                  | ٧     |
| V <sub>oH</sub>  | Output HIGH Voltage                    | V <sub>cc</sub> =Min, I <sub>oH</sub> =-5mA                                                        | 2.4                | _        |                      | V     |
| I <sub>IN</sub>  | Input Leakage Current                  | V <sub>cc</sub> =Max, V <sub>ss</sub> ≤V <sub>IN</sub> ≤V <sub>cc</sub>                            | T -                |          | ±10                  | μΑ    |
| lolk             | Output Leakage Current                 | V <sub>CC</sub> = Max, V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>CC</sub> , R≥V <sub>IH</sub>       | _                  | _        | ±50                  | μА    |
| I <sub>cc</sub>  | Operating Power Supply Current         | V <sub>cc</sub> =Min, I <sub>o</sub> =Max, I <sub>po</sub> =0mA, F=F <sub>Max</sub> <sup>(4)</sup> | T-                 | 120      | 180                  | mA    |

#### **ANALOG INTERFACE**

| PARAMETER            |                          |                      |      |         |      | 1                 |
|----------------------|--------------------------|----------------------|------|---------|------|-------------------|
| NAME                 | PARAMETER                | TEST CONDITIONS      | MIN. | TYP.(1) | MAX. | UNITS             |
| V <sub>o</sub> (max) | Analog Output Voltage    | I <sub>o</sub> ≤10mA |      | _       | 1.5  | V                 |
| I <sub>o</sub> (max) | Analog Output Current    | V <sub>o</sub> ≤1V   | 21   | _       |      | mA                |
|                      | Full Scale Error         | (5, 6)               | _    | 1 —     | ±5   | %                 |
|                      | DAC to DAC Correlation   | (6, 7, 11)           |      | _       | ±2   | %                 |
|                      | Integral Non-Linearity   | (8, 11)              | ±0.5 |         | _    | LSB               |
|                      | Full Scale Settling Time | MS176-50 (9, 10, 11) |      |         | 20   | ns                |
|                      |                          | MS176-40 (9, 10, 11) |      | _       | 28   | ns                |
|                      | Rise Time (10% to 90%)   | (10, 11)             |      |         | 6    | ns                |
|                      | Glitch Energy            | (10, 11)             |      |         | 200  | pV <sub>sec</sub> |

#### NOTES:

- Typical characteristics are at V<sub>cc</sub> = 5.0V, T<sub>A</sub> = 25°C.
- These are absolute values with respect to device ground and all overshoots due to system or tester noise are included.
- $V_{\rm sL}$  (min) = -1.0V for pulse width < 10ns. 3.
- F<sub>MAX</sub> = 1/t<sub>CHCH</sub>
   Full scale error is measured from the value derived from the design equation.
- 6.  $R_L = 37.5\Omega$ ,  $I_{REF} = -8.88$  mA.
- About the mid-point of the distribution of the three DACs measured at full scale deflection.
- 8. Measured from least squares best fit line. Monotonicity is guaranteed.
- 9. Measured from a 2% change in the output voltage until settling to within 2% of the final value.
- 10.  $I_{REF} = -8.88$  mA,  $R_L = 37.5\Omega$ ,  $C_L = 30$ pF as shown in Figure 2a.
- 11. This parameter is sampled but not 100% tested.

# **AC TEST CONDITIONS**

| Input Pulse Levels                     | 0V to 3.0V    |
|----------------------------------------|---------------|
| Input Rise and Fall Times (10% to 90%) | 3ns           |
| Digital Input Timing Reference Level   | 1.5V          |
| Digital Output Timing Reference Level  | 0.8V and 2.4V |

#### **KEY TO SWITCHING WAVEFORMS**

| WAVEFORM      | INPUTS                                 | OUTPUTS                                            |
|---------------|----------------------------------------|----------------------------------------------------|
|               | MUST BE<br>STEADY                      | WILL BE<br>STEADY                                  |
|               | MAY CHANGE<br>FROM H TO L              | WILL BE<br>CHANGING<br>FROM H TO L                 |
|               | MAY CHANGE<br>FROM L TO H              | WILL BE<br>CHANGING<br>FROM L TO H                 |
| XXX           | DON'T CARE:<br>ANY CHANGE<br>PERMITTED | CHANGING:<br>STATE<br>UNKNOWN                      |
| <b>&gt;</b> « | DOES NOT<br>APPLY                      | CENTER<br>LINE IS HIGH<br>IMPEDANCE<br>"OFF" STATE |

# **AC TEST LOADS AND WAVEFORMS**



Figure 1a



Figure 1c



Figure 1b



Figure 2

# AC ELECTRICAL CHARACTERISTICS (over the operating range)

#### **VIDEO OPERATION**

| NO. | PARAMETER          | PARAMETER                    | MS1  | MS176-50 |      | MS176-40 |    |
|-----|--------------------|------------------------------|------|----------|------|----------|----|
|     | NAME               |                              | MiN. | MAX.     | MIN. | MAX.     |    |
| 1   | t <sub>chch</sub>  | PCLK Period                  | 20   | _        | 25   | _        | ns |
| 2   | t <sub>clcH</sub>  | PCLK Width LOW               | 6    | _        | 9    | _        | ns |
| 3   | t <sub>cHCL</sub>  | PCLK Width HIGH              | 6    |          | 7    | _        | ns |
| 4   | ∆t <sub>chch</sub> | PCLK Jitter <sup>(1)</sup>   | T -  | ±2.5     | _    | ±2.5     | %  |
| 5   | t <sub>pvcH</sub>  | Pixel Word Setup Time (2)    | 4    | _        | 4    | _        | ns |
| 6   | t <sub>CHPX</sub>  | Pixel Word Hold Time (2)     | 4    |          | 4    | -        | ns |
| 7   | t <sub>evch</sub>  | BLANK Setup Time             | 4    | _        | 4    | _        | ns |
| 8   | t <sub>chbx</sub>  | BLANK Hold Time              | 4    |          | 4    | _        | ns |
| 9   | t <sub>CHAV</sub>  | PCLK to DAC Output Valid (3) | 5    | 30       | 5    | 30       | ns |
| 10  | Δt <sub>CHAV</sub> | DAC to DAC Skew (4)          |      | 2        | _    | 2        | ns |

#### **READ CYCLE**

| NO. | PARAMETER          |                                      |                       | MS176-50 |                       | MS176-40 |    |
|-----|--------------------|--------------------------------------|-----------------------|----------|-----------------------|----------|----|
|     | NAME               |                                      | MIN.                  | MAX.     | MIN.                  | MAX.     |    |
| 11  | t <sub>BLBH</sub>  | Read Pulse Width                     | 50                    |          | 50                    |          | ns |
| 12  | t <sub>syrl</sub>  | Register Select Setup Time           | 10                    | _        | 15                    |          | ns |
| 13  | t <sub>RLSX</sub>  | Register Select Hold Time            | 10                    | _        | 15                    |          | ns |
| 14  | t <sub>BLQX</sub>  | Read Enable to Output in Low Z       | 5                     | _        | 5                     | _        | ns |
| 15  | t <sub>RLQV</sub>  | Read Enable to Output Valid          |                       | 40       | _                     | 40       | ns |
| 16  | t <sub>RHQX</sub>  | Output Hold Time                     | 5                     |          | 5                     | _        | ns |
| 17  | t <sub>RHQZ</sub>  | Read Disable to Output in High Z (5) | _                     | 20       | <b> </b>              | 20       | ns |
| 18  | t <sub>BHBL1</sub> | Successive Read Interval (6)         | 3(t <sub>chch</sub> ) |          | 3(t <sub>cHCH</sub> ) | _        | ns |
| 19  | t <sub>RHWL1</sub> | Read Write Interval (6)              | 3(t <sub>cHCH</sub> ) |          | 3(t <sub>CHCH</sub> ) | _        | ns |
| 20  | t <sub>BHRL2</sub> | Read After Color Read Interval (6)   | 6(t <sub>cHCH</sub> ) | _        | 6(t <sub>cHCH</sub> ) |          | ns |
| 21  | t <sub>RHWL2</sub> | Write After Color Read Interval (6)  | 6(t <sub>chch</sub> ) | _        | 6(t <sub>CHCH</sub> ) |          | ns |

# WRITE CYCLE

| NO. | PARAMETER<br>NAME  | PARAMETER                            | MS1                   | 76-50<br>MAX. | MS17                  | 6-40<br>MAX. | UNITS |
|-----|--------------------|--------------------------------------|-----------------------|---------------|-----------------------|--------------|-------|
| 22  | t <sub>wtwh</sub>  | Write Pulse Width                    | 50                    | —             | 50                    | —            | ns    |
| 23  | t <sub>svw</sub>   | Register Select Setup Time           | 10                    | _             | 15                    | _            | ns    |
| 24  | t <sub>wisx</sub>  | Register Select Hold Time            | 10                    |               | 15                    |              | ns    |
| 25  | t <sub>DVWH</sub>  | Data Setup to W High                 | 10                    |               | 15                    | _            | ns    |
| 26  | t <sub>whox</sub>  | Data Hold From W High                | 5                     | _             | 5                     |              | ns    |
| 27  | t <sub>whwL1</sub> | Successive Write Interval (6)        | 3(t <sub>CHCH</sub> ) | _             | 3(t <sub>CHCH</sub> ) |              | ns    |
| 28  | t <sub>whrl1</sub> | Write to Read Interval (6)           | 3(t <sub>CHCH</sub> ) | -             | 3(t <sub>CHCH</sub> ) |              | ns    |
| 29  | t <sub>whwL2</sub> | Write After Color Write Interval (6) | 3(t <sub>cHCH</sub> ) | _             | 3(t <sub>cHCH</sub> ) |              | ns    |
| 30  | t <sub>whnL2</sub> | Read After Color Write Interval (6)  | 3(t <sub>CHCH</sub> ) |               | 3(t <sub>cHCH</sub> ) |              | ns    |
| 31  | t <sub>whnL3</sub> | Read After Read Address Write (6)    | 6(t <sub>CHCH</sub> ) | _             | 6(t <sub>CHCH</sub> ) |              | ns    |

- 1. This parameter is the allowed pixel clock frequency variation. It does not permit the pixel clock to vary outside the minimum value for PCLK period (toca).

  2. Pixel address inputs must be set to a valid logic level with the appropriate setup and hold time at each rising edge of PCLK (this requirement includes the

- Pixel accress inputs must be set to a value logic lever with the appropriate setup and more time at each rising edge of r our (this requirement induces the blanking period).
   Valid DAC output is measured at the 50% point between successive DAC values.
   Between different analog outputs on the same device.
   Transition is measured ±200mV from steady state output voltage with C<sub>L</sub> = 5pF as shown in Figure 1C. This parameter is guaranteed and not 100% tested.
   This parameter allows synchronization between operations on the microprocessor interface and the pixel stream being processed by the color palette.

# SYSTEM TIMING DIAGRAM



# TIMING DIAGRAM DETAILING TIMING SPECIFICATIONS



#### **BASIC READ CYCLE TIMING DIAGRAM**



# **BASIC WRITE CYCLE TIMING DIAGRAM**



# WRITE TO PIXEL MASK REGISTER FOLLOWED BY READ



# READ FROM PIXEL MASK OR PIXEL ADDRESS REGISTER (READ OR WRITE MODE) FOLLOWED BY READ



# WRITE TO PIXEL MASK REGISTER FOLLOWED BY WRITE



# READ FROM PIXEL MASK OR PIXEL ADDRESS REGISTER (READ OR WRITE MODE) FOLLOWED BY WRITE



# **COLOR VALUE READ FOLLOWED BY ANY READ**



# **COLOR VALUE READ FOLLOWED BY ANY WRITE**



# **COLOR VALUE WRITE FOLLOWED BY ANY READ**



# **COLOR VALUE WRITE FOLLOWED BY ANY WRITE**



# READ COLOR VALUE THEN READ PIXEL ADDRESS REGISTER (RAM READ)



# WRITE AND READ BACK PIXEL ADDRESS REGISTER (READ MODE)



# WRITE AND READ BACK PIXEL ADDRESS REGISTER (RAM WRITE)



### SYSTEM APPLICATIONS NOTES

# **Current Reference Decoupling**

The DACs in the MOSEL MS176 are composed of switched current sources which are based around a current mirror. The total current output of each DAC is determined by the number of active current sources and the reference current  $I_{\rm REF}$ .  $I_{\rm REF}$  develops a voltage reference relative to  $V_{\rm CC}$  for the current mirror. Voltage variation in  $V_{\rm CC}$  not managed by the current reference circuit will result in variations in the DAC output current. If the bandwidth of the current reference circuit is not sufficient to track these  $V_{\rm CC}$  variations, it is recommended that a high frequency capacitor in parallel with a larger capacitor be used to

couple the I<sub>REF</sub> input to V<sub>cc</sub>. This will enable the current source to track both high and low frequency variations of V<sub>cc</sub>. (A coupling capacitor in the range of 47 to 100  $\mu\text{F}$  is appropriate for most applications.) If the variations of V<sub>cc</sub> are minor, or are controlled by the reference circuit, then a coupling capacitor should not be used.

# **Power Supply**

The MOSEL MS176 is a high speed device. During operation it may draw large transient currents from the power supply. To ensure proper operation good high frequency board layout techniques and power supply distribution should be used.

|        | ORDERING    |                       | TEMPERATURE   |
|--------|-------------|-----------------------|---------------|
| SPEED  | PART NUMBER | PACKAGE REFERENCE NO. | RANGE         |
| 40 MHZ | MS176-40JC  | J44-2                 | 0°C to + 70°C |
| 40 MHZ | MS176-40PC  | P28-1                 | 0°C to + 70°C |
| 50 MHZ | MS176-50JC  | J44-2                 | 0°C to + 70°C |
| 50 MHZ | MS176-50PC  | P28-1                 | 0°C to + 70°C |