# <u>Timestamp unit</u>

Digital System for detection transitions of digital signal

**User manual** 

## **Table of Contents**

| 1.0 Device Overview                                      |          |
|----------------------------------------------------------|----------|
| 2.0 Guidelines through the Timestamp unit architecture 4 | ŀ        |
| 2.1. counter module                                      | Ļ        |
| 2.2 detection logic module                               | <u>-</u> |
| 2.3. register map                                        | 6        |
| 2.4. fifo buffer                                         | วิ       |
| 2.5. additional support module                           | 7        |
| 3.0 Reset                                                | 9        |
| 4.0 Start                                                | 9        |
| 5.0. Interrupt logic                                     | C        |
| 6.0. Timestamp unit desing with Avalon-MM                | 1        |

## 1.0 Device Overview



Timestamp unit design has seven inputs and three outputs as presented in the image above. Inputs:

• **clk\_i** : 50MHz clock input signal – 1bit

• **rst\_i** : asynchronous reset input signal – 1bit

• **data\_i** : asynchronous input signal which transitions are being detected – 1bit

read\_i : control input signal for entering read mode – 1bit
write\_i : control input signal for entering write mode – 1bit

• address\_i : control input signal for addressing certain internal register – 4bit

• writedata\_i : data to be written into the selected( addressed ) internal register – 32bit

#### Outputs:

- **readdata\_o**: word read from selected( addressed ) internal register 32bit
- **response\_o** : notigication output signal
  - o response\_o = 00 → RESET mode and REGULAR mode
  - $\circ$  response\_o = 01 → RESERVED
  - ∘ response\_o = 10 → ERROR : tried to write into read only register
  - ∘ response\_o = 11 → ERROR : addressed not-existent memory location
- **interrupt\_o**: interrupt logic output ( fifo full / empty ) 1bit

# 2.0 Guidelines through the Timestamp unit architecture



Timestamp unit design is composed of several modules:

#### 1. counter module



The frequency of the clock signal is defined as 50MHz.

Based on that, the step increment for time is 20ns. The nanosecond counter increments itself by 20 every clock cycle. When it reaches 1000000000, one second has passed in real time, and the Unix counter gets incremented by one, and the nanoseconds counter gets reset

#### 2. detection logic module



An input data\_i single-bit signal which transitions are gonna be detected. Each time transition is detected, 2 outputs (unix\_time\_o & nano\_time\_o) are gonna be updated according to the exact time when it's happened (both Unix time moment and nanosec time moment). When transition occurs, 2 enable\_write signal are gonna be HIGH in order to write these times into the buffers.

data\_i signal is asynchronous, so we use synchronizer in order to achieve full synchronous design.



start\_i signal enables counting mechanism. If it is LOW – count mechanism is disabled ( counter values stay frozzen until HIGH start\_i signal occurs ).

#### 3. register map



#### 4. fifo buffer



data\_i → Data to be written into buffer
wren\_i → Enable writing into fifo buffer
rden\_i → Enable reading from fifo buffer

**data\_o** → Output data ( pull ) **rdvalid\_o** → Data valid output

**empty\_o** → signalizing empty buffer

**full\_o** → signalizing full buffer **fill\_count\_o** → number of elements in buffer

Buffer is size configurable. By default, both number of memory slots and size of each memory slot (in bits) is 32.

Process for incrementing the head and tail of the buffer:

wren\_i = 1 and fifo not full → head gets incremented

wren\_i = 1 and fifo full → head gets incremented & old values get overwritten

**rden\_i = 1 and fifo not empty** → tail gets incremented & rdvalid\_o = 1 ( element is successfully popped out of buffer )

#### 5. additional supporting modules

#### 5.1. D flip flop



D ff is delay element in this case. The request for fifo write will occure at the same time as data we want to write into the buffer.

Via D ff, fifo write enable signal are carried over.

#### 5.2. Output Buffer Logic



Output buffer logic is nearly related with the fifo design. Two of them work together in order to accomplish push – pop functionality.

If read mode is choosen (avalon read intput  $\rightarrow$  1) and fifo buffer isn't empty, then the **rden\_o** signal from output\_buffer\_logic is set to 1 which means that **rden\_i** of fifo is also 1. Now the next element is being popped from the fifo buffer.

Via Output Buffer Logic, fifo read enable signal are carried over.

## 3.0 Reset



Reset combines hardware and software reset. Hardware reset is external reset signal sent via one of the design's ports. Software reset is control bit from control register (register map).



### 4.0 Start



Start signal is not an external signal but internal register flag bit (control[0]). If control[0] is set to HIGH, the counting mechanism is enabled so we have time counting. If it is LOW, counting mechanism is disabled, counter's registers are frozzen.

# 5.0 Interrupt logic



If at least one of the buffers is full / empty and interrupt signal is enabled, then interrupt\_o signal of timestamp design is HIGH. If interrupt signal is disabled, interrupt\_o will be LOW no matter fifo fulliness or emptyness.

# 6.0 Timestamp unit design with Avalon-MM



read\_i Avalon-MM input read signal 1bit
write\_i Avalon-MM input write signal 1bit
address\_i Avalon-MM input address signal 4bit
writedata\_i Avalon-MM input signal for data to be written into slave 32bit
readdata\_o Avalon-MM output signal for data to be read from slaves 32bit
response\_o Avalon-MM output signal for handling bus errors 2bit

|                 | write_i = 1 | description                             |
|-----------------|-------------|-----------------------------------------|
| address_i: 0000 | ALLOWED     | sys_time REGISTER ← <i>writedata</i> _i |
| address_i: 0001 | ALLOWED     | status REGISTER ← <i>writedata_i</i>    |
| address_i: 0010 | ALLOWED     | control REGISTER ← writedata_i          |

<sup>\*</sup> read\_i : not important

<sup>\*</sup> rst\_i  $\neq$  1 & control register(2)  $\neq$  1 (no hardware no software reset)

|                 | write_i ≠ 1 & read_i = 1 | description                                  |
|-----------------|--------------------------|----------------------------------------------|
| address_i: 0000 | ALLOWED                  | <i>readdata</i> _ <i>o</i> ← unix time value |
| address_i: 0001 | ALLOWED                  | <i>readdata_o</i> ← status register          |
| address_i: 0010 | ALLOWED                  | $readdata\_o \leftarrow control register$    |

<sup>\*</sup> rst\_i  $\neq$  1 & control register(2)  $\neq$  1 (no hardware no software reset)

|                 | <b>read_i</b> = 1 | description                        |
|-----------------|-------------------|------------------------------------|
| address_i: 0011 | ALLOWED           | <b>readdata_o</b> ← fall_ts_h      |
| address_i: 0100 | ALLOWED           | <b>readdata_o</b> ← fall_ts_l      |
| address_i: 0101 | ALLOWED           | <i>readdata_o</i> ← rise_ts_h      |
| address_i: 0110 | ALLOWED           | <i>readdata_o</i> ← rise_ts_l      |
| address_i: 1000 | ALLOWED           | <i>readdata_o</i> ← fifo_fall_ts_h |
| address_i: 1001 | ALLOWED           | <b>readdata_o</b> fifo_fall_ts_l   |
| address_i: 1010 | ALLOWED           | <i>readdata_o</i> ← fifo_rise_ts_h |
| address_i: 1011 | ALLOWED           | <b>readdata_o</b> ← fifo_rise_ts_l |

<sup>\*</sup> write\_i : not important \* rst\_i ≠ 1 & control register(2) ≠ 1 (no hardware no software reset)

|                 | read_i ≠ 1 & write_i = 1 | description       |
|-----------------|--------------------------|-------------------|
| address_i: 0011 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 0100 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 0101 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 0110 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 1000 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 1001 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 1010 | PERMISSION DENIED        | response_o ← "10" |
| address_i: 1011 | PERMISSION DENIED        | response_o ← "10" |

<sup>\*</sup> rst\_i  $\neq$  1 & control register(2)  $\neq$  1 (no hardware no software reset)

|              | read_i = 1 V write_i = 1 | description       |
|--------------|--------------------------|-------------------|
| address_i: ? | PERMISSION DENIED        | response_o ← "11" |

<sup>\*</sup> rst\_i  $\neq$  1 & control register(2)  $\neq$  1 (no hardware no software reset)

|              | rst_i = 1 V control register(2) = 1 | description       |
|--------------|-------------------------------------|-------------------|
| address_i: ? | RESET                               | response_o ← "00" |

<sup>\*</sup>write\_i : not important \*read\_i : not important

