# Backscatter RFID Chip

# ECE 429 course project

**Author**: Dan White and contributors

**Date**: 2016-04-06 17:16

**Version**: v0.1-7-g6050742-**dirty** 

#### **Table of Contents**

| 1 | Intr                          | Introduction                      |  |  |  |  |  |
|---|-------------------------------|-----------------------------------|--|--|--|--|--|
|   | 1.1                           | Terminology                       |  |  |  |  |  |
|   | 1.2                           | Radio-frequency identification    |  |  |  |  |  |
|   |                               | Synchronous Serial Communication  |  |  |  |  |  |
| 2 | <b>Project Specifications</b> |                                   |  |  |  |  |  |
|   | 2.1                           | Processor interface specification |  |  |  |  |  |
|   | 2.2                           | NCO Frequency Synthesizer         |  |  |  |  |  |

# 1 Introduction

# 1.1 Terminology

The key words "MUST", "MUST NOT", "REQUIRED", "SHALL", "SHALL NOT", "SHOULD", "SHOULD NOT", "RECOMMENDED", "MAY", and "OPTIONAL" in this document are to be interpreted as described in [RFC-2119].

[RFC-2119] https://www.ietf.org/rfc/rfc2119.txt

NOTE: The .rst version of this document SHALL be considered the canonical version, the .pdf is merely a convenience. Discrepancies MUST resolve to the .rst version.

#### 1.2 Radio-frequency identification

Radio-frequency identification (RFID) is a wireless communication scheme where a Reader transmits a strong signal towards a device (Tag) and the Tag responds by sending back data. This communication from the Tag to Reader is accomplished by the Tag varying the impedance of its antenna. The energy impinging on the Tag's antenna is absorbed and reflected ("scattered") in some proportion depending on the antenna's impedance characteristics.

If the Tag changes its antenna impedance rapidly, the back-scattered energy will change also, resulting in the scattered wave having double-sideband modulation components in addition to the original frequency. The Reader can detect these sidebands and demodulate the data that the Tag sent.

The most common method for modulating these back-scattered sidebands is to vary the frequency of the impedance changes between two frequencies. Bits are therefore able to be assigned to each unique frequency. In other words, the Tag switches the antenna impedance between two levels (usually open-/short-circuit) at frequency #1 or frequency #2 depending on the current bit to be sent.

Such a communication method requires extremely little power consumption on the Tag side of the link. With careful design, the Tag can even extract enough energy from the incoming signal from the Reader to power itself and operate the antenna switch.

### 1.3 Synchronous Serial Communication

The two most common interfaces to connect peripheral devices to a central processor both use serial data connections, SPI and I2C. It is possible, and even somewhat common, to find devices which are compatible with both formats using the same pins.

- SPI : Serial Peripheral Interface bus
- I2C : Inter-Integrated-Circuit bus

The details and timing diagrams for each of these formats are easily found on the internet.

### 2 Project Specifications

The project for ECE 429 is to design and layout an integrated circuit in the On Semiconductor C5N 0.5um CMOS process that implements the major subsystems of an RFID tag. A complete design would be capable of transmitting arbitrary data on programmable backscatter channel frequencies in the 900 MHz ISM band and also possibly in the 2.4 GHz ISM band.

The IC will appear as a slave peripheral to a processor and be controlled through a serial data connection via the SPI and/or I2C protocols.

Specific design and implementation details are the

#### 2.1 Processor interface specification

#### [BLOCK DIAGRAM]

Communication with the host processor is via a serial peripheral interface, SPI, port.

The device for the project will have a combined SPI/I2C port, with internal detection of the input protocol being used.

The main interface to this chip will be as a combined SPI / I2C slave device. Slave device circuitry SHALL properly detect the beginning of either an I2C or SPI transaction and behave accordingly.

From the view of the controlling processor the device is a bank of up to 128 registers of 8-bits each which may be written to or read from. The chip datasheet will specify the implemented address locations and the meaning of reads and/or writes to those addresses. Writes to an unimplemented address will have no effect. Reads of unimplemented register addresses will return meaningless data and SHOULD be ignored by the controlling processor.

The chip's I2C device address MUST be within the range of valid addresses according to the I2C specification. The least-significant bits of the address MAY be pin-programmable, i.e. zero or more pins MAY be used to set the last address bits while the prefix bits are hard-coded to some valid value.

Table 1: SPI register write transaction

| Pin    | byte0             | byte1    |
|--------|-------------------|----------|
| Bit #: | 76543210          | 76543210 |
| MOSI   | 0 <raddr></raddr> | <8-data> |

... continued on next page

Table 1: SPI register write transaction (... continued)

| Pin  | byte0   | byte1   |
|------|---------|---------|
| MISO | XXXXXXX | xxxxxxx |

Table 2: SPI register read transaction

| Pin    | byte0             | byte1    |
|--------|-------------------|----------|
| Bit #: | 76543210          | 76543210 |
| MOSI   | 1 <raddr></raddr> | xxxxxxx  |
| MISO   | xxxxxxx           | <8-data> |

- 8-bit command, read/write a register location
- Optional 8-bit data, if required by the command mnemonic
  - In I2C mode, the second and following bytes are either send or receive data
  - In SPI mode, the send data is clocked in on the MOSI device pin, while the received data is clocked out of the device on the MISO pin of the device.

Table 3: I2C register write

| Pin    | byte0            | byte1             | byte2    |
|--------|------------------|-------------------|----------|
| Bit #: | 76543210         | 76543210          | 76543210 |
| SDA    | <daddr>0</daddr> | x <raddr></raddr> | <8-data> |

Table 4: I2C register read

| Pin    | byte0            | byte1             | byte2    |
|--------|------------------|-------------------|----------|
| Bit #: | 76543210         | 76543210          | 76543210 |
| SDA    | <daddr>1</daddr> | x <raddr></raddr> | <8-data> |

http://www.i2cchip.com/mix\_spi\_i2c.html

https://learn.sparkfun.com/tutorials/serial-peripheral-interface-spi

https://learn.sparkfun.com/tutorials/i2c

http://www.i2c-bus.org/

http://www.nxp.com/documents/user\_manual/UM10204.pdf

Other links: http://wavedrom.com/ http://www.timing-diagrams.com/

#### 2.2 NCO Frequency Synthesizer

A numerically-controlled oscillator forms the basis of the programmable backscatter frequency control for both channel selection and frequency-shift-keying (FSK) modulation.

#### [BLOCK DIAGRAM]



Figure 1: Numerically-controlled oscillator diagram. This one outputs two square waves which have a 90-degree phase shift.

### Programmable dividers An internal module of the chip forms the basis of a Phase-Locked Loop (PLL) frequency synthesizer with a fractional divider. These registers are two unsigned 8-bit values M, and N. Voltage-controlled oscillator \* Similar to the CD4046 IC's VCO 2.2.3 Phase comparator \* Type-1 (XOR) 2.2.4 Loop filter \* External to the chip 2.2.5 Registers \* M \* N \* Control \* Enable VCO \* Reset dividers

## Antenna impedance switches These switch various impedances in parallel with the antenna to vary its net impedance and thence backscatter magnitude/phase.

## Charge pump Accepts antenna input and outputs semi-regulated DC.