

# **Circuit Theory and Electronics Fundamentals**

# **Lab 1 - Circuit Analysis Methods**

## **Aerospace Engineering**

Laboratory Report

March 24, 2021

Eva Claro, 95785

Miguel Isidoro, 95834

Pedro Braz, 95837

## **Contents**

| 1 | Introduction                                     | 2             |
|---|--------------------------------------------------|---------------|
| 2 | Theoretical Analysis 2.1 Mesh Analysis Method    |               |
| 3 | Simulation Analysis 3.1 Operating Point Analysis | <b>4</b><br>4 |
| 4 | Conclusion                                       | 5             |

## 1 Introduction

The objective of this laboratory assignment is to study a circuit containing a sinusoidal voltage source  $V_I$  connected to a resistor R and a capacitor C in series. The circuit can be seen if Figure  $\ref{eq:contact}$ ?

In Section 2, a theoretical analysis of the circuit is presented. In Section 3, the circuit is analysed by simulation, and the results are compared to the theoretical results obtained in Section 2. The conclusions of this study are outlined in Section 4.



Figure 1: Circuit with the nodes

### Where:

 $R_1 = 1.03431507833$ 

 $R_2 = 2.02853090731$ 

R3 = 3.1462050633

 $R_4 = 4.03438547455$ 

 $R_5 = 3.12170042214$ 

 $R_6 = 2.07116379646$ 

 $R_7 = 1.01597753093$   $V_a = 5.156959346$   $I_d = 1.01455683569$   $K_b = 7.1497941196$  $K_c = 8.12593642585$ 

Units for the values:  $V, mA, k\Omega$  and mS

## 2 Theoretical Analysis

In this section, the circuit shown in Figure ?? is analysed theoretically, in terms of its time and frequency responses.

### 2.1 Mesh Analysis Method

The circuit consists of a single V-R-C loop where a current i(t) circulates. The voltage source  $v_I(t)$  drives its input, and the output voltage  $v_O(t)$  is taken from the capacitor terminals. Applying the Kirchhoff Voltage Law (KVL), a single equation for the single loop in the circuit can be written as

$$Ri(t) + v_O(t) = v_I(t). \tag{1}$$

Nós não sabemos o que estamos a fazer no entanto conseguimos por aqui esta frase.

$$i(t) = C\frac{dv_O}{dt}. (2)$$

Because  $v_O$  is the voltage between capacitor C's plates, it is related to the current i by

$$i(t) = C\frac{dv_O}{dt}. (3)$$

Hence, Equation (1) can be rewritten as

$$RC\frac{dv_O}{dt} + v_O(t) = v_I. (4)$$

Equation (4) is a linear differencial equation whose solution is a superposition of a natural solution  $v_{On}$  and a forced solution  $v_{Of}$ :

$$v_O(t) = v_{On}(t) + v_{Of}(t).$$
 (5)

As learned in the theory classes the natural solution is of the form

$$v_{On}(t) = Ae^{-\frac{t}{RC}},\tag{6}$$

where A is an integration constant.

The forced solution is of the form given in Equation (7) and is illustrated in Figure 2.

$$V_{Of}(t) = |\bar{V}_{Of}|\cos(\omega t + \angle \bar{V}_{Of}), \tag{7}$$

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus

eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.



Figure 2: Forced sinusoidal response.

### 2.2 Nodal Analysis Method

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

## 3 Simulation Analysis

### 3.1 Operating Point Analysis

Table 1 shows the simulated operating point results for the circuit under analysis. Compared to the theoretical analysis results, one notices the following differences: describe and explain the differences.

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy



Figure 3: C Mesh with an adicional voltage source

| Name         | Value [A or V] |
|--------------|----------------|
| @gb[i]       | -2.55448e-04   |
| @id[current] | 1.014557e-03   |
| @r1[i]       | -2.44092e-04   |
| @r2[i]       | -2.55448e-04   |
| @r3[i]       | -1.13559e-05   |
| @r4[i]       | -1.22453e-03   |
| @r5[i]       | -1.27000e-03   |
| @r6[i]       | 9.804367e-04   |
| @r7[i]       | 9.804367e-04   |
| n1           | 2.524677e-01   |
| n2           | -5.18183e-01   |
| n3           | 3.572797e-02   |
| n4           | -4.90449e+00   |
| n5           | 4.000301e+00   |
| n6           | -6.93514e+00   |
| n7           | -7.93124e+00   |
| n8           | -6.93514e+00   |

Table 1: Operating point. A variable preceded by @ is of type *current* and expressed in Ampere; other variables are of type *voltage* and expressed in Volt.

eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.

### 4 Conclusion

In this laboratory assignment the objective of analysing an RC circuit has been achieved. Static, time and frequency analyses have been performed both theoretically using the Octave maths tool and by circuit simulation using the Ngspice tool. The simulation results matched the theoretical results precisely. The reason for this perfect match is the fact that this is a straightforward

circuit containing only linear components, so the theoretical and simulation models cannot differ. For more complex components, the theoretical and simulation models could differ but this is not the case in this work. A Eva é linda e apredneu a trabalhar com isto.

Lorem ipsum dolor sit amet, consectetuer adipiscing elit. Ut purus elit, vestibulum ut, placerat ac, adipiscing vitae, felis. Curabitur dictum gravida mauris. Nam arcu libero, nonummy eget, consectetuer id, vulputate a, magna. Donec vehicula augue eu neque. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas. Mauris ut leo. Cras viverra metus rhoncus sem. Nulla et lectus vestibulum urna fringilla ultrices. Phasellus eu tellus sit amet tortor gravida placerat. Integer sapien est, iaculis in, pretium quis, viverra ac, nunc. Praesent eget sem vel leo ultrices bibendum. Aenean faucibus. Morbi dolor nulla, malesuada eu, pulvinar at, mollis ac, nulla. Curabitur auctor semper nulla. Donec varius orci eget risus. Duis nibh mi, congue eu, accumsan eleifend, sagittis quis, diam. Duis eget orci sit amet orci dignissim rutrum.