# **ENV: Envelope Block for SynTech**

© 2019 Applied ASIC Design Cornell Tech Alana Crognale (arc232@cornell.edu) Eva Esteban (epe26@cornell.edu) Christine Ku (ck753@cornell.edu)



Figure 1: ADSR Envelope Block Shape

#### **Abstract**

The purpose of this report is to provide an in-depth description and analysis of the amplitude envelope block (ENV) of the synthesizer. This block controls the sound's amplitude change over time, which is what allows us to differentiate sounds from each other. The enveloped used for this project is an Attack, Decay, Sustain, Release (ADSR) envelope which takes a sample from the oscillator block (OSC) and modifies it according to which ADSR phase of the envelope the sample corresponds to. This sample then gets sent to the amplifier block (AMP), which then sends it to the Nyquist filter block (NYQ). The ENV block requires a minimum period of T = 40 ns, has a total area of 201004.65  $\mu$ m², and consumes 1370 mW. After synthesizing and running verification through Synopsis DC and ModelSim, Cadence Innovus was used to place and route the netlist components. A timing constraint of 40 ns was used. The final design has a total area of 260174.13  $\mu$ m², cell density of 68%, and consumes 6.04 W of power. The place and route was successful with no timing or DRC violations and no violating paths.

# 1 Introduction

The envelope controls the sound's amplitude change over time. This is what, as humans, allows us to distinguish sounds from each other. In this project we will be using an ADSR envelope before the Amplifier and Nyquist Filter block to create different sounds based on how long a key is pressed on the keyboard.

The envelope block of the system evaluates whether a keyboard key has been pressed. If a key is pressed, it starts a counter to evaluate how long the key has been pressed for. Based on the counter, it then modifies the amplitude with some specified gain depending on the ADSR parameters. This amplitude is then fed into the amplifier block

Specifically, our function checks to see if a key has been pressed to control to envelope. If it has, then the function goes into the ASDR regions. For the attack portion, the output is the amplitude of the envelope at a certain position (which is calculated by multiplying the slope by the position). Then the position is incremented based on some constant a that we established, multiplied by the internal sampling frequency. Once the output amplitude has reached the max, the function moves into the decay region. For this part, the same idea is applied but the slope is negative. Once the output has hit a certain amplitude, the function moves into the sustain region. The sustain region outputs a constant amplitude until the key is released. When the function enters the release region, the same calculations as the decay are applied.

# Inputs:

- Key press to indicate the start of the envelope cycle counter. Once the cycle is complete, the counter resets.
- Volume to indicate the amount by which we need to scale our final amplitude output.

# Outputs:

 One amplitude sample of the modified signal based on the gain related to one of the four ADSR states.

# Parameters (shown in Figure 1):

- Attack: The time it takes for the amplitude to reach the maximum level of the chosen wave.
- Decay: The time it takes for the amplitude to drop to the sustain level from the Attack stage.
- Sustain: The amount of time the amplitude is constant at the sustain level.
- Release: The time it takes for the amplitude to reach the minimum level/silence (0) after the release
  of the key.

# 2 MATLAB Golden Model

Our MATLAB golden model evaluates in which state we are currently in based on tracking the current position value and whether a key is pressed to appropriately scale the output.

#### 2.1 Files

- ENV.m takes in par and sta as parameters, where par describes the internally defined parameters such as ENV\_a\_DI and ENV\_aY\_DI, and sta describes the externally defined parameters such as current position and key press. ENV.m converts all parameters to fixed point, performs logic checks to determine in which state we are, and performs the correct mathematical operations to scale the output based on the state.
- ENV\_init.m defines all defined parameters passed to ENV.m and converts them to fixed point.

#### 2.2 Parameters and States

Table 1: MATLAB input, internal, and output parameters including fixed-point format and unit.

| MATLAB variable name | Fixed-point format | Unit                    |
|----------------------|--------------------|-------------------------|
| sta.INP.Key_DO       | {1,30,'s'}         | Sample value (unitless) |
| sta.ENV.pos          | {6,25,'s'}         | Seconds                 |
| sta.ENV.inc          | {6,25,'s'}         | Seconds                 |
| sta.ENV.prevKey      | {31,0,'s'}         | Sample value (unitless) |
| sta.ENV.out_DO       | {0,31,'s'}         | Sample value (unitless) |
| par.ENV.a            | {0,31,'s'}         | Seconds                 |
| par.ENV.d            | {0,31,'s'}         | Seconds                 |
| par.ENV.r            | {0,31,'s'}         | Seconds                 |
| par.ENV.aY           | {31,0,'s'}         | Sample value (unitless) |
| par.ENV.dY           | {0,31,'s'}         | Sample value (unitless) |
| par.ENV.rY           | {0,31,'s'}         | Sample value (unitless) |
| par.ENV.aRec         | {7,24,'s'}         | 1/Seconds               |
| par.ENV.dRec         | {7,24,'s'}         | 1/Seconds               |
| par.ENV.rRec         | {7,24,'s'}         | 1/Seconds               |
| par.ENV.glofsi       | {6,25,'s'}         | Seconds                 |
| sta.INP.Vol_DO       | {1,30,'s'}         | Sample value (unitless) |

- sta.INP.Key\_DO is the input to the ENV module which is a boolean value representing whether a key is pressed.
- sta.ENV.pos defines the current position in seconds.
- sta.ENV.Out\_DO is the output generated by the ENV module which defines the correctly scaled amplitude to be fed to the amplifier block.
- sta.ENV.inc is a parameter that defines how how much position increments every clock cycle in seconds.

- sta.ENV.prevKey is a parameter that defines whether a key was pressed in the previous clock cycle.
- par.ENV.a is a parameter that defines the time interval for the attack stage in seconds.
- par .ENV .d is a parameter that defines the time interval for the decay stage in seconds.
- par.ENV.r is a parameter that defines the time interval for the release stage in seconds.
- par.ENV.aY is a parameter that defines the maximum amplitude for the attack stage.
- par .ENV .dY is a parameter that defines the minimum amplitude for the decay stage
- par.ENV.rY is a parameter that defines the minimum amplitude for the release stage.
- par.ENV.aRecip is a parameter that defines the reciprocal of par.ENV.a to allow us to use multiplier blocks as opposed to dividers in our amplitude calculations.
- par.ENV.dRecip is a parameter that defines the reciprocal of par.ENV.d to allow us to use multiplier blocks as opposed to dividers in our amplitude calculations.
- par.ENV.rRecip is a parameter that defines the reciprocal of par.ENV.r to allow us to use multiplier blocks as opposed to dividers in our amplitude calculations.
- par.ENV.glofsi is a parameter that defines the reciprocal of the sampling frequency to allow us to use multiplier blocks as opposed to dividers in our amplitude calculations.
- sta.INP.Vol\_DO is an input parameter that defines the desired volume which we use for scaling the amplitude.

# 2.3 Detailed Functionality of MATLAB Code

In our MATLAB script, the parameters a, d, s and r represent the time intervals between the Attack, Decay, Release and Sustain stages, respectively. In this way, a is the time interval from 0 to the end of the Attack stage, d is the time interval between the end of the Attack stage, or beginning of the Decay stage, and the end of the Decay stage, and so on. The parameters aY, dY and rY represent the amplitude the signal reaches at the end of each stage and beginning of the next one. Therefore, aY corresponds to the value of the signal reached at the point between Attack and Decay, and is the maximum value reached by the signal. The parameter dY indicates the signal amplitude at the point between the Decay and Sustain phases, and rY is the amplitude at the point between Sustain and Release.

After converting parameters to fixed point, we first check whether we need to increment position by sta.ENV.inc - we do so if a key has been pressed and position is less than sta.ENV.r. Then, we check if a key has been pressed. If it has, we check if a key was pressed in the previous cycle - if it was not, we set position to 0 to indicate the start of the attack stage. Then, we check if we are in the attack stage or the decay stage by comparing the position value to sta.ENV.a and sta.ENV.d. Based on which stage we determine, we then calculate the amplitude output based on the equation of the line for the corresponding attack or decay stage. If a key has instead not been pressed, then we again check if a key was pressed in the previous cycle - if it was, then we set position to 0 to indicate the start of the release stage. We then check if we are in the release stage by comparing position to sta.ENV.r - if so, we calculate the amplitude based on the equation of the line for the release stage. We then scale the output with the volume parameter as our final output.

# 2.3.1 An example

Figure 2 shows an example of the shape of the final output produced from our MATLAB model, produced from the tune Old MacDonald. We can see clearly defined attack, decay, sustain, and release states based on the key presses and volume of the notes.



Figure 2: Example MATLAB-produced output

# 2.4 State of MATLAB Code

Currently, everything in MATLAB is working as intended. To verify, we ran several different test cases with varying parameters. We visually inspected the output to ensure that the envelope shape was appropriately maintained, as well as audially inspected the .wav file outputs to ensure that the sound produced matched with what we expected. We typically simulated only for 1 second to reduce the wait time.

To test different values we ran:

|              | test | test1 | test2 | test3 | test4 |
|--------------|------|-------|-------|-------|-------|
| a            | 0.02 | 0.01  | 0.01  | 0.01  | 0     |
| d            | 0.02 | 0.03  | 0.02  | 0.02  | 0.01  |
| r            | 0.03 | 0.03  | 0.02  | 0.02  | 0.03  |
| max (aY)     | 1    | 1     | 1     | 1     | 1     |
| decayto (dY) | 0.8  | 0.8   | 0.8   | 0.8   | 0.8   |
| rY           | 0    | 0     | 0     | 0.5   | 0     |

# 3 Verilog Code

The Verilog code describes an ADSR amplitude envelope (ENV) block that can be integrated with the other components of the sythesizer. The outputs produced by the Verilog code match the MATLAB Golden Model. The purpose of ENV block is to controls the sound's amplitude change over time, which is what, as humans, allows us to distinguish sounds from each other. The block diagram can be found on Figure 5.

#### 3.1 Files

The files required by the Verilog code are:

- Add.v: Adds two 32-bit numbers, outputting a 32-bit number. It does not take into account carry in
  or carry out.
- COMP.v: Compares two 32-bit numbers and outputs three 1-bit numbers (for equal, less than or greater than). Each of these corresponds to a wire and will equal 1 when true.
- FF.v: Implements a positive-edge flip-flop that stores a 32-bit number. This flip-flop has asynchronous reset.
- MULT. v: Multiplies two 32-bit numbers, outputting a 64-bit number.
- MUX2.v: Implements a MUX which takes in two 32-bit numbers and a 1-bit selector. It outputs the first 32-bit number if the selector is 0 and the second 32-bit number if the selector is 1.
- Nand.v: Implements a NAND gate with two 1-bit numbers as inputs. The block outputs 1 when both inputs are 0, and 0 otherwise.
- Subtract.v: Subtracts two 32-bit numbers, outputting a 32-bit number. It does not take into account carry in or carry out.
- XOR.v: Implements a XOR gate with two 1-bit numbers as inputs. The block outputs 1 when only one of the inputs is 1, and 0 otherwise.

The final Verilog folder was submitted along with the final project.

## 3.2 Inputs and Outputs

The input and output signals of the ENV block are:

- CLK\_CI: Master clock signal.
- RST\_RBI: Asynchronous reset signal; the module is reset if RST\_RBI=0.
- ENV\_vol\_DI: Volume of the signal.
- ENV\_a\_DI: Time measured in seconds of the attack phase of the envelope.
- ENV\_d\_DI: Time measured in seconds of the decay phase of the envelope.
- ENV\_r\_DI: Time measured in seconds of the release phase of the envelope.
- ENV\_aY\_DI: Maximum amplitude of the attack phase of the envelope.
- ENV\_dY\_DI: Maximum amplitude of the decay phase of the envelope.

| Verilog code name | Fixed-point format | Unit                                            |
|-------------------|--------------------|-------------------------------------------------|
| CLK_CI            | {1,0,'u'}          | Clock input signal                              |
| RST_RBI           | {1,0,'u'}          | Reset input signal                              |
| ENV_vol_DI        | {1,30,'s'}         | Volume (unitless)                               |
| ENV_a_DI          | {0,31,'s'}         | Attack x-axis value (seconds)                   |
| ENV_d_DI          | {0,31,'s'}         | Decay x-axis value (seconds)                    |
| ENV_r_DI          | {0,31,'s'}         | Release x-axis value (seconds)                  |
| ENV_aY_DI         | {31,0,'s'}         | Attack y-axis value (unitless)                  |
| ENV_dY_DI         | {0,31,'s'}         | Decay y-axis value (unitless)                   |
| ENV_rY_DI         | {0,31,'s'}         | Release y-axis value (unitless)                 |
| ENV_inc_DI        | {6,25,'s'}         | Increment (seconds)                             |
| ENV_recip_a_DI    | {7,24,'s'}         | Reciprocal of ENV_a_DI (seconds <sup>-1</sup> ) |
| ENV_recip_d_DI    | {7,24,'s'}         | Reciprocal of ENV_d_DI (seconds <sup>-1</sup> ) |
| ENV_recip_r_DI    | {7,24,'s'}         | Reciprocal of ENV_r_DI (seconds <sup>-1</sup> ) |

Table 2: Verilog code inputs, outputs, and parameters including fixed-point format and unit.

- ENV\_rY\_DI: Maximum amplitude of the release phase of the envelope.
- ENV\_inc\_DI: Increment added to position every clock cycle.
- ENV\_recip\_a\_DI: Reciprocal of the time of the attack phase of the envelope.
- ENV\_recip\_d\_DI: Reciprocal of the time of the decay phase of the envelope.
- ENV\_recip\_r\_DI: Reciprocal of the time of the release phase of the envelope.
- Out\_DO: Output sample generated by the ENV block.

The names of the parameters in the Verilog code match the names in the MATLAB Golden Model code, so no mapping is needed. The assumption made in this code is that no parameters should be greater than 1. Additionally, the timing relationship of the signals obtained with ModelSim [1] when the parameters are being written to memory can be found on Figure 3, and the timing relationship of the signals at a different time can be found on Figure 4.

# 3.3 Block Diagrams and Functional Description

# COMP\_i

The purpose of this block is to check whether a key is currently being pressed, which will help determine the current state (A, S, D, or R), as well as whether we increment position (ENV\_mux\_j\_D) by ENV\_inc\_D or increment position by 0. This comparator takes two inputs - ENV\_Key\_DI (1 if a key is pressed and 0 if a key is not pressed) and the constant 0 - and checks whether their values are equal. All COMP blocks that we use have three corresponding 1-bit outputs ('greater', 'less', and 'equal') that are generated as follows:

if the first input is greater than the second: 'greater' is 1, 'less' is 0, and 'equal' is 0

if the first input is less than the second: 'greater' is 0, 'less' is 1, and 'equal' is 0



Figure 3: Timing diagram when parameters are being written to memory.

if the inputs are equal: 'greater' is 0, 'less' is 0, and 'equal' is 1.

The 'equal' output of this block gets fed into one of the inputs of our NAND gate such that our output is 1 if ENV\_Key\_DI is 0 (a key has not been pressed), and 0 if ENV\_Key\_DI is 1 (a key has been pressed).

# COMP\_j

The purpose of this block is to help check whether we are in the release (R) state, which will help determine whether we increment position by ENV\_inc\_D or increment position by 0, as well as the amount by which to scale the overall output to the ENV block. This comparator takes two inputs - ENV\_mux\_j\_D (the current position in seconds) from FF\_i and ENV\_r\_DI (the R state's time interval in seconds) - and checks whether position is greater than ENV\_r\_DI. The 'greater' output of this block gets fed into one of the inputs of our NAND gate such that our output is 1 if position is greater than ENV\_r\_DI (the position is not in R) and 0 if position is less than or equal to ENV\_r\_DI (the position is inside R assuming no key is currently pressed).

#### **NAND**

The purpose of this block is to combine the outputs from COMP\_i and COMP\_j to help determine which state we are in and thus the amount by which to increment position. This NAND block takes two inputs the output from COMP\_i and the output from COMP\_j. The output of this block gets fed into the selector of MUX2\_i which selects with which value we increment position. The output is 0 which tells MUX2\_i to increment position by 0 if no key is pressed and we are not inside R, i.e. when a note has already been pressed, sustained, and fully released, and no new key has yet been pressed to signal the start of the attack state, in essence an idle state. Otherwise, the output is 1 and we increment position with ENV\_inc\_D.

# MUX2\_i

The purpose of this block is to help select by which amount position will increment. This multiplexer takes three inputs: the constant 0, ENV\_inc\_D, and the output from the NAND block as the selector. The output of the multiplexer is fed into Add\_i and is 0 if the output from the NAND gate is 0, i.e. if no key is currently pressed and we are not in the release state, in which case we do not want to increment our position. The output of the multiplexer is ENV\_inv\_D if the output from the NAND gate is 1, in which case



Figure 4: Timing diagram of ENV signals.

we will increment position by ENV\_inc\_D.

## Add\_i

The purpose of this block is to add a chosen value (either 0 or ENV\_inc\_D) to the most current position value. This adder takes two inputs: the output from MUX2\_i and the output from FF\_i (ENV\_old\_pos\_D), adds them, and feeds the output to one of the inputs of MUX2\_j.

### MUX2\_i

The purpose of this block is to update the position value based on the logic from the above blocks which corresponds to which state of the envelope that we are in. This multiplexer takes three inputs: the output from Add\_i, the constant 0, and the output from XOR\_i as the selector. If the selector is 1 (the state of the key press is different than the state of the key press in the previous clock cycle), then the output of this block is 0. Otherwise, the output of this block is the output of Add\_i. The output of this block gets fed into FF\_i, such that the position value will either be overwritten/reset to 0, or it will be overwritten with the output of Add\_i.

#### FF\_i

The purpose of this block is to store our position variable (ENV\_mux\_j\_D) which we use to help determine which state we are in in order to produce the appropriate output for the ENV block. The input of this flip-flop is the output of MUX2\_j, and the output of this block (ENV\_old\_pos\_D) gets fed into one of the inputs of Add\_i and one of the inputs of COMP\_j. Depending on what state the envelope is currently in, we need to increment position accordingly: when a key is initially pressed, we want to first reset our position to 0, once we are in state A and going through state D and S, we want position to be updated with position plus increment, as soon as the key is released and we are in state R, we want to reset the position to 0 and then start incrementing position by ENV\_inc\_D, and if we are no state such that no key has been pressed and the R state is not ongoing, we do not want to increment position.

# **Envelope Block Diagram**



Figure 5: ENV Block Diagram

# FF\_j

The purpose of this block is to store ENV\_Key\_DI which is 1 if a key is currently being pressed and 0 otherwise - this information will be used to help determine in what state the envelope is in. The input of this flip-flop is ENV\_Key\_DI and the output is ENV\_prevKey\_DP, which gets fed into one of the inputs of XOR\_i.

## XOR\_i

the purpose of this block is to compare the state of key press. The block takes two inputs: ENV\_Key\_DI and ENV\_prevKey\_DP, outputting their XOR operation. If a key is currently pressed and a key was not pressed in the previous clock cycle, the output will be 1 - this corresponds to the beginning of the A state. If a key is not currently pressed and a key was pressed in the previous cycle, the output will be 1 - this corresponds to the beginning of the R state. If a key is currently pressed and a key was also pressed in the previous cycle, the output will be 0 - this corresponds to any time within any of the A, S, D, or R states. If a key is not currently pressed and a key was not pressed in the previous clock cycle, the output will be 0 - this corresponds to an idle state. The output of this block gets fed into the selector of MUX2\_j.

#### COMP\_k

The purpose of this block is to help determine which state we are in for determining the amount by which to scale the overall output to the ENV block. This comparator takes two inputs - ENV\_mux\_j\_D from FF\_i and ENV\_r\_DI - and checks whether position is less than ENV\_r\_DI. The 'less' output of this block gets fed into the selector of MUX2\_m such that the output is 1 if position is less than ENV\_r\_DI (the position is in R) and 0 if position is greater than or equal to ENV\_r\_DI (the position is inside R). This selector determines whether the output will be scaled according to the R state.

#### Subtract\_i

The purpose of this block is to subtract the R-position value from the current position value which will be used to determine how far within the R state we currently are in order to scale the volume output accordingly. This subtracter takes two inputs: the output from MUX2\_j (ENV\_mux\_j\_D i.e. current position) and ENV\_r\_DI. The block subtracts ENV\_r\_DI from ENV\_mux\_j\_D and outputs the result to one of the inputs of MULT\_k.

#### Subtract\_i

The purpose of this block is to help determine the slope of the R state's line equation by calculating the change in y-value from the beginning of the R state to the end of the R state. This subtracter takes two inputs: ENV\_rY\_DI, the y-position (amplitude) of the final point in the R stage, and ENV\_dY\_DI, the y-position (amplitude) of the final point in the D stage. The block subtracts ENV\_dY\_DI from ENV\_rY\_DI and outputs the result to one of the inputs of MULT\_j.

# MULT\_j

The purpose of this block is to calculate the slope of the R state which will be used to appropriately scale the final output of the ENV block. This multiplier takes two inputs: ENV\_recip\_r\_DI (the reciprocal of ENV\_r\_DI) and the output from Subtract\_j (the change in y-value). The block multiplies the two inputs - i.e. multiplies the change in the y-coordinates with the reciprocal of the change in x-coordinates - to determine the slope and outputs the result to one of the inputs of MULT\_k.

#### MULT\_k

The purpose of this block is to calculate the current amplitude within the R state given the slope and current position. This multiplier takes two inputs: the output from Subtract\_i (the current x-axis position within the R state's line equation) and the output from MULT\_j (the slope of the R state's line equation). The block multiplies the two inputs to determine the current amplitude and outputs the result to one of the inputs of MUX2\_m.

## MUX2\_m

The purpose of this block is to select which amplitude value gets selected as the intended current amplitude based on whether we are in state R or in an idle state. This multiplexer takes three inputs: the constant 0, the output from MULT\_k, and the output from COMP\_k as its selector. If the selector is 0 (we are currently in an idle state), then the output of this block is 0. Otherwise, if the selector is 1 (we are currently in the R state), the output of this block is the output of MULT\_k, which is the current amplitude within the R state. The output of this block gets fed into MUX2\_l.

#### Add\_a

The purpose of this block is to add the D-state x-axis position interval to the A-state x-axis position interval which will be used to help determine where within the D-state the current position is. This adder takes two inputs: ENV\_d\_DI and ENV\_a\_DI. This block adds the two inputs and sends the output to one of the inputs of Subtract\_b.

#### Subtract\_b

The purpose of this block is to subtract the position corresponding to the end of the D-state from the current position value to determine where within the D-state the current position is. This subtracter takes two inputs: ENV\_mux\_j\_D and the output from Add\_a. This block subtracts the two inputs and sends the output to one of the inputs of MULT\_b.

#### Subtract\_a

The purpose of this block is to help determine the slope of the D state's line equation by calculating the change in y-value from the beginning of the D state to the end of the D state. This subtracter takes two inputs: ENV\_dY\_DI and ENV\_aY\_DI. This block subtracts the two inputs and sends the output to one of the inputs of MULT\_a.

#### MULT\_a

The purpose of this block is to calculate the slope of the D state which will be used to appropriately scale the final output of the ENV block. This multiplier takes two inputs: the output from Subtract\_a (the change in y-value) and ENV\_recip\_d\_DI (the reciprocal of ENV\_d\_DI). The block multiplies the two inputs - i.e. multiplies the change in the y-coordinates with the reciprocal of the change in x-coordinates - to determine the slope and outputs the result to one of the inputs of MULT\_b.

#### MULT\_b

The purpose of this block is to help calculate the current amplitude within the D state given the slope and current position. This multiplier takes two inputs: the output from MULT\_a (the slope of the D state's line equation) and the output from Subtract\_b (the current x-axis position within the D state's line equation). The block multiplies the two inputs to determine the current amplitude and outputs the result to one of the inputs of Add\_j.

#### Add\_i

The purpose of this block is to finish calculating the current amplitude within the D state. This adder takes two inputs: the output from MULT\_b and ENV\_dY\_DI (the y-position i.e. amplitude of the final point in the D state). The block adds the two inputs, shifting the output from MULT\_b up by ENV\_dY\_DI following the equation of a line, to determine the current amplitude and sends the output to one of the inputs of MUX2\_n.

## Add\_k

The purpose of this block is to help determine whether we are within the D state. This adder takes two inputs: ENV\_a\_DI and ENV\_d\_DI. The block adds the two inputs to determine the final x-position corresponding to the end of the D state, and sends the output to one of the inputs of COMP\_I.

#### COMP\_1

The purpose of this block is to help determine whether we are in state S or state D. This comparator takes two inputs - ENV\_mux\_j\_D from FF\_i and the output from Add\_k - and checks whether position is less than the output from Add\_k (ENV\_a\_DI + ENV\_d\_DI). The 'less' output of this block gets fed into the selector of

MUX2\_n such that the output is 1 if position is less than the output from Add\_k (the position is within state D) and 0 if position is greater than or equal to the output from Add\_k (the position is not within state D). This selector determines whether the output will be scaled according to the D state or the S state.

#### MUX2\_n

The purpose of this block is to select which amplitude value gets selected as the intended current amplitude based on whether we are in state R or in an idle state. This multiplexer takes three inputs: ENV\_dY\_DI, the output from Add\_j, and the output from COMP\_l as its selector. If the selector is 0 (we are currently in the S state), then the output of this block is ENV\_dY\_DI, the constant amplitude for the S state. Otherwise, if the selector is 1 (we are currently in the D state), the output of this block is the output of Add\_j, the current amplitude within the R state. The output of this block gets fed into MUX2\_o.

#### MULT\_m

The purpose of this block is to calculate the current amplitude within the A state given the slope and current position. This multiplier takes two inputs: ENV\_mux\_j\_D (the current position) and ENV\_recip\_a\_DI (the reciprocal of ENV\_a\_DI, i.e. the slope of the A state). The block multiplies the two inputs to determine the current amplitude and outputs the result to one of the inputs of MUX2\_o.

#### COMP\_m

The purpose of this block is to help determine whether we are in state A. This comparator takes two inputs - ENV\_mux\_j\_D from FF\_i and ENV\_A\_DI. The 'less' output of this block gets fed into the selector of MUX2\_o such that the output is 1 if position is less than the ENV\_a\_DI (the position is within state A) and 0 if position is greater than or equal ENV\_a\_DI (the position is not within state A and is in either state S or D). This selector determines whether the output will be scaled according to the A state or either state S or D (MUX2\_n determines whether we are in state S or D).

# MUX2\_o

The purpose of this block is to select which amplitude value gets selected as the intended current amplitude based on whether we are in state A or either of state S or D. This multiplexer takes three inputs: the output from MUX2\_n (the amplitude corresponding to either state S or D based on its selector), the output from MULT\_m (the amplitude corresponding to state A), and the output from COMP\_m as its selector. If the selector is 0 (we are currently in state S or D), then the output of this block is the output from MUX2\_n. Otherwise, if the selector is 1 (we are currently in state A), the output of this block is the output of MULT\_m, the current amplitude within the R state. The output of this block gets fed into MUX2\_l.

#### MUX2\_1

The purpose of this block is to select which amplitude value gets selected as the intended current amplitude based on which state the previous multiplexers have determined we are in. This multiplexer takes three inputs: the output from MUX2\_m (the amplitude corresponding to either state R or an idle state), the output from MUX2\_0 (the amplitude corresponding to state A, S, or D), and ENV\_key\_DI as its selector. If the selector is 0 (no key is pressed so we are currently in state R or an idle state), then the output of this block is the output from MUX2\_m. Otherwise, if the selector is 1 (a key is pressed so we are currently in state A, S, or D), the output of this block is the output of MUX2\_o. The output of this block which represents the amplitude based on the correct state we have determined we are in gets fed into MULT\_i to then be scaled based on volume.

#### MULT\_i

The purpose of this block is to scale the current amplitude with the current volume to output the correct final amplitude of the ENV block. This multiplier takes two inputs: the output from MUX2\_l (the un-scaled amplitude) and ENV\_outPreVol\_DP (the current volume). The block multiplies the two inputs to determine the current scaled amplitude and outputs the result to FF\_k.

#### FF k

The purpose of this block is to store ENV\_OUT\_P\_DP which is the final amplitude and output of the ENV block. The input of this flip-flop is the output from MULT\_i and the output is ENV\_Out\_DO, which gets fed into the AMP block.

#### 3.4 Verification

We approached the verification by testing through the different modes that our block goes through: attack, decay, sustain, and release. We were running into issues with the attack mode because the values suddenly turn negative. We think there is an issue regarding the signed bit and how we are truncating for the output. This is the only test vector we have tested (a = 0.02, d = 0.01, r = 0.02), but if the values for the different parameters (a,d,r) are below 1, then any combination of values should work once the flipping from 0 to 1 of the signed bit is resolved for the attack mode at least. The Verilog currently does not match the MATLAB code's expected output.



Figure 6: Running ModelSim

Loading Correct Parameters makes sure that we can write the values of our 11 parameters correctly
into the test bench. We can into some issues with making this compatible with MATLAB at first



Figure 7: Where our simulation fails (7728 ns)

Table 3: Summary of Verification Tests.

| Test                       | Brief description                      | # vectors |
|----------------------------|----------------------------------------|-----------|
| Loading Correct Parameters | Load parameters that match with MATLAB | 5         |
| Attack Mode                | Confirming correct mode behavior       | 1         |

because of different fixed-point formatting and because MATLAB calculated some of our values differently than expected. We put in 5 different test vectors, changing the a, d, r, aY, and dY values.

Attack Mode makes sure that we are outputting the correct values compared to the expected output
in MATLAB. We can the MATLAB code to run for only 0.1s which is in the attack mode so that we
were isolating this region to compare to the output. We were struggling with this verification test
because of some fixed-point truncation issues. We can the simulation for 1 test case and 10000 ns, but
ran into the issue mentioned above.

# 3.5 Synthesis Commands

Yes, the synthesis commands were the ones that had been provided with the syndc tutorial from our discussion class. For compile\_ultra, we followed the noautoungroup command. The script is in ENV\_block\_template/ENV/Synopsis\_Script. The script for 40 ns can be found below. The second part of the script to set a different clock period and generate the reports was run for each value in the range 10 to 120 ns in jumps of 10 ns.

```
analyze -library work -format verilog ../src/FF.v
analyze -library work -format verilog ../src/Add.v
analyze -library work -format verilog ../src/COMP.v
analyze -library work -format verilog ../src/MUX2.v
analyze -library work -format verilog ../src/MULT.v
analyze -library work -format verilog ../src/Subtract.v
analyze -library work -format verilog ../src/Nand.v
analyze -library work -format verilog ../src/ENV.v
elaborate ENV -library work
create_clock Clk_CI -period 10.0
set_clock_transition 0.2 [get_clocks Clk_CI]
set_input_delay 0.2 -clock Clk_CI [remove_from_collection [all_inputs] [get_ports Clk_CI]]
set_driving_cell -library saed90nm_typ -lib_cell INVX4 -pin ZN [all_inputs]
set_load 0.01 [all_outputs]
compile_ultra -no_autoungroup check_design
report_timing -max_paths 5 >./reports/timing_max_40ns.rpt
report_timing -delay min -max_paths 5 >./reports/timing_min_10ns.rpt
report_area -hierarchy >./reports/area_40ns.rpt
```

# 3.6 State of Verilog Code

The Verilog code matches the MATLAB code through the attack mode until 7728 ns. Then, there is a sign change which causes a mismatch in the output values. We ran into some issues with establishing the values for our parameters being loaded in and there being a different with how MATLAB calculated certain values, but we resolved those and have everthing correct in that regard. However, as of now, because of this mismatch caused by the signed bit, it does not 100% match our MATLAB code.

# 4 Synthesis Results

For this part of the report, the design was synthesized using Synopsis Design Compiler (Synopsis DC) [2] and sweeping through the period (T) range T = 10 ns to T = 120 ns in jumps of 10 ns. The resulting synthesis reports obtained with Synopsis DC together with the  $dc_syn.log$  file were included in the zip-folder that contains this report for the final submission.

The period for the smallest AT product for which there are no hold violations was found to be T = 40 ns. This value was then used to generate the final gate-level design.

# 4.1 Synchronous Design

The design includes three flip-flops to store the position, the key value and the output sample. The three flip-flops are created from the FF.v template and are therefore positive-edge and with asynchronous reset. A screenshot of the elaborate results can be found on Figure 8.

The AT product for each combination was calculated and can be found on Table 4. The smallest AT value for which the hold conditions were not violated is for A = 224068.72 and T = 40 ns. Thus, T = 40 ns was used to generate the final gate-level Verilog code to place and route.

#### 4.2 AT-Tradeoff Plot

The Area-Delay (AT) diagram was created using the values from the reports output by Synopsis DC. The design was synthesized sweeping through the period (T) range T = 10 ns to T = 120 ns in jumps of 10 ns. The tool used to generate the graph was MATLAB, and the code can be found together with the final submission. The AT product was calculated from the total area (A) and the delay (T), which was calculated as the clock period minus the slack. The final AT plot can be found on Figure 9.

# 4.3 Area, Delay, and Power Results

For the selected period T = 40 ns, Table 5 shows the area, delay and power results of the ENV block. The period of T = 40 ns the smallest value for which the hold conditions are not violated. Figure 10 provides a screenshot from the report generated in Synopsis DC that proves the slack was not violated.

Since the minimum clock period required for the block to run is T = 40 ns, the maximum frequency

```
Inferred memory devices in process
in routine FF_DATA_WIDTH32 line 23 in file
'../src/FF.v'.

| Register Name | Type | Width | Bus | MB | AR | AS | SR | SS | ST |

| Q_D0_reg | Flip-flop | 32 | Y | N | Y | N | N | N | N |
```

Figure 8: Synopsis DC elaborated Flip-Flop instance.



Figure 9: AT Diagram.

is given by  $fmax = \frac{1}{T} = \frac{1}{40x10^{-9}} = 250MHz$ . In addition, the critical path fort he design was found by using the maximum timing reports generated by Synopsis DC and highlighted in Figure 11.

# 4.4 State of Synthesis

From the results above we can conclude that the design is synthesizable. The minimum clock period required for the block to run is T=40 ns, and the associated maximum frequency is 250 MHz. The total area of the block under these conditions is 201004.65  $\mu$ m<sup>2</sup>, and the block consumes 1370 mW.



Figure 10: Maximum Timing for T = 40 ns Report Screenshot.

# **Envelope Block Diagram**



Figure 11: ENV Block Diagram with Synopsis Crtical Path in Red

Table 4: Verilog code inputs, outputs, and parameters including fixed-point format and unit.

| Clock Period (ns) | Area A ( $\mu$ m <sup>2</sup> ) | Delay T (ns) | AT Product |
|-------------------|---------------------------------|--------------|------------|
| 10                | 257565.71                       | 84.70        | 21816000   |
| 20                | 236872.46                       | 34.01        | 8056000    |
| 30                | 238375.68                       | 34.29        | 8173900    |
| 40                | 224068.72                       | 39.85        | 8929100    |
| 50                | 220300.16                       | 49.95        | 11004000   |
| 60                | 223145.56                       | 59.99        | 13387000   |
| 70                | 221564.41                       | 69.88        | 15483000   |
| 80                | 221746.81                       | 79.01        | 17520000   |
| 90                | 221857.00                       | 77.37        | 17165000   |
| 100               | 221772.91                       | 79.60        | 17653000   |
| 110               | 222178.42                       | 79.55        | 17674000   |
| 120               | 222269.74                       | 79.51        | 17673000   |

Table 5: Summary of Synthesis with Synopsys DC.

| Metric            | Result                      |
|-------------------|-----------------------------|
| Total cell area   | $201004.65  \mu \text{m}^2$ |
| Total core area   | $224068.72  \mu \text{m}^2$ |
| Clock frequency   | 250 MHz                     |
| Power consumption | $1370\mathrm{mW}$           |

# 5 Backend: Place and Route

After place and route, the final design output had no DRC or hold violations and 0 violating paths. The design was placed and routed successfully, but the post-layout simulation does not work.

# 5.1 Floorplanning

Table 6: Summary of Floorplanning

| Metric                | Value                                                    |
|-----------------------|----------------------------------------------------------|
| Number of Input Pins  | 72                                                       |
| Number of Output Pins | 32 %                                                     |
| Area                  | $650 \times 650$ with 14.08 margins $\mu$ m <sup>2</sup> |
| Pre-Placement Density | 66.051 %                                                 |



Figure 12: Floorplan Capture

# 5.2 Area, Delay, and Power Results

The clock period constraint was 40 ns and there were no timing violations post routing.



Figure 13: Timing Met

There were no violating paths or hold/setup violations:



Figure 14: No Violating Paths

# Critical Path:



Figure 15: Innovus Critical Path

Table 7: Summary of Place and Route with Cadence Innovus.

| Metric                       | Result                      |
|------------------------------|-----------------------------|
| Total area                   | 260174.1312 μm <sup>2</sup> |
| Cell density                 | 67.999 %                    |
| Delay (Clock Period - Slack) | 39.982 ns                   |
| Clock frequency (1/T)        | 25 MHz                      |
| Power consumption            | 6.04 W                      |

# 5.3 Backend Screenshot

Screenshot of your final chip:



Figure 16: Post Routing Final Chip



Figure 17: Post Routing Floorplan View.



Figure 18: Post Routing Amoeba View.

# 5.4 Design Rule Check (DRC)

Our design has no DRC violations.

Figure 19: No DRC Violations.

#### 5.5 Place and Route Commands

We followed the commands given in class. There were no modifications and decided not to make the commands into a script so that the reports could be checked at each checkpoint.

# 5.6 Post-Layout Simulation

The post-layout simulation does not work. For some reason the output is all undefined for our first test vector and did not have time to troubleshoot this. The main focus was on getting the MATLAB to match the Verilog so the MATLAB does not still match after place and route at this point.



Figure 20: Post Layout ModelSim Run.

#### 5.7 State of Place and Route

The design placed and routed successfully, but the post-layout simulation does not work. There are also a few hitches in the ModelSim simulations, so these are all bound to change.

# References

- [1] M. Graphics. (2019) Modelsim. "https://www.mentor.com/company/higher\_ed/modelsim-student-edition"[Accessed 12-16-2019].
- [2] S. Inc. (2019) Synopsis design compiler. "https://www.synopsis.com/"[Accessed 12-16-2019].

# A Included Files in Zip-Folder

```
Group-2-ENV/
+- SynTechV4
+- ENV_block_template
+-- ENV
+-- tb
+-- Deliverable_11_Reports
+- par_reports
```

# **B** Design Review Slides

The design review slides are provided in the zipped folder under the main Group-2-ENV folder.

#### C MATLAB Code

Below is the initializations of the parameters and states for our block:

```
1
   % ECE 5746 - Simple Amplitude Envelope Model (INITIALIZATION)
   % (c) 2019 studer@cornell.edu
   function [par,sta] = ENV_init(par,sta)
   % ENV parameters
   %resizing
   %FixP_out = \{0,31,'s'\}; % \{I,F,'s'\} where 's' is signed
10
   FixP_out = \{6,25,'s'\};
11
   FixP_par = \{0,31,'s'\};
12
   FixP_recip = \{7,24,'s'\};
13
   QType_out = 'WrpTrc_NoWarn';
14
   % all state variables used by this block must be initialized
15
   sta.ENV.pos = RealRESIZE(0, FixP_out,QType_out);
16
   sta.ENV.inc = RealRESIZE(0,FixP_out,QType_out);
17
   sta.ENV.prevKey = RealRESIZE(0,{31,0,'s'}, QType_out);
18
19
   sta.ENV.Out_DO = RealRESIZE(0,FixP_par, QType_out); % ENV block output
20
21
   par.ENV.a = RealRESIZE(0.02, FixP_par, QType_out);
22
   par.ENV.d = RealRESIZE(0.01,FixP_par, QType_out);
23
   par.ENV.r = RealRESIZE(0.02,FixP_par, QType_out);
24
   par.ENV.aY = RealRESIZE(1,{31,0,'s'}, 'SatTrc_NoWarn');
   par.ENV.dY = RealRESIZE(0.8,FixP_par, QType_out);
26
   par.ENV.rY = RealRESIZE(0,FixP_par, QType_out);
27
28
   par.ENV.aRec = RealRESIZE(1/par.ENV.a,FixP_recip, QType_out);
29
   par.ENV.dRec = RealRESIZE(1/par.ENV.d,FixP_recip, QType_out);
30
   par.ENV.rRec = RealRESIZE(1/par.ENV.r,FixP_recip, QType_out);
31
32
   par.ENV.glofsi = RealRESIZE(1/par.GLO.FSInt_DI,FixP_out, QType_out);
33
34
   %write the in text file
35
   end
36
```

## Main block's MATLAB code:

```
5
    function sta = ENV(par,sta)
6
    %FixP_out = \{0,31,'s'\}; % \{I,F,'s'\} where 's' is signed
    FixP_out = \{6,25,'s'\};
8
   FixP_par = \{0,31,'s'\};
9
10
    % Avoid warnings when wrapping and truncating
11
    QType_out = 'WrpTrc_NoWarn';
12
13
    in = fopen('C:\Users\ChristineKu\Documents\GitHub\Applied-Digital-ASIC-Design\ENV_block_template\
14
    fprintf(in, '%d %d %d %d %d\n', [1,0,0,0,sta.INP.Key_DO]);
15
    fclose(in);
16
17
18
    % Apply naming convention
   ENV_key_DI = sta.INP.Key_DO;
19
   ENV_pos_D = sta.ENV.pos;
20
    ENV_inc_D = sta.ENV.inc;
21
    ENV_prevKey_DP = sta.ENV.prevKey;
22
    ENV_vol_DI = sta.INP.Vol_DO;
23
24
    ENV_outPrev_DP = RealRESIZE(0, FixP_out,QType_out);
25
26
   ENV_a_DI = par.ENV.a; \%trial\ O\ (test.wav): a = 0.02, d = 0.02, r = 0.03
27
   ENV_d_DI = par.ENV.d; %trial 1 (test1.wav): a = 0.01, d = 0.03, r = 0.03
28
    ENV_rDI = par.ENV.r; %trial 2 (test2.wav): a = 0.01, d = 0.02, r = 0.02
29
    ENV_aY_DI = par.ENV.aY;
30
    ENV_dY_DI = par.ENV.dY;
31
    ENV_rY_DI = par.ENV.rY;
32
33
    % convert to 32-bit signed fixed point
34
    %in = RealRESIZE(in, FixP_out,QType_out);
35
    ENV_vol_DI = RealRESIZE(ENV_vol_DI, {1,30,'s'}, QType_out);
    ENV_pos_D = RealRESIZE(ENV_pos_D, FixP_out,QType_out);
37
    ENV_key_DI = RealRESIZE(ENV_key_DI, {1,30,'s'},QType_out);
38
39
    ENV_dYaY_D = RealRESIZE(ENV_dY_DI - ENV_aY_DI, FixP_par, 'SatTrc_NoWarn');
40
    ENV_rYdY_D = RealRESIZE(ENV_rY_DI - ENV_dY_DI, FixP_par, QType_out);
41
42
    ENV_aSlope_D = par.ENV.aRec;
43
    ENV_adSlope_D = RealRESIZE((ENV_dYaY_D*par.ENV.dRec), {8,23,'s'},QType_out);
44
    ENV_drSlope_D = RealRESIZE(ENV_rYdY_D*par.ENV.rRec, {7,24,'s'},QType_out);
45
46
    ENV_inc_D = RealRESIZE(par.ENV.glofsi, FixP_out, QType_out);
47
48
    % increment position within one period of the sine wave
49
   if(~((ENV_key_DI == 0) && (ENV_pos_D > ENV_r_DI)))
```

```
ENV_pos_D = RealRESIZE(ENV_pos_D + ENV_inc_D, FixP_out,QType_out);
51
    end
52
53
    if(ENV_key_DI) % if key is pressed
54
        if(ENV_prevKey_DP == 0)
55
            ENV_pos_D = RealRESIZE(0,FixP_out,QType_out);
56
        else
57
            if(ENV_pos_D <= ENV_a_DI) % if within a range</pre>
58
                ENV_outPrev_DP = RealRESIZE(ENV_aSlope_D*ENV_pos_D, {0,31,'s'}, 'SatTrc_NoWarh');
59
            elseif(ENV_pos_D <= (ENV_d_DI+ENV_a_DI)) % if within d range</pre>
60
                ENV_da_D = RealRESIZE(ENV_d_DI+ENV_a_DI, FixP_par, QType_out);
61
                ENV_posda_D = RealRESIZE(ENV_pos_D - ENV_da_D, FixP_out, QType_out);
62
                ENV_adposda_D = RealRESIZE(ENV_posda_D*ENV_adSlope_D, FixP_out, QType_out);
63
                ENV_outPrev_DP = RealRESIZE(ENV_adposda_D+ENV_dY_DI,{0,31,'s'},QType_out);
64
            else
65
                ENV_outPrev_DP = RealRESIZE(ENV_dY_DI, {0,31,'s'}, QType_out);
66
            end
67
        end
68
    else % if key is not pressed
69
        if(ENV_prevKey_DP)
70
            ENV_pos_D = RealRESIZE(0,FixP_out,QType_out);
71
        end
72
        if (ENV_pos_D <= ENV_r_DI)</pre>
73
            ENV_posr_D = RealRESIZE(ENV_pos_D-ENV_r_DI,FixP_out, QType_out);
74
            ENV_outPrev_DP=RealRESIZE(ENV_drSlope_D*ENV_posr_D, {0,31,'s'}, QType_out);
75
        end
76
    end
77
78
    %disp(ENV_outPrev_DP);
79
    ENV_outPrev_DP = RealRESIZE(ENV_outPrev_DP, {0,31,'s'}, QType_out); %only test this output
80
    %run matlab simulatin to make sure it still works
81
    %rewrute testenv to compare this value
82
    %run in modelsim without multiplying by the vol (change env.v)
83
84
    ENV_prevKey_DP = ENV_key_DI;
85
    sta.ENV.Out_DO = RealRESIZE(ENV_outPrev_DP*ENV_vol_DI, FixP_par, QType_out); % send out sample va
86
    if (sta.testcount == 7716)
        disp("cry");
88
89
    sta.testcount=sta.testcount+1;
90
    sta.ENV.pos=ENV_pos_D;
91
    sta.ENV.prevKey = ENV_key_DI;
92
93
    out = fopen('C:\Users\ChristineKu\Documents\GitHub\Applied-Digital-ASIC-Design\ENV_block_template
94
    fprintf(out, '%d\n', round(sta.ENV.Out_DO*2^(31)));
95
    fclose(out);
```

97 end

# D Verilog Code

#### Main ENV code:

43

```
/* ------
   // ENV: Example block for ECE 5746 Applied Digital ASIC Design
   // Author: ENV Team
   // Date: 10/26/2019
   // Project: SynTech
   // --- Description -------
   // Please describe your block here:
   // The ENV block provides the envelope (ADSR) portion of the SynTech project for ECE 5746
   // --- Input/Output specifications ------
   // Please clearly describe any specific aspect about the input-output ports of your
10
   // module that other modules should be aware of for proper operation
11
                   sample input
                                      [24bit]
   // EXA_In_DI
12
   // EXA_Out_DO
                    sample output
                                        [24bit]
13
   // =========
15
16
   /* -----
17
   // Module ports declaration
18
   // ------ */
19
   module ENV
20
   #(
21
     // ---- The following parameters are the same for all blocks
22
     parameter ADDR_WIDTH = 5, // number of entries in the parameter memory is equal to 2^(ADDR_WIL
23
     parameter MEM_WIDTH = 32, // word length of each memory entry to store parameters
24
     parameter DOUBLE_MEM_WIDTH = 64,
25
     // --- the following parameters are ENV block specific (you can add or remove inputs and outpu
26
     parameter IN_WIDTH = 32,  // width of block inputs
27
     parameter OUT_WIDTH = 32, // width of block outputs
28
     parameter PARAM_WIDTH = 24, //width of internal parameters
29
     parameter DATA_WIDTH = 24 // data width
30
31
32
     // --- The following signals are the same for all blocks (no touchy!)
33
                                Clk_CI,
                                         // Clock signal
     input
34
     input
                                Rst_RBI,
                                         // Asynchronous active low reset
35
                               WrEn_SI,
                                         // Active high write enable
     input
     input
                 [ADDR_WIDTH-1:0] Addr_DI,
                                         // Address of the parameter in the memory
37
                       [MEM_WIDTH-1:0] PAR_In_DI, // Parameter input (written from external int
     input
38
39
     // --- The following signals are ENV block specific (you can add or remove inputs and outputs)
40
41
                                   ENV_key_DI, // Input to the block (block can read from other
                    [IN_WIDTH-1:0]
42
     output signed [MEM_WIDTH-1:0] ENV_Out_DO // Output of the block (state). Use signed, whenever
```

```
);
44
45
46
   // Common parameters for all blocks (do not change)
47
   // ------ */
48
49
   localparam MEM_DEPTH = (1 << ADDR_WIDTH); // You can have at most 2^ADD_WIDTH parameters per bl
50
   integer i;
                                              // temporary variable
51
   // ---- Defines block parameter memory that can be written from the outside of your module
52
   // ---- Creates a register array (memory) to hold the parameter of the block
53
   reg [MEM_WIDTH-1:0] parameter_memory [0:MEM_DEPTH-1];
54
55
56
   // Internal parameters and signals/variables declaration that are block specific
57
   // Define the internal wires, regs and all other variables of your module
   // ------ */
59
60
   // ---- Assign wires with meaningful names to the memory entries that actually hold used paramete
61
   // ---- For example, if your block uses 4 parameters, only the 4 first entries of the memory show
62
   // ---- Assign a wire with descriptive names to each of these memory entries that hold a parameter
63
   wire signed [MEM_WIDTH-1:0] ENV_prevKey_DP;
64
   wire signed ENV_prevKey0_DP;
65
   wire [DOUBLE_MEM_WIDTH-1:0] ENV_OutP_DP;
66
   wire signed [MEM_WIDTH-1:0] ENV_vol_DI;
67
   wire signed [MEM_WIDTH-1:0] ENV_Add1_Cout_D;
68
   wire ENV_NandOut_D;
   wire signed [MEM_WIDTH-1:0] ENV_mux_i_D;
70
   wire signed [MEM_WIDTH-1:0] ENV_mux_j_D;
71
   wire signed [MEM_WIDTH-1:0] ENV_mux_o_D;
72
   //wire signed [DOUBLE_MEM_WIDTH-1:0] ENV_mult_l_D;
73
   wire signed [DOUBLE_MEM_WIDTH-1:0] ENV_mult_m_D;
74
   wire signed [MEM_WIDTH-1:0] ENV_pos_minus_r_D;
75
   wire signed [MEM_WIDTH-1:0] ENV_Subtract1_Cout_D;
76
   wire signed [MEM_WIDTH-1:0] ENV_rY_minus_dY_D;
77
   wire signed [MEM_WIDTH-1:0] ENV_Subtract2_Cout_D;
78
   wire signed [DOUBLE_MEM_WIDTH-1:0] ENV_mult2_D; // need to change to variable
79
   wire signed [DOUBLE_MEM_WIDTH-1:0] ENV_mult3_D;
   wire signed [MEM_WIDTH-1:0] ENV_mux_m_D;
81
82
   wire signed [MEM_WIDTH-1:0] ENV_AddSumj_D;
83
   wire signed [MEM_WIDTH-1:0] ENV_Addj_Cout_D;
84
85
   wire signed [MEM_WIDTH-1:0] ENV_AddSumk_D;
86
   wire signed [MEM_WIDTH-1:0] ENV_Addk_Cout_D;
87
   wire signed [MEM_WIDTH-1:0] ENV_mux_n_D;
88
89
```

```
wire signed [MEM_WIDTH-1:0] ENV_dY_minus_aY_D;
90
    wire signed [MEM_WIDTH-1:0] ENV_Subtracta_Cout_D;
91
92
    wire signed [MEM_WIDTH-1:0] ENV_d_plus_a_D;
93
    wire signed[MEM_WIDTH-1:0] ENV_Adda_Cout_D;
94
95
    wire signed [MEM_WIDTH-1:0] ENV_pos_minus_daAdd_D;
96
    wire signed [MEM_WIDTH-1:0] ENV_Subtractb_Cout_D;
97
98
    wire signed [DOUBLE_MEM_WIDTH-1:0] ENV_recip_sub_D;
99
    wire signed [DOUBLE_MEM_WIDTH-1:0] ENV_recip_sub_pos_D;
100
101
    wire signed[MEM_WIDTH-1:0] ENV_old_pos_D;
102
    wire signed[MEM_WIDTH-1:0] ENV_pos_D;
103
104
    wire ENV_CompEq1_D;
105
    wire ENV_CompLs1_D;
106
    wire ENV_CompGr1_D;
107
    wire ENV_CompEq2_D;
108
    wire ENV_CompLs2_D;
109
    wire ENV_CompGr2_D;
110
    wire ENV_CompEq3_D;
111
    wire ENV_CompLs3_D;
112
    wire ENV_CompGr3_D;
113
    wire ENV_CompEq4_D;
114
    wire ENV_CompLs4_D;
115
    wire ENV_CompGr4_D;
116
    wire ENV_CompEq5_D;
117
    wire ENV_CompLs5_D;
118
    wire ENV_CompGr5_D;
119
120
    wire signed [MEM_WIDTH-1:0] ENV_a_DI;
121
    wire signed[MEM_WIDTH-1:0] ENV_d_DI;
122
    wire signed [MEM_WIDTH-1:0] ENV_r_DI;
123
    wire signed [MEM_WIDTH-1:0] ENV_aY_DI;
124
    wire signed[MEM_WIDTH-1:0] ENV_rY_DI;
125
    wire signed[MEM_WIDTH-1:0] ENV_dY_DI;
126
    wire signed[MEM_WIDTH-1:0] ENV_inc_D;
127
    wire signed [MEM_WIDTH-1:0] ENV_recip_a_DI;
128
    wire signed[MEM_WIDTH-1:0] ENV_recip_d_DI;
129
    wire signed[MEM_WIDTH-1:0] ENV_recip_r_DI;
130
    wire signed[MEM_WIDTH-1:0] ENV_outPreVol_DP;
131
    wire signed[MEM_WIDTH-1:0] ZERO;
132
133
    assign ENV_vol_DI = parameter_memory[0];
134
    assign ENV_a_DI = parameter_memory[1];
135
```

```
assign ENV_d_DI = parameter_memory[2];
136
  assign ENV_r_DI = parameter_memory[3];
137
  assign ENV_aY_DI = parameter_memory[4];
138
  assign ENV_dY_DI = parameter_memory[5];
139
  assign ENV_rY_DI = parameter_memory[6];
140
  assign ENV_inc_D = parameter_memory[7];
141
  assign ENV_recip_a_DI = parameter_memory[8];
142
  assign ENV_recip_d_DI = parameter_memory[9];
143
  assign ENV_recip_r_DI = parameter_memory[10];
144
145
   assign ZERO = 32'b0;
146
   assign ENV_prevKey0_DP = ENV_prevKey_DP[0];
147
148
149
150
   // Register Transfer Level (RTL) description of parameter memory (do not change)
151
   // ------ */
152
153
   // ---- Description of the parameter memory (same for all blocks)
154
  always @(posedge Clk_CI or negedge Rst_RBI)
155
  begin
                                   // begin the memory control block
156
    if (!Rst_RBI) begin
157
     for (i = 0; i < MEM_DEPTH; i = i + 1) // Reset all the parameters upon Rst_RBI being deasser
158
159
         160
         161
         parameter_memory[2] = 32'sb0_00011010000000000000000000000; //0.1
162
         163
         parameter_memory[5] = 32'sb0_110011010000000000000000000000; //0.8
165
         166
         167
         168
         169
         parameter_memory[10] = 32'sb0000101_00000000000000000000000; //5
170
    end else if (WrEn_SI) begin
171
     parameter_memory[Addr_DI] = PAR_In_DI; // Write parameter to memory if WrEn_SI is asserted hi
172
    end
173
  end
                               // end the memory control block
174
175
   /* -----
176
   // -----
177
   // Register Transfer Level (RTL) description of block specific code
   // Here goes the actual RTL description of your own module
179
   // -----
180
181
```

```
182
     FF #(
183
       .DATA_WIDTH ( MEM_WIDTH )
184
     )
185
     FF_i
186
     (
187
       .Clk_CI ( Clk_CI
                                    ),
188
       .Rst_RBI ( Rst_RBI
                                    ),
189
       .WrEn_SI ( 1'b1
                                    ),
190
                  ( ENV_mux_j_D ),
       .D_DI
191
                  ( ENV_old_pos_D )
       .Q_D0
192
     );
193
194
     FF #(
195
       .DATA_WIDTH ( MEM_WIDTH )
196
     )
197
     FF_j
198
     (
199
       .Clk_CI ( Clk_CI
                                    ),
200
       .Rst_RBI ( Rst_RBI
                                    ),
201
       .WrEn_SI ( 1'b1
                                    ),
202
                  ( ENV_key_DI ),
       .D_DI
203
       .Q_DO
                  ( ENV_prevKey_DP )
204
     );
205
206
     XOR XOR_i
207
     (
208
               .A_DI( ENV_key_DI[0] ),
209
               .B_DI( ENV_prevKey_DP[0] ),
210
               .Out_DO( SELECTOR )
211
     );
212
213
     //blue portion of block diagram
214
215
     // 2-input MUX module
216
     MUX2 #(
217
       .DATA_WIDTH ( MEM_WIDTH )
218
     )
219
     MUX2_i
220
221
       .InO_DI ( ZERO),
222
       .In1_DI ( ENV_inc_D),
223
       .Sel_SI (ENV_NandOut_D),
224
       .Out_DO ( ENV_mux_i_D )
225
     );
226
227
```

```
228
     // Add1
229
     Add #(
230
       .DATA_WIDTH ( MEM_WIDTH )
231
232
     Add_i
233
     (
234
       .A_DI
                  ( ENV_mux_i_D ),
235
       .B_DI
                  ( ENV_old_pos_D ),
236
       .Sum_DO (ENV_pos_D),
237
       .Cout_DO ( ENV_Add1_Cout_D )
238
     );
239
240
     //comparator
241
     COMP #(
242
        .DATA_WIDTH ( MEM_WIDTH )
243
     )
244
     COMP_i(
245
        .a(ENV_key_DI),
246
        .b(ZERO),
247
        .equal(ENV_CompEq1_D),
248
        .less(ENV_CompLs1_D),
249
        .greater(ENV_CompGr1_D)
250
     );
251
252
     COMP #(
253
        .DATA_WIDTH ( MEM_WIDTH )
254
     )
255
     COMP_j(
256
        .a(ENV_old_pos_D),
257
        .b(ENV_r_DI),
258
        .equal(ENV_CompEq2_D),
259
        .less(ENV_CompLs2_D),
260
        .greater(ENV_CompGr2_D)
261
     );
262
263
     Nand #(
264
        .DATA_WIDTH ( MEM_WIDTH )
265
     )
266
     Nand_i(
267
        .A_DI(ENV_CompEq1_D),
268
        .B_DI(ENV_CompGr2_D),
269
        .Out_DO(ENV_NandOut_D)
270
     );
271
272
273
```

```
MUX2 #(
274
       .DATA_WIDTH ( MEM_WIDTH )
275
    )
276
    MUX2_j
277
278
279
       .InO_DI ( ENV_pos_D ),
       .In1_DI ( ZERO ),
280
       .Sel_SI (SELECTOR),
281
       .Out_DO ( ENV_mux_j_D )
282
    );
283
284
285
     //yellow portion of block diagram
286
     COMP #(
287
        .DATA_WIDTH ( MEM_WIDTH )
288
289
    COMP_k(
290
        .a(ENV_old_pos_D),
291
        .b(ENV_r_DI),
292
        .equal(ENV_CompEq3_D),
293
        .less(ENV_CompLs3_D),
294
        .greater(ENV_CompGr3_D)
295
    );
296
297
     Subtract #(
298
       .DATA_WIDTH ( MEM_WIDTH )
299
    )
300
     Subtract_i
301
302
       .A_DI
                 ( ENV_mux_j_D ),
303
       .B_DI
                 ( ENV_r_DI
                              ),
304
       .Sum_DO (ENV_pos_minus_r_D),
305
       .Cout_DO ( ENV_Subtract1_Cout_D )
306
    );
307
308
    Subtract #(
309
       .DATA_WIDTH ( MEM_WIDTH )
310
    )
311
    Subtract_j
312
313
       .A_DI
                 ( ENV_rY_DI
                                  ),
314
                 ( ENV_dY_DI
       .B_DI
                                  ),
315
       //
316
       //.Cin_DI ( ENV_Subtract2_Cin_D),
317
       .Sum_DO (ENV_rY_minus_dY_D),
318
       .Cout_DO ( ENV_Subtract2_Cout_D )
319
```

```
);
320
321
    MULT #(
322
        .DATA_WIDTH ( MEM_WIDTH )
323
    )
324
    MULT_j
325
     (
326
        .A_DI (ENV_recip_r_DI), //7,25
327
        .B_DI (ENV_rY_minus_dY_D), //1,31
328
        .Mult_DO(ENV_mult2_D) //8,24
329
    );
330
331
    MULT #(
332
        .DATA_WIDTH (MEM_WIDTH)
333
    )
334
    MULT_k
335
336
        .A_DI (ENV_pos_minus_r_D), //1,31
337
        .B_DI (ENV_mult2_D[63:32]), //8,24
338
        .Mult_DO(ENV_mult3_D) //9,23
339
    );
340
341
    MUX2 #(
342
       .DATA_WIDTH (MEM_WIDTH)
343
    )
344
    MUX2_m
345
346
       .InO_DI (ZERO), //1,31
347
       .In1_DI (ENV_mult3_D[49:18]), //9,23
348
       .Sel_SI (ENV_CompLs3_D),
349
       .Out_DO (ENV_mux_m_D) //1,31 or 9,23
350
    );
351
     // Pink part of the block diagram
352
353
    FF #(
354
       .DATA_WIDTH ( MEM_WIDTH )
355
    )
356
    FF_k
357
358
       .Clk_CI ( Clk_CI
                                   ),
359
       .Rst_RBI ( Rst_RBI
                                   ),
360
       .WrEn_SI ( 1'b1
                                   ),
361
       .D_DI
                  ( ENV_OutP_DP[61:30] ),
362
                  ( ENV_Out_DO )
       .Q_DO
363
    );
364
365
```

```
MUX2 #(
366
       .DATA_WIDTH ( MEM_WIDTH )
367
    )
368
    MUX2_1
369
370
       .InO_DI (ENV_mux_m_D), //1,31 or 9,23
371
       .In1_DI ( ENV_mux_o_D),
372
       .Sel_SI (ENV_key_DI[0]),
373
       .Out_DO ( ENV_outPreVol_DP) //
374
    );
375
376
    MULT #(
377
       .DATA_WIDTH ( MEM_WIDTH )
378
    )
379
    MULT_i
380
    (
381
                 (ENV_vol_DI), //2,30
       .A_DI
382
       .B_DI
                 (ENV_outPreVol_DP), //7,25
383
       .Mult_DO ( ENV_OutP_DP ) //9,23
384
    );
385
386
    // Green part of the block diagram
387
    Subtract #(
388
       .DATA_WIDTH (MEM_WIDTH)
389
    )
390
    Subtract_a
391
392
       .A_DI
                 (ENV_dY_DI),
393
       .B_DI
                 ( ENV_aY_DI ),
394
       //.Cin_DI (ENV_Subtracta_Cin_D),
395
       .Sum_DO (ENV_dY_minus_aY_D),
396
       .Cout_DO ( ENV_Subtracta_Cout_D )
397
    );
398
399
    Add #(
400
       .DATA_WIDTH ( MEM_WIDTH )
401
    )
402
    Add_a
403
404
       .A_DI
                 ( ENV_d_DI
                                 ),
405
       .B_DI
                 ( ENV_a_DI
                                 ),
406
       //.Cin_DI (ENV_Adda_Cin_D),
407
       .Sum_DO (ENV_d_plus_a_D),
408
       .Cout_DO ( ENV_Adda_Cout_D )
409
410
    );
411
```

```
412
    Subtract #(
413
       .DATA_WIDTH (MEM_WIDTH)
414
    )
415
    Subtract_b
416
417
     (
                 ( ENV_old_pos_D ), //7 or 1
       .A_DI
418
                 ( ENV_d_plus_a_D ), //1,31
       .B_DI
419
       //.Cin_DI ( ENV_Subtractb_Cin_D ),
420
       .Sum_DO ( ENV_pos_minus_daAdd_D ), //7 or 1
421
       .Cout_DO ( ENV_Subtractb_Cout_D )
422
    );
423
424
    MULT #(
425
        .DATA_WIDTH (MEM_WIDTH)
426
    )
427
    Mult_a
428
     (
429
        .A_DI (ENV_dY_minus_aY_D ), //2,30
430
        .B_DI (ENV_recip_d_DI), //7,25
431
        .Mult_DO(ENV_recip_sub_D) //9,23
432
    );
433
434
    MULT #(
435
        .DATA_WIDTH (MEM_WIDTH)
436
    )
437
    Mult_b
438
     (
439
        .A_DI (ENV_recip_sub_D[63:32]), //9,23
440
        .B_DI (ENV_pos_minus_daAdd_D), //1 or 7
441
        .Mult_DO(ENV_recip_sub_pos_D) //10 or 16
442
    );
443
444
     COMP #(
445
        .DATA_WIDTH ( MEM_WIDTH )
446
    )
447
    COMP_1
448
     (
449
        .a(ENV_old_pos_D),
450
        .b(ENV_AddSumk_D),
451
        .equal(ENV_CompEq4_D),
452
        .less(ENV_CompLs4_D),
453
        .greater(ENV_CompGr4_D)
454
    );
455
456
    COMP #(
457
```

```
.DATA_WIDTH ( MEM_WIDTH )
458
    )
459
    COMP_m
460
     (
461
        .a(ENV_old_pos_D),
462
        .b(ENV_a_DI),
463
        .equal(ENV_CompEq5_D),
464
        .less(ENV_CompLs5_D),
465
        .greater(ENV_CompGr5_D)
466
    );
467
468
     /*
469
    MULT #(
470
       .DATA_WIDTH ( MEM_WIDTH )
471
     )
472
    MULT_l
473
474
       .A_DI
                 ( ENV_aY_DI ), //O fractional
475
                 ( ENV_recip_a_DI ),//24 fractional
       .B_DI
476
       .Mult_DO ( ENV_mult_l_D ) //8 int, 23 fractional, signed
477
     );
478
     */
479
480
    MULT #(
481
       .DATA_WIDTH ( MEM_WIDTH )
482
    )
483
    MULT_m
484
485
       .A_DI
                 (ENV_mux_j_D), //6int, 25 factional
486
                 (ENV_recip_a_DI), //7 int, 24 fractional
       .B_DI
487
       .Mult_DO ( ENV_mult_m_D ) //13int, 49 fractional bits
488
    );
489
490
    MUX2 #(
491
       .DATA_WIDTH ( MEM_WIDTH )
492
    )
493
    MUX2_o
494
     (
495
       .InO_DI ( ENV_mux_n_D ),
496
       .In1_DI (ENV_mult_m_D[49:18] ),
497
       .Sel_SI (ENV_CompLs5_D),
498
       .Out_DO ( ENV_mux_o_D)
499
    );
500
501
    Add #(
502
       .DATA_WIDTH ( MEM_WIDTH )
503
```

```
)
504
    Add_j
505
506
      .A_DI
                ( ENV_recip_sub_pos_D[54:23] ), //10 or 16
507
      .B_DI
               ( ENV_dY_DI
                               ),
508
      //.Cin_DI ( ENV_Addj_Cin_D ),
509
      .Sum_DO (ENV_AddSumj_D),
510
      .Cout_DO ( ENV_Addj_Cout_D )
511
512
    );
513
514
    Add #(
515
      .DATA_WIDTH ( MEM_WIDTH )
516
    )
517
    Add_k
518
    (
519
      .A_DI
               ( ENV_a_DI
                              ),
520
      .B_DI
               ( ENV_d_DI
                              ),
521
      //.Cin_DI ( ENV_Addk_Cin_D ),
522
      .Sum_DO (ENV_AddSumk_D),
523
      .Cout_DO ( ENV_Addk_Cout_D )
524
525
    );
526
527
    MUX2 #(
528
      .DATA_WIDTH ( MEM_WIDTH )
529
    )
530
    MUX2_n
531
532
      .InO_DI (ENV_dY_DI),
533
      .In1_DI (ENV_AddSumj_D),
534
      .Sel_SI (ENV_CompLs4_D),
535
      .Out_DO (ENV_mux_n_D)
536
    );
537
       _____
538
    // Done!
539
540
541
    endmodule
542
```

## Testbench code:

Below are the modules that we used in the ENV code: Add.v

```
/*
2 * Add.v
3 * Adder for real numbers
```

```
4
     * Author: Oscar Castaneda
     * Last update: April 17, 2019
     */
    module Add
    #(
10
       parameter DATA_WIDTH = 32 //Number of bits for inputs and outputs
11
     )
12
     (
13
       input signed [DATA_WIDTH-1:0] A_DI,
                                              // Numbers to
14
       input signed [DATA_WIDTH-1:0] B_DI,
                                              // be added
15
       //input signed [DATA_WIDTH-1:0] Cin_DI, // Carry-in
16
17
       output signed [DATA_WIDTH-1:0] Sum_DO, // Result of addition
18
       output signed [DATA_WIDTH-1:0] Cout_DO // Carry-out
19
     );
20
21
     assign {Cout_DO, Sum_DO} = A_DI + B_DI;
22
23
    endmodule
24
```

## COMP.v

```
// 2-input Comparator
   // Author: Christine Ku
   // Date: 10/26/2019
   // Project: SynTech
   // --- Description ------
   // Comparator
   // --- Input/Output specifications ------
  // InO_DI
                     Oth input data signal
  // In1_DI
                     1st input data signal
10
  // Out_equal
                        Output data signal
11
  // Out_less
                             Output data signal
12
   // Out_greater
                         Output data signal
13
   14
15
  module COMP
  #(
17
    parameter DATA_WIDTH = 32
18
  )
19
20
    input wire signed [DATA_WIDTH-1:0] a,
21
    input wire signed [DATA_WIDTH-1:0] b,
22
    output reg equal,
23
```

```
output reg less,
24
      output reg greater
25
    );
26
27
     always @* begin
28
29
         if (a<b) begin
                 equal = 0;
30
                 less = 1;
31
32
                 greater = 0;
              end
33
              else if (a==b) begin
34
                       equal = 1;
35
                       less = 0;
36
                       greater = 0;
37
              end
38
              else begin
39
                       equal = 0;
40
                       less = 0;
41
                       greater = 1;
42
              end
43
      end
44
    endmodule
45
```

# FF.v

```
/*
1
     * FF. v
2
     * Flip-flop with asynchronous reset and write enable.
3
     * Author: Oscar Castaneda
5
     * Last update: October 11, 2017
6
     */
8
    module FF
9
    #(
10
                                    // Number of bits for data
       parameter DATA_WIDTH = 32
11
     )
12
     (
13
       input
                                     Clk_CI, // Clock signal
14
                                     Rst_RBI, // Asynchronous, active low reset
       input
15
                                     WrEn_SI, // Write enable
       input
16
17
                                               // Input data to FF
       input signed [DATA_WIDTH-1:0] D_DI,
18
19
       output reg signed [DATA_WIDTH-1:0] Q_DO
                                                      // Output data of FF
20
     );
21
22
```

```
always@(posedge Clk_CI or negedge Rst_RBI)
if("Rst_RBI)
Q_D0 <= 0;
else if(WrEn_SI)
Q_D0 <= D_DI;

endmodule</pre>
```

## Nand.v

```
* Nand.v
2
     * Nand gate for real numbers
     * Author: Group 2 (ENV)
    module Nand
8
    #(
9
       parameter DATA_WIDTH = 32 //Number of bits for inputs and outputs
10
     )
11
12
       input A_DI, // Numbers to
13
       input B_DI, // apply nand to
14
15
       output Out_DO // Output of nand gate
16
     );
17
18
     assign Out_DO = ~ (A_DI&B_DI);
19
20
    endmodule
21
```

## MUX2.v

```
// 2-input MUX
2
  // Author: Seyed Hadi Mirfarshbafan
  // Date: 10/22/2019
  // Project: SynTech
  // --- Description ------
  // Multibit 2-input multiplexer (MUX) template
7
  // ---- Input/Output specifications -----
  // InO_DI
                     Oth input data signal
  // In1_DI
                     1st input data signal
10
  // Sel_SI
                      select bit (0 picks In0, 1 picks In1)
11
  // Out_DO
                     Output data signal
12
  // -----
13
```

```
14
    module MUX2
15
    #(
16
      parameter DATA_WIDTH = 32
17
18
19
      input signed [DATA_WIDTH-1:0] InO_DI,
20
      input signed [DATA_WIDTH-1:0] In1_DI,
21
      input Sel_SI,
22
      output signed [DATA_WIDTH-1:0] Out_DO
23
    );
24
25
      assign Out_DO = Sel_SI ? In1_DI: In0_DI;
26
27
    endmodule
28
```

## MULT.v

```
// Multiplier
2
   // Author: Group 2 (ENV)
   // ------ */
  module MULT
  #(
7
    parameter DATA_WIDTH = 32,
                          // Number of bits for data
8
    parameter DATA_WIDTH_DOUBLE = 64
  )
10
11
       input signed [DATA_WIDTH-1:0] A_DI,
                                    // Numbers to multiply
12
       input signed [DATA_WIDTH-1:0] B_DI,
13
14
       output signed [DATA_WIDTH_DOUBLE-1:0] Mult_DO // Result of addition, output is twice the an
15
  );
16
17
   assign Mult_D0 = A_DI * B_DI;
18
19
   endmodule
20
```

#### XOR.v

```
module XOR

module XOR

input A_DI, // Numbers to

input B_DI, //

output Out_DO //
```

```
7  );
8
9  assign Out_DO = A_DI^B_DI;
10
11  endmodule
```

## Subtract.v

```
/*
1
     * Subtract.v
2
     * Subtracter for real numbers
3
     */
    module Subtract
    #(
8
                                  //Number of bits for inputs and outputs
       parameter DATA_WIDTH = 32
9
     )
10
     (
11
       input signed [DATA_WIDTH-1:0] A_DI,
                                              // Numbers to
12
       input signed [DATA_WIDTH-1:0] B_DI,
                                              // be added
13
       //input signed [DATA_WIDTH-1:0] Cin_DI, // Carry-in
14
15
       output signed [DATA_WIDTH-1:0] Sum_DO, // Result of addition
16
       output signed [DATA_WIDTH-1:0] Cout_DO // Carry-out
17
     );
18
19
     assign {Cout_DO, Sum_DO} = A_DI - B_DI;
20
21
    endmodule
22
```