# Modern Computer Architectures

ET4074 - 2018/2019



## Lab sessions & deadlines

| Nov. 27 | Lab 1 Kick-off                                              |
|---------|-------------------------------------------------------------|
| Dec. 4  | Lab question session                                        |
| Dec. 11 | Assignment 1 submission deadline (40% grade) Lab 2 Kick-off |
| Dec. 12 | Lab question session                                        |
| Dec. 19 | Lab question session                                        |
| Jan. 9  | Lab question session                                        |
| Jan. 21 | Assignment 2 submission deadline (60% grade)                |



Lab Grade = 40% Assignment 1 + 60% Assignment 2

































- general purpose processors (flexibility, short development time) and
- ASICs (fast execution time)



## Single program speed end of growth





## Single program speed end of growth





Application Specific Architectures

- Achieve higher efficiency by tailoring the architecture to the characteristics of a domain of applications
- More effective parallelism for a specific domain

## VLIW application specific architectures

#### **VLIW** characteristics:

- VLIW contains multiple primitive RISC-style instructions that can be executed in parallel by the processor functional units
- The compiler decides which primitive non-interdependent instructions to execute in parallel, and packs them into a very long instruction word

#### Why VLIW:

- Ability to extract a highly parallel instruction stream
- Hardware is regular (benefits layout) and scalable (issue width and number of execution units)
- Enables higher performance without the inherent complexity of other architectures (e.g., superscalar)



### Lab overview

#### Given:

- Parameterizable VLIW soft processor architecture
- A set of applications with common characteristics
- FPGA implementation platform

#### Goal:

 Modify the VLIW processor architecture such that it can execute in a most efficient manner the given set of applications (in software for Assignment 1; on FPGA for Assignment 2)



























#### **Functional Units**

can be accessed in parallel

- **ALU**
- Mult
- Load/Store Unit
- Branch Unit





#### **Functional Units**

can be accessed in parallel

- **ALU**
- Mult
- Load/Store Unit
- Branch Unit

#### Registers

- 64 32-bit GR
- 8 1-bit BR





#### **Functional Units**

can be accessed in parallel

- **ALU**
- Mult
- Load/Store Unit
- Branch Unit

#### Registers

- □ 64 32-bit GR
- 8 1-bit BR

#### Memory

- 32KB Data Cache
- 32KB Instr. Cache





#### **Functional Units**

can be accessed in parallel

- **ALU**
- Mult
- Load/Store Unit
- Branch Unit

#### Registers

- 64 32-bit GR
- 8 1-bit BR

#### Memory

- 32KB Data Cache
- 32KB Instr. Cache



## Assignment 1 details

#### Given:

- 2 C-coded applications (common domain) as workload for each group
- Parametrizable VLIW (VEX) soft-core processor
- VEX toolchain

#### Goal:

 Determine <u>ONE</u> VEX architecture, optimal for both applications in terms of performance and area utilization.

Note: Consider both applications domain: general purpose (fast), embedded (small area and low pwer), etc.

#### Method:

 Design Space Exploration (DSE) by changing the architecture configuration parameters.



#### VEX architecture configuration parameters

File: *configuration.mm* 



# VEX compiler optimization (OPTIONAL)

- Optimization via compiler flags
   E.g., -On, -autoinline
   (see Section 3.1, Optimization in Assignment\_1\_VEX.pdf)
- #pragma

### Performance estimation

Running the VEX simulator generates many results.
 Most important:

File: *ta.log.000* 

```
Total Cycles: 19308 (193.08 msec)

Execution Cycles: 12461 (64.54%)

Stall Cycles: 6847 (35.46%)

Nops: 1204 (6.24%)

Executed operations: 20579
```

• "Total Cycles" includes cache accesses, which is beyond the scope of Assignment 1!



## **Area estimation**

| Area                 | Units  |                                   |
|----------------------|--------|-----------------------------------|
| A <sub>1_ALU</sub>   | 3273   |                                   |
| A <sub>1_Mult</sub>  | 40614  |                                   |
| A <sub>1_LW/SW</sub> | 1500   |                                   |
| A <sub>64_GR</sub>   | 26388  |                                   |
| A <sub>8_BR</sub>    | 258    |                                   |
| $A_{misc}$           | 6739   |                                   |
| $A_{1\_connection}$  | 1000   | Between lw/sw unit and data cache |
| A <sub>DCache</sub>  | 568882 |                                   |

568882

A<sub>ICache</sub>



#### Total area for Assignment 1:

$$\begin{split} A &\cong (\#\text{ALU}) * \text{A}_{1\_\text{ALU}} + (\#\text{Mult}) * \text{A}_{1\_\text{Mult}} + \\ & (\#\text{LW/SW}) * \text{A}_{1\_\text{LW/SW}} + \text{A}_{\text{GR}} + \text{A}_{\text{BR}} + \\ & (\#\text{Connections to LW/SW}) * \text{A}_{1\_\text{connection}} \end{split}$$



## Area estimation

| Area                                                             | Units  |  |
|------------------------------------------------------------------|--------|--|
| A <sub>1_ALU</sub>                                               | 3273   |  |
| A <sub>1_Mult</sub>                                              | 40614  |  |
| A <sub>1_LW/SW</sub>                                             | 1500   |  |
| $A_{64\_GR}$                                                     | 26388  |  |
| $A_{8\_BR}$                                                      | 258    |  |
| $A_{misc}$                                                       | 6739   |  |
| A <sub>1_connection</sub> 1000 Between lw/sw unit and data cache |        |  |
| A <sub>DCache</sub>                                              | 568882 |  |
| A <sub>ICache</sub>                                              | 568882 |  |



#### Area scaling for register files (BR or GR):

 $A_{REGS} \sim No_{regs} * (\# read ports) * (\# write ports)$ 

For <u>each</u> issue slot there are: 2 read ports, 1 write port

$$\Rightarrow$$
 A<sub>REGS</sub> ~ No<sub>regs</sub> \* 2 \* (IssueWidth)<sup>2</sup>

e.g., 
$$A_{GR} = \frac{A_{64\_GR}}{64} * (\#regs) * \left(\frac{Issue\ Width}{4}\right)^2$$



## DSE – Area-Delay trade-off

Pareto optimal front



- Sub-optimal design points
- Pareto optimal design points

#### Exploration methods:

- e.g. Brute-force search
  - Heuristics (e.g., greedy, simulated annealing, genetic algorithms)



Area (A)

## Report

- Max. 4-page
- Identify application domain based on both benchmarks.
  - Scientific, embedded, general-purpose?
- Method of searching the design space.
- Choose a single processor design.
  - Why is it best for your application domain?
- Justify choices (trade-off for a balanced design).
- Follow requirements from course guide pdf.



## Submission requirements

- Max. 4-page report pdf
- Archive with the final machine configuration file (configuration.mm)

- Naming convention:
  - ET4074\_2018\_A1\_report\_group#.pdf
  - ET4074\_2018\_A1\_src\_group#.zip



## Extra slides

 Example - balancing functional units in a VLIW







































































