

# AU6989SN-GT

USB2.0 Universal Flash Disk
Controller

#### **Technical Reference Manual**



Rev. 1.00 Jan., 2014



### **AU6989SN-GT**

USB2.0 Universal Flash Disk Controller

> Rev. 1.00 Jan., 2014



#### **Copyright**

Copyright © 1997 – 2012. Alcor Micro, Corp. All Rights Reserved. No part of this data sheet may be reproduced, transmitted, transcribed, stored in a retrieval system or translated into any language or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual or otherwise, without prior written permission from Alcor Micro, Corp.

#### **Trademark Acknowledgements**

The company and product names mentioned in this document may be the trademarks or registered trademarks of their manufacturers.

#### **Disclaimer**

Alcor Micro, Corp. reserves the right to change this product without prior notice. Alcor Micro, Corp. makes no warranty for the use of its products and bears no responsibility for any errors that appear in this document. Specifications are subject to change without prior notice.

#### **Revision History**

| Date      | Revision | Description      |
|-----------|----------|------------------|
| Jan. 2014 | 1.00     | Official Release |
|           |          |                  |



#### **Contact Information:**

Web site: <a href="http://www.alcormicro.com/">http://www.alcormicro.com/</a>

#### **Taiwan**

Alcor Micro, Corp.

9F., No.66, Sanchong Rd.,

Nangang District, Taipei 115,

Taiwan, R.O.C.

Phone: 886-2-2653-5000

Fax: 886-2-2786-8567

#### **Los Angeles Office**

8351 Elm Ave, Suite 103 Rancho Cucamonga, CA 91730

Phone: (909) 483-8821

Fax: (909) 944-0464

#### China ShenZhen Office

23F., Desay Technology Building,

1st South Road of High-Tech,

Southern District of Scientific park,

Nanshan District, SZ, China. 518027

Phone: (0755) 8302-4167

Fax: (0755) 8366-9101



#### **Table of Contents**

| 1. Introduction                                     | 6    |
|-----------------------------------------------------|------|
| 1.1 Description                                     | 6    |
| 1.2 Features                                        | 6    |
| 2. Application Block Diagram                        | 8    |
| 3. Pin Assignment                                   | 9    |
| 4. System Architecture and Reference Des            | sign |
|                                                     | 22   |
| 4.1 AU6989SN-GT Block Diagram                       | 22   |
| 5. Electrical Characteristics                       | 23   |
| 5.1 Absolute Maximum Ratings                        | 23   |
| 5.2 Recommended Operating Conditions                | 23   |
| 5.3 General DC Characteristics                      | 23   |
| 5.4 DC Electrical Characteristics of 3.3V I/O Cells | 24   |
| 5.5 USB Transceiver Characteristics                 | 24   |
| 6. Mechanical Information                           | 27   |
| 7 Abbreviations                                     | 33   |



## List of Figures

| Figure 2.1 Block Diagram                                 | 8  |
|----------------------------------------------------------|----|
| Figure 3.1 AU6989SN-GT-GHL 48-pin Pin Assignment Diagram | 9  |
| Figure 3.2 AU6989SN-GT 64-pin Pin Assignment Diagram     | 12 |
| Figure 3.3 AU6989SN-GT-GPL 48-pin Pin Assignment Diagram | 16 |
| Figure 3.4 AU6989SN-GT-GBN 48-pin Pin Assignment Diagram | 19 |
| Figure 4.1 AU6989SN-GT Block Diagram                     | 22 |
| Figure 6.1 48 LQFP Mechanical Information Diagram        | 27 |
| Figure 6.2 48 TQFP_7x7mm Mechanical Information Diagram  | 28 |
| Figure 6.3 64 LQFP_7x7mm Mechanical Information Diagram  | 29 |
| Figure 6.4 64 TQFP 7x7mm Mechanical Information Diagram  | 30 |



#### **List of Tables**

| Table 3.1 AU6989SN-GT-GHL 48-pin Pin Descriptions            | 10 |
|--------------------------------------------------------------|----|
| Table 3.2 AU6989SN-GT 64-pin Pin Descriptions                | 13 |
| Table 3.3 AU6989SN-GT-GPL 48-pin Pin Descriptions            | 17 |
| Table 3.1 AU6989SN-GT-GBN 48-pin Pin Descriptions            | 20 |
| Table 5.1 Absolute Maximum Ratings                           | 23 |
| Table 5.2 Recommended Operating Conditions                   | 23 |
| Table 5.3 General DC Characteristics                         | 23 |
| Table 5.4 DC Electrical Characteristics of 3.3V I/O Cells    | 24 |
| Table 5.5 Electrical characteristics                         | 24 |
| Table 5.6 Static characteristic : Digital pin                | 25 |
| Table 5.7 Static characteristic : Analog I/O pins (DP/DM)    | 25 |
| Table 5.8 Dynamic characteristic : Analog I/O pins (DP/DM) . | 26 |



#### 1. Introduction

#### 1.1 Description

The AU6989SN-GT (embedded Crystal) USB 2.0 Flash Disk Controller is the best high performance solutions for MLC, TLC SDR/DDR NAND flash with multiple dies data flash. AU6989SN-GT designs embedded crystal with Alcor's patent and it has 72bit/1K BCH ECC engines to correct high error bits of new generation flash (1x/1y nm) and provide the well performance for TLC flash especial DDR flash.

AU6989SN-GT provides dual channel access and ISP (In-System Programming) technologies with Alcor's patent, which are the most important features to allow manufacturers building high performance UFD easily and to have the flexibility of adopting different source of flash chips.

To enhance the usefulness and manageability of UFD further, Alcor Micro develops a smart application program iStar (Partition/Password Operation Tool) as a handy utility in managing partition, password and security. Having iStar as the companion of UFD, the data in a UFD could be protected from unauthorized access successfully.

#### 1.2 Features

- PCBs are pin compatible with AU69XX USB2.0 series
- Integrated build-in Regulator
- Integrated build-in Crystal with Alcor's patent
- Supports 72bit/1K BCH ECC engines
- Supports new generation MLC/TLC flash
- Supports Toggle/ONFI DDR flash
- Not support the flash ECC requirement under 24bit/1K
- Well performance in TLC DDR flash
- Improved read performance reach 32MB/Sec
- Integrates hardware DMA engine to tune up the operation performance
- Works with default driver under the environments of Windows ME, Windows 2000, Windows XP, Vista, Window7, Windows 8, Mac 9.2, Mac OS 10.x. Using Alcor Micro's vendor driver for the environment under Windows 98SE
- Low power operation with SDR/DDR flash
- Supports software write protection
- Support Auto Run function

#### AU6989SN-GT USB2.0 Universal Flash Disk Controller V1.00



- Support erasable and read-only mode AP Disk
- Companion application program with UFD iStar available for users
  - > To have UFD partition management function
  - > To do password protection for the security in data access
  - > To guard data files with software write protection function
  - To lock up PC by UFD as the key
- Available in 48-pin LQFP 7x7mm / TQFP\_7x7mm / QFN\_6x6mm / QFN\_7x7mm package to support 4CE pin flashx2pcs
- Available in 64-pin LQFP 7x7mm / TQFP\_7x7mm package to support 4CE pin flashx4pcs



#### 2. Application Block Diagram

The following figure shows the application diagram of a typical flash disk product with AU6989SN-GT. By connecting the flash disk to a desktop or notebook PC through USB bus, AU6989SN-GT is then turned into a bus-powered, high speed USB disk, which can be used as a bridge for data transfer between Desktop PC and Notebook PC.

Figure 2.1 Block Diagram





#### 3. Pin Assignment

AU6989SN-GT is available in 48-pin LQFP & TQFP package. Below diagram shows signal name of each pin and table in the following page describes each pin in detail.

Figure 3.1 AU6989SN-GT-GHL 48-pin Pin Assignment Diagram







| Pin # | Pin Name | I/O | Description                     |
|-------|----------|-----|---------------------------------|
| 1     | GND      | I   | Ground                          |
| 2     | VDD      | 1   | 1.2V input power pin            |
| 3     | DM       | I   | USB DM                          |
| 4     | DP       | I   | USB DP                          |
| 5     | REXT     | 1   | External resistor 330 to ground |
| 6     | VD33     | 1   | 3.3V input power pin            |
| 7     | VS33     | I   | Ground                          |
| 8     | VS33     |     | Ground                          |
| 9     | NC       |     |                                 |
| 10    | NC       |     |                                 |
| 11    | VDD      |     | 1.2V input power pin            |
| 12    | AGND5V   | I   | Ground                          |
| 13    | AVDD5V   | 1   | 5V input power pin              |
| 14    | VDD3V    | 0   | 3.3V output power pin           |
| 15    | V12      | 0   | 1.2V output for Core            |
| 16    | FMWPN    | 0   | Flash Write protect pin         |
| 17    | VDDH     | 1   | 3.3V input power pin            |
| 18    | VSSH     | 1   | Ground                          |
| 19    | GPO0     | 0   | Blanking when system access     |
| 20    | DQS      | I/O | Flash data strobe               |
| 21    | FMENABN3 | 0   | Flash 3 select pin              |
| 22    | FMENABN2 | 0   | Flash 2 select pin              |
| 23    | FMENABN1 | 0   | Flash 1 select pin              |
| 24    | FMENABN0 | 0   | Flash 0 select pin              |
| 25    | FMRBN1   | I   | Flash 1 ready pin               |
| 26    | FMRBN2   | I   | Flash 2 ready pin               |
| 27    | FMDATH7  | I/O | Flash high data 7 pin           |
| 28    | FMDATH6  | I/O | Flash high data 6 pin           |
| 29    | FMDATH5  | I/O | Flash high data 5 pin           |
| 30    | FMDATH4  | I/O | Flash high data 4 pin           |
| 31    | FMDATH3  | I/O | Flash high data 3 pin           |
| 32    | FMDATH2  | I/O | Flash high data 2 pin           |



| MICRO |          |     |                         |
|-------|----------|-----|-------------------------|
| Pin # | Pin Name | I/O | Description             |
| 33    | FMDATH1  | I/O | Flash high data 1 pin   |
| 34    | FMDATH0  | I/O | Flash high data 0 pin   |
| 35    | FMRDN    | 0   | Flash read signal       |
| 36    | FMWRN    | 0   | Flash write signal      |
| 37    | FMDATL7  | I/O | Flash low data 7 pin    |
| 38    | FMDATL6  | I/O | Flash low data 6 pin    |
| 39    | FMDATL5  | I/O | Flash low data 5 pin    |
| 40    | FMDATL4  | I/O | Flash low data 4 pin    |
| 41    | FMDATL3  | I/O | Flash low data 3 pin    |
| 42    | FMDATL2  | I/O | Flash low data 2 pin    |
| 43    | FMDATL1  | I/O | Flash low data 1 pin    |
| 44    | FMDATL0  | I/O | Flash low data 0 pin    |
| 45    | FMCLE    | 0   | Flash command latch pin |
| 46    | FMALE    | 0   | Flash address latch pin |
| 47    | FMRBN3   | Ī   | Flash 3 ready pin       |
| 48    | FMRBN0   | 1   | Flash 0 ready pin       |



The following figure shows signal name of each pin in 64-pin package and the table in the page after describes each pin in detail.

Figure 3.2 AU6989SN-GT 64-pin Pin Assignment Diagram





#### **Table 3.2 AU6989SN-GT 64-pin Pin Descriptions**

| Pin # | Pin Name | I/O | Description                          |
|-------|----------|-----|--------------------------------------|
| 1     | NC       | -   | NC                                   |
| 2     | NC       | -   | NC                                   |
| 3     | NC       | -   | NC                                   |
| 4     | FMENABN4 | 0   | Flash 4 select pin                   |
| 5     | FMENABN5 | 0   | Flash 5 select pin                   |
| 6     | GND      | GND | Ground                               |
| 7     | VDD      | 1   | 1.2V input power pin                 |
| 8     | DM       | I/O | USB DM                               |
| 9     | DP       | I/O | USB DP                               |
| 10    | REXT     | 1   | External resistor 330 to ground      |
| 11    | VD33     | I   | 3.3V input power pin                 |
| 12    | VS33P    | GND | Ground                               |
| 13    | VS33P    | GND | Ground                               |
| 14    | NC       | -   | NC                                   |
| 15    | NC       | -   | NC                                   |
| 16    | VDD      | 1   | 1.2V input power pin                 |
| 17    | AGND5V   | 1   | Ground                               |
| 18    | AVDD5V   | 1   | 5V input power pin                   |
| 19    | VDD3V    | 0   | 3.3V output power pin                |
| 20    | V12      | 0   | 1.2V output for Core                 |
| 21    | FMWPN    | 0   | Flash Write Protect Pin( Low Active) |
| 22    | VDDHM    | 1   | 3.3V input power pin                 |
| 23    | VSSHM    | GND | Ground                               |
| 24    | FMENABN7 | 0   | Flash 7 select pin                   |
| 25    | FMENABN6 | 0   | Flash 6 select pin                   |
| 26    | GPO      | 0   | blanking when system access          |
| 27    | DQS      | I/O | Flash data strobe                    |
| 28    | FMENABN3 | 0   | Flash 3 select pin                   |
| 29    | FMENABN2 | 0   | Flash 2 select pin                   |
| 30    | FMENABN1 | 0   | Flash 1 select pin                   |
| 31    | FMENABN0 | 0   | Flash 0 select pin                   |
|       |          |     |                                      |



| Pin # | Pin Name | I/O | Description             |
|-------|----------|-----|-------------------------|
| 33    | NC       | -   | NC                      |
| 34    | NC       | -   | NC                      |
| 35    | NC       | -   | NC                      |
| 36    | NC       | -   | NC                      |
| 37    | FMRBN1   | I   | Flash 1 ready pin       |
| 38    | FMRBN2   | I   | Flash 2 ready pin       |
| 39    | FMDATH7  | I/O | Flash high data 7 pin   |
| 40    | FMDATH6  | I/O | Flash high data 6 pin   |
| 41    | FMDATH5  | I/O | Flash high data 5 pin   |
| 42    | FMDATH4  | I/O | Flash high data 4 pin   |
| 43    | FMDATH3  | I/O | Flash high data 3 pin   |
| 44    | FMDATH2  | I/O | Flash high data 2 pin   |
| 45    | FMDATH1  | I/O | Flash high data 1 pin   |
| 46    | FMDATH0  | I/O | Flash high data 0 pin   |
| 47    | FMRDN    | 0   | Flash read signal       |
| 48    | FMWRN    | 0   | Flash write signal      |
| 49    | FMDATL7  | I/O | Flash low data 7 pin    |
| 50    | FMDATL6  | I/O | Flash low data 6 pin    |
| 51    | FMDATL5  | I/O | Flash low data 5 pin    |
| 52    | FMDATL4  | I/O | Flash low data 4 pin    |
| 53    | FMDATL3  | I/O | Flash low data 3 pin    |
| 54    | FMDATL2  | I/O | Flash low data 2 pin    |
| 55    | FMDATL1  | I/O | Flash low data 1 pin    |
| 56    | FMDATL0  | I/O | Flash low data 0 pin    |
| 57    | FMCLE    | 0   | Flash command latch pin |
| 58    | FMALE    | 0   | Flash address latch pin |
| 59    | FMRBN3   | I   | Flash 3 ready pin       |
| 60    | FMRBN0   | I   | Flash 0 ready pin       |
| 61    | NC       | -   | NC                      |
| 62    | NC       | -   | NC                      |
| 63    | NC       | -   | NC                      |





| Pin # | Pin Name | I/O | Description |
|-------|----------|-----|-------------|
| 64    | NC       | -   | NC          |



#### Figure 3.3 AU6989SN-GT-GPL 48-pin Pin Assignment Diagram





#### Table 3.3 AU6989SN-GT-GPL 48-pin Pin Descriptions

| Pin # | Pin Name | I/O | Description                     |
|-------|----------|-----|---------------------------------|
| 1     | GND      | ı   | Ground                          |
| 2     | VDD      | 1   | 1.2V input power pin            |
| 3     | DM       | 1   | USB DM                          |
| 4     | DP       | 1   | USB DP                          |
| 5     | REXT     | 1   | External resistor 330 to ground |
| 6     | VD33     | 1   | 3.3V input power pin            |
| 7     | VS33     | 1   | Ground                          |
| 8     | VS33     |     | Ground                          |
| 9     | NC       |     |                                 |
| 10    | NC       |     |                                 |
| 11    | VDD      |     | 1.2V input power pin            |
| 12    | AGND5V   | 1   | Ground                          |
| 13    | AVDD5V   | 1   | 5V input power pin              |
| 14    | VDD3V    | 0   | 3.3V output power pin           |
| 15    | V12      | 0   | 1.2V output for Core            |
| 16    | V18      | 0   | 1.8V output                     |
| 17    | FMWPN    | 0   | Flash Write protect pin         |
| 18    | NC       |     |                                 |
| 19    | VDDH     | 1   | FLASH IO input power pin        |
| 20    | VSSH     | I   | Ground                          |
| 21    | GPO      | 0   | LED Blanking when system access |
| 22    | DQS      | I/O | Flash data strobe               |
| 23    | NC       |     |                                 |
| 24    | NC       |     |                                 |
| 25    | FMENABN3 | 0   | Flash 3 select pin              |
| 26    | FMENABN2 | 0   | Flash 2 select pin              |
| 27    | FMENABN1 | 0   | Flash 1 select pin              |
| 28    | FMENABN0 | 0   | Flash 0 select pin              |
| 29    | FMRBN1   | ı   | Flash 1 ready pin               |
| 30    | FMRBN2   | I   | Flash 2 ready pin               |
| 31    | FMRDN    | 0   | Flash read signal               |
| 32    | FMWRN    | 0   | Flash write signal              |



| Pin # | Pin Name | I/O | Description             |
|-------|----------|-----|-------------------------|
| 33    | NC       |     |                         |
| 34    | NC       |     |                         |
| 35    | NC       |     |                         |
| 36    | NC       |     |                         |
| 37    | FMDATL7  | I/O | Flash low data 7 pin    |
| 38    | FMDATL6  | I/O | Flash low data 6 pin    |
| 39    | FMDATL5  | I/O | Flash low data 5 pin    |
| 40    | FMDATL4  | I/O | Flash low data 4 pin    |
| 41    | FMDATL3  | I/O | Flash low data 3 pin    |
| 42    | FMDATL2  | I/O | Flash low data 2 pin    |
| 43    | FMDATL1  | I/O | Flash low data 1 pin    |
| 44    | FMDATL0  | I/O | Flash low data 0 pin    |
| 45    | FMCLE    | 0   | Flash command latch pin |
| 46    | FMALE    | 0   | Flash address latch pin |
| 47    | FMRBN3   | I   | Flash 3 ready pin       |
| 48    | FMRBN0   | 1   | Flash 0 ready pin       |



#### Figure 3.4 AU6989SN-GT-GBN 48-pin Pin Assignment Diagram







| Pin # | Pin Name | I/O | Description                     |
|-------|----------|-----|---------------------------------|
| 1     | GND      | ı   | Ground                          |
| 2     | VDD      | I   | 1.2V input power pin            |
| 3     | DM       | I   | USB DM                          |
| 4     | DP       | I   | USB DP                          |
| 5     | REXT     | ı   | External resistor 330 to ground |
| 6     | VD33     | I   | 3.3V input power pin            |
| 7     | VS33     | I   | Ground                          |
| 8     | VS33     |     | Ground                          |
| 9     | NC       |     |                                 |
| 10    | NC       |     |                                 |
| 11    | VDD      |     | 1.2V input power pin            |
| 12    | AGND5V   | I   | Ground                          |
| 13    | AVDD5V   | I   | 5V input power pin              |
| 14    | VDD3V    | 0   | 3.3V output power pin           |
| 15    | V12      | 0   | 1.2V output for Core            |
| 16    | FMWPN    | 0   | Flash Write protect pin         |
| 17    | VDDH     | I   | 3.3V input power pin            |
| 18    | VSSH     | I   | Ground                          |
| 19    | GPO0     | 0   | Blanking when system access     |
| 20    | DQS      | I/O | Flash data strobe               |
| 21    | FMENABN3 | 0   | Flash 3 select pin              |
| 22    | FMENABN2 | 0   | Flash 2 select pin              |
| 23    | FMENABN1 | 0   | Flash 1 select pin              |
| 24    | FMENABN0 | 0   | Flash 0 select pin              |
| 25    | FMRBN1   | I   | Flash 1 ready pin               |
| 26    | FMRBN2   | I   | Flash 2 ready pin               |
| 27    | FMDATH7  | I/O | Flash high data 7 pin           |
| 28    | FMDATH6  | I/O | Flash high data 6 pin           |
| 29    | FMDATH5  | I/O | Flash high data 5 pin           |
| 30    | FMDATH4  | I/O | Flash high data 4 pin           |
| 31    | FMDATH3  | I/O | Flash high data 3 pin           |
| 32    | FMDATH2  | I/O | Flash high data 2 pin           |



| MICRO |          |     |                         |  |  |  |
|-------|----------|-----|-------------------------|--|--|--|
| Pin # | Pin Name | I/O | Description             |  |  |  |
| 33    | FMDATH1  | I/O | Flash high data 1 pin   |  |  |  |
| 34    | FMDATH0  | I/O | Flash high data 0 pin   |  |  |  |
| 35    | FMRDN    | 0   | Flash read signal       |  |  |  |
| 36    | FMWRN    | 0   | Flash write signal      |  |  |  |
| 37    | FMDATL7  | I/O | Flash low data 7 pin    |  |  |  |
| 38    | FMDATL6  | I/O | Flash low data 6 pin    |  |  |  |
| 39    | FMDATL5  | I/O | Flash low data 5 pin    |  |  |  |
| 40    | FMDATL4  | I/O | Flash low data 4 pin    |  |  |  |
| 41    | FMDATL3  | I/O | Flash low data 3 pin    |  |  |  |
| 42    | FMDATL2  | I/O | Flash low data 2 pin    |  |  |  |
| 43    | FMDATL1  | I/O | Flash low data 1 pin    |  |  |  |
| 44    | FMDATL0  | I/O | Flash low data 0 pin    |  |  |  |
| 45    | FMCLE    | 0   | Flash command latch pin |  |  |  |
| 46    | FMALE    | 0   | Flash address latch pin |  |  |  |
| 47    | FMRBN3   | 1   | Flash 3 ready pin       |  |  |  |
| 48    | FMRBN0   | 1   | Flash 0 ready pin       |  |  |  |



## 4. System Architecture and Reference Design

#### 4.1 AU6989SN-GT Block Diagram

Figure 4.1 AU6989SN-GT Block Diagram





#### 5. Electrical Characteristics

#### **5.1 Absolute Maximum Ratings**

**Table 5.1 Absolute Maximum Ratings** 

| SYMBOL           | PARAMETER             | RATING                        | UNITS |
|------------------|-----------------------|-------------------------------|-------|
| $V_{DDH}$        | Power Supply          | -0.3 to V <sub>DDH</sub> +0.3 | V     |
| V <sub>IN</sub>  | Input Signal Voltage  | -0.3 to 3.6                   | V     |
| V <sub>OUT</sub> | Output Signal Voltage | -0.3 to V <sub>DDH</sub> +0.3 | V     |
| T <sub>STG</sub> | Storage Temperature   | -40 to 150                    | °C    |
| A <sub>DD</sub>  | 5V Power Supply       | 4.5 to 5.5                    | V     |

#### **5.2 Recommended Operating Conditions**

**Table 5.2 Recommended Operating Conditions** 

| SYMBOL           | PARAMETER             | MIN  | ТҮР | MAX  | UNITS |
|------------------|-----------------------|------|-----|------|-------|
| A <sub>DD</sub>  | 5V Power Supply       | 4.75 | 5.0 | 5.25 | V     |
| $V_{DDH}$        | Power Supply          | 3.0  | 3.3 | 3.6  | V     |
| V <sub>DD</sub>  | Digital Supply        | 1.14 | 1.2 | 1.26 | V     |
| V <sub>IN</sub>  | Input Signal Voltage  | 0    | 3.3 | 3.6  | V     |
| T <sub>OPR</sub> | Operating Temperature | 0    |     | 70   | °С    |

#### **5.3 General DC Characteristics**

**Table 5.3 General DC Characteristics** 

| SYMBOL           | PARAMETER                         | CONDITIONS              | MIN | TYP | MAX | UNITS |
|------------------|-----------------------------------|-------------------------|-----|-----|-----|-------|
| I <sub>IN</sub>  | Input current                     | No pull-up or pull-down | -10 | ±1  | 10  | μΑ    |
| l <sub>oz</sub>  | Tri-state leakage current         |                         | -10 | ±1  | 10  | μΑ    |
| C <sub>IN</sub>  | Input capacitance                 | Pad Limit               |     | 2.8 |     | ρF    |
| C <sub>OUT</sub> | Output capacitance                | Pad Limit               |     | 2.8 |     | ρF    |
| C <sub>BID</sub> | Bi-directional buffer capacitance | Pad Limit               |     | 2.8 |     | ρF    |



## 5.4 DC Electrical Characteristics of 3.3V I/O Cells

Table 5.4 DC Electrical Characteristics of 3.3V I/O Cells

|                  |                                  | COMPTETONIC                              |     | Limits |     |            |
|------------------|----------------------------------|------------------------------------------|-----|--------|-----|------------|
| SYMBOL           | PARAMETER                        | CONDITIONS                               | MIN | TYP    | MAX | UNIT       |
| V <sub>DDH</sub> | Power supply                     | 3.3V I/O                                 | 3.0 | 3.3    | 3.6 | V          |
| V <sub>il</sub>  | Input low voltage                | LVTTL                                    |     |        | 0.8 | V          |
| V <sub>ih</sub>  | Input high voltage               |                                          | 2.0 |        |     | V          |
| V <sub>ol</sub>  | Output low voltage               | I <sub>ol</sub>   =2~16mA                |     |        | 0.4 | V          |
| V <sub>oh</sub>  | Output high voltage              | I <sub>oh</sub>   =2~16mA                | 2.4 |        |     | V          |
| R <sub>pu</sub>  | Input pull-up resistance         | PU=high, PD=low                          | 55  | 75     | 110 | ΚΩ         |
| R <sub>pd</sub>  | Input pull-down resistance       | PU=low, PD=high                          | 40  | 75     | 150 | ΚΩ         |
| I <sub>in</sub>  | Input leakage current            | V <sub>in</sub> = V <sub>D33P</sub> or 0 | -10 | ±1     | 10  | $\mu$ A    |
| l <sub>oz</sub>  | Tri-state output leakage current |                                          | -10 | ±1     | 10  | μ <b>Α</b> |

#### **5.5 USB Transceiver Characteristics**

**Table 5.5 Electrical characteristics** 

| SYMBOL PARAMETER |                       | DADAMETED                | CONDITIONS                                                                   |      | UNIT |      |       |
|------------------|-----------------------|--------------------------|------------------------------------------------------------------------------|------|------|------|-------|
|                  | SIMBUL                | PARAMETER                | CONDITIONS                                                                   | MIN  | TYP  | MAX  | OINTI |
|                  | $V_{D33}$             | Analog supply Voltage    |                                                                              | 3.0  | 3.3  | 3.6  | V     |
|                  | $oldsymbol{V}_{DDU}$  | Digital supply Voltage   |                                                                              | 1.14 | 1.2  | 1.26 | V     |
|                  | I <sub>cc</sub>       | Operating supply current | High speed operating at 480                                                  |      | 65   |      | mA    |
|                  | I <sub>CC(susp)</sub> | Suspend supply current   | In suspend mode, current with 1.5kΩ pull-up resistor on pin RPU disconnected |      | 300  |      | μΑ    |



#### Table 5.6 Static characteristic : Digital pin

| SYMBOL          | PARAMETER                 | CONDITIONS    | MIN          | TYP | MAX | UNIT |
|-----------------|---------------------------|---------------|--------------|-----|-----|------|
|                 |                           | Input levels  |              |     |     |      |
| V <sub>IL</sub> | Low-level input voltage   |               |              |     | 0.8 | V    |
| V <sub>IH</sub> | High-level input voltage  |               | 2.0          |     |     | V    |
|                 |                           | Output levels |              | 0 0 |     |      |
| V <sub>OL</sub> | Low-level output voltage  |               |              |     | 0.2 | ٧    |
| V <sub>OH</sub> | High-level output voltage |               | VDDH-<br>0.2 |     |     | V    |

**Table 5.7 Static characteristic : Analog I/O pins (DP/DM)** 

| SYMBOL              | PARAMETER                                           | CONDITIONS                                                                                            | MIN  | TYP | MAX  | UNIT |
|---------------------|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|-----|------|------|
|                     | USB                                                 | 2.0 Transceiver (HS)                                                                                  |      |     |      |      |
|                     | Input Lev                                           | vels (differential receiv                                                                             | ver) |     |      |      |
| V <sub>HSDIFF</sub> | High speed differential input sensitivity           | V <sub>I (DP)</sub> -V <sub>I (DM)</sub>  <br>measured at the<br>connection as<br>application circuit | 300  |     |      | mV   |
| V <sub>HSCM</sub>   | High speed data signaling common mode voltage range |                                                                                                       | -50  |     | 500  | mV   |
| V                   | High speed squelch                                  | Squelch detected                                                                                      |      |     | 100  | mV   |
| V <sub>HSSQ</sub>   | detection threshold                                 | No squelch detected                                                                                   | 150  |     |      | mV   |
| V <sub>HSDSC</sub>  | 1 5 1                                               | Disconnection detected                                                                                | 625  |     |      | mV   |
| ▼ HSDSC             | detection threshold                                 | etection threshold Disconnection not detected                                                         |      |     | 525  | mV   |
|                     |                                                     | Output Levels                                                                                         |      |     |      |      |
| V <sub>HSOI</sub>   | High speed idle level output voltage(differential)  |                                                                                                       | -10  |     | 10   | mV   |
| V <sub>HSOL</sub>   | High speed low level output voltage(differential)   |                                                                                                       | -10  |     | 10   | mV   |
| V <sub>HSOH</sub>   | High speed high level output voltage(differential)  |                                                                                                       | 360  |     | 440  | mV   |
| V <sub>CHIRPJ</sub> | Chirp-J output voltage (differential)               |                                                                                                       | 700  |     | 1100 | mV   |
| V <sub>CHIRPK</sub> | Chirp-K output voltage (differential)               |                                                                                                       | -900 |     | -500 | mV   |
|                     |                                                     | Resistance                                                                                            |      |     |      |      |
| R <sub>DRV</sub>    | Driver output impedance                             | Equivalent resistance used as internal chip only                                                      | 3    | 6   | 9    | Ω    |



|                   |                                                     | Overall resistance including external resistor | 40.5    | 45 | 49.5 |   |  |  |
|-------------------|-----------------------------------------------------|------------------------------------------------|---------|----|------|---|--|--|
|                   |                                                     | Termination                                    |         |    |      |   |  |  |
| V <sub>TERM</sub> | Termination voltage for pull-up resistor on pin RPU |                                                | 3.0     |    | 3.6  | V |  |  |
|                   | USB1.1 Transceiver (FS)                             |                                                |         |    |      |   |  |  |
|                   | Input Leve                                          | els (differential recei                        | iver)   |    |      |   |  |  |
| V <sub>DI</sub>   | Differential input sensitivity                      | $V_{I(DP)}$ - $V_{I(DM)}$                      | 0.2     |    |      | V |  |  |
| V <sub>CM</sub>   | Differential common mode voltage                    |                                                | 8.0     |    | 2.5  | V |  |  |
|                   | Input Levels                                        | s (single-ended rece                           | eivers) |    |      |   |  |  |
| V <sub>SE</sub>   | Single ended receiver threshold                     |                                                | 0.8     |    | 2.0  | V |  |  |
|                   |                                                     | Output levels                                  |         |    |      |   |  |  |
| V <sub>OL</sub>   | Low-level output voltage                            |                                                | 0       |    | 0.3  | V |  |  |
| V <sub>OH</sub>   | High-level output voltage                           |                                                | 2.8     |    | 3.6  | V |  |  |

**Table 5.8 Dynamic characteristic : Analog I/O pins (DP/DM)** 

| SYMBOL            | PARAMETER                                                                 | CONDITIONS                                                       | MIN | TYP | MAX | UNIT |  |  |  |
|-------------------|---------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
|                   | Driver Characteristics                                                    |                                                                  |     |     |     |      |  |  |  |
|                   | Н                                                                         | ligh-Speed Mode                                                  |     |     |     |      |  |  |  |
| t <sub>HSR</sub>  | High-speed differential rise time                                         |                                                                  | 500 |     |     | ps   |  |  |  |
| t <sub>HSF</sub>  | High-speed differential fall time                                         |                                                                  | 500 |     |     | ps   |  |  |  |
|                   | Full-Speed Mode                                                           |                                                                  |     |     |     |      |  |  |  |
| t <sub>FR</sub>   | Rise time                                                                 | CL=50pF; 10 to 90<br>% of   V <sub>OH</sub> -V <sub>OL</sub>   ; |     |     | 20  | ns   |  |  |  |
| t <sub>FF</sub>   | Fall time                                                                 | CL=50pF; 90 to 10<br>% of   V <sub>OH</sub> -V <sub>OL</sub>  ;  | 4   |     | 20  | ns   |  |  |  |
| t <sub>FRMA</sub> | Differential rise/fall time matching (t <sub>FR</sub> / t <sub>FF</sub> ) | Excluding the first transition from idle mode                    | 90  |     | 110 | %    |  |  |  |
| V <sub>CRS</sub>  | Output signal crossover voltage                                           | Excluding the first transition from idle mode                    | 1.3 |     | 2.0 | V    |  |  |  |



#### 6. Mechanical Information

Figure 6.1 48 LQFP Mechanical Information Diagram





Figure 6.2 48 TQFP\_7x7mm Mechanical Information Diagram





Figure 6.3 64 LQFP\_7x7mm Mechanical Information Diagram





#### Figure 6.4 64 TQFP\_7x7mm Mechanical Information Diagram





Figure 6.5 48 QFN\_6x6mm Mechanical Information Diagram











#### 7 Abbreviations

In this chapter some of the terms and abbreviations used throughout the technical reference manual are listed as follows.

| SIE  | Serial Interface Engine             |  |
|------|-------------------------------------|--|
| UTMI | USB Transceiver Macrocell Interface |  |

#### **About Alcor Micro, Corp.**

Alcor Micro, Corp. designs, develops and markets highly integrated and advanced peripheral semiconductor, and software driver solutions for the personal computer and consumer electronics markets worldwide. We specialize in USB solutions and focus on emerging technology such as USB and IEEE 1394. The company offers a range of semiconductors including controllers for USB hub, integrated keyboard/USB hub and USB Flash memory card reader...etc. Alcor Micro, Corp. is based in Taipei, Taiwan, with sales offices in Taipei, Japan, Korea and California. Alcor Micro is distinguished by its ability to provide innovative solutions for spec-driven products. Innovations like single chip solutions for traditional multiple chip products and on-board voltage regulators enable the company to provide cost-efficiency solutions for the computer peripheral device OEM customers worldwide.