## Timing Constraints Table Based on Current Command and Next Command

| 1st<br>command | 2nd<br>command | То                                    | Timing Constraint Internal to these two instructions (DRAM)                                              | Notes (Page Reference to DDR4 datasheet) |
|----------------|----------------|---------------------------------------|----------------------------------------------------------------------------------------------------------|------------------------------------------|
| Precharge      | Precharge      | Same bank<br>group, same bank         | tRC = 76 = tRAS + tRP (how quickly after activating that you can issue and complete a precharge command) |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
| Precharge      | Act            | Same bank<br>group, same bank         | tRP = 24                                                                                                 |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
| Precharge      | Read           | Same bank<br>group, same bank         | NOT POSSIBLE                                                                                             |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
| Precharge      | Write          | Same bank<br>group, same bank         | NOT POSSIBLE                                                                                             |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycle) (row must have satisfied tRAS)                                               |                                          |
| Act            | Precharge      | Same bank<br>group, same bank         | tRAS = 52                                                                                                |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycles)                                                                             |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycles)                                                                             |                                          |
| Act            | Act            | Same bank<br>group, same bank         | NOT POSSIBLE                                                                                             | Page 139                                 |
|                |                | Same bank<br>group, different<br>bank | tRRD_L = 6                                                                                               |                                          |
|                |                | Different bank group                  | tRRD_S = 4                                                                                               |                                          |
| Act            | Read           | Same bank<br>group, same bank         | tRCD = 24                                                                                                |                                          |

| 1st<br>command | 2nd<br>command | То                                    | Timing Constraint Internal to these two instructions (DRAM)                  | Notes (Page Reference to DDR4 datasheet) |
|----------------|----------------|---------------------------------------|------------------------------------------------------------------------------|------------------------------------------|
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycles)                                                 |                                          |
|                |                | Different bank group                  | 0 constraint (1 DRAM cycles)                                                 |                                          |
| Act            | Write          | Same bank<br>group, same bank         | tRCD = 24                                                                    |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycles)                                                 |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycles)                                                 |                                          |
| Read           | Precharge      | Same bank<br>group, same bank         | RTP = 12, must also satisfy time between Act and Precharge (tRAS)            | Page 209                                 |
|                |                | Same bank<br>group, different<br>bank | RTP = 12                                                                     |                                          |
|                |                | Different bank group                  | RTP = 12                                                                     |                                          |
| Read           | Act            | Same bank<br>group, same bank         | NOT POSSIBLE. Read will either lead into another read or write, or precharge |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycles)                                                 |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycles)                                                 |                                          |
| Read           | Read           | Same bank<br>group, same bank         | tCCD_L = 8                                                                   | Page 198                                 |
|                |                | Same bank<br>group, different<br>bank | tCCD_L = 8                                                                   |                                          |
|                |                | Different bank<br>group               | tCCD_S = 4                                                                   |                                          |
| Read           | Write          | Same bank<br>group, same bank         | tCAS + tBURST - CWL = 8                                                      | Page 203                                 |
|                |                | Same bank<br>group, different<br>bank | tCCD_L = 8                                                                   |                                          |
|                |                | Different bank group                  | tCCD_S + tWTR = 8                                                            | We invented tWTR to prevent bus conflict |
| Write          | Precharge      | Same bank<br>group, same bank         | tCWL + tBURST + tWR = 20 + 4 + 20 = 44                                       | Page 237                                 |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycles)                                                 |                                          |
|                |                | Different bank<br>group               | 0 constraint (1 DRAM cycles)                                                 |                                          |

| 1st<br>command | 2nd<br>command | То                                    | Timing Constraint Internal to these two instructions (DRAM) | Notes (Page Reference to DDR4 datasheet) |
|----------------|----------------|---------------------------------------|-------------------------------------------------------------|------------------------------------------|
| Write          | Act            | Same bank<br>group, same bank         | NOT POSSIBLE                                                |                                          |
|                |                | Same bank<br>group, different<br>bank | 0 constraint (1 DRAM cycles)                                |                                          |
|                |                | Different bank group                  | 0 constraint (1 DRAM cycles)                                |                                          |
| Write          | Read           | Same bank<br>group, same bank         | tCWL + tBURST + tWTR_L = 20 + 4 + 12 = 36                   | Page 233                                 |
|                |                | Same bank<br>group, different<br>bank | tCWL + tBURST + tWTR_L = 20 + 4 + 4 = 36                    |                                          |
|                |                | Different bank<br>group               | tCWL + tBURST + tWTR_S = 20 + 4 + 4 = 28                    |                                          |
| Write          | Write          | Same bank<br>group, same bank         | tCCD_L = 8                                                  | Page 227                                 |
|                |                | Same bank<br>group, different<br>bank | tCCD_L = 8                                                  |                                          |
|                |                | Different bank group                  | tCCD_S = 4                                                  |                                          |