# **UCM-iMX8M-Plus**

Reference Guide





#### © 2021 Compulab Ltd.

All Rights Reserved. No part of this document may be photocopied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means whether, electronic, mechanical, or otherwise without the prior written permission of Compulab Ltd.

No warranty of accuracy is given concerning the contents of the information contained in this publication. To the extent permitted by law, no liability (including liability to any person by reason of negligence) will be accepted by Compulab Ltd., its subsidiaries or employees for any direct or indirect loss or damage caused by omissions from or inaccuracies in this document.

Compulab Ltd. reserves the right to change details in this publication without notice.

Product and company names herein may be the trademarks of their respective owners.

Compulab Ltd. P.O. Box 687 Yokneam Illit 20692 ISRAEL Tel: +972 (4) 8290100 https://www.compulab.com

Fax: +972 (4) 8325251

2



# **Table of Contents**

| 1 | IN           | NTRODUCTION                                          | 6  |
|---|--------------|------------------------------------------------------|----|
|   | 1.1          | About This Document                                  | 6  |
|   | 1.2          | UCM-iMX8M-Plus Part Number Legend                    | 6  |
|   | 1.3          | Related Documents                                    | 6  |
| 2 | O            | OVERVIEW                                             | 7  |
|   | 2.1          | Highlights                                           |    |
|   | 2.2          | Block Diagram                                        |    |
|   | 2.3          | UCM-iMX8M-Plus Specifications                        |    |
| 3 |              | CORE SYSTEM COMPONENTS                               |    |
| 3 | 3.1          | i.MX8M Plus SoC                                      |    |
|   | 3.2          | Memory                                               |    |
|   |              | .2.1 DRAM                                            |    |
|   |              | .2.2 Bootloader and General Purpose Storage          |    |
|   |              |                                                      |    |
| 4 | Pl           | ERIPHERAL INTERFACES                                 |    |
|   | 4.1          | HDMI                                                 |    |
|   | 4.2          | MIPI-DSI Interface                                   | 12 |
|   | 4.3          | LVDS Interface                                       |    |
|   | 4.4          | Camera Serial Interface                              |    |
|   | 4.5          | Ethernet                                             |    |
|   |              | .5.1 Gigabit Ethernet                                |    |
|   |              | .5.2 RGMII                                           |    |
|   | 4.6          | PCI-Express                                          |    |
|   | 4.7          | Sony/Philips Digital Interface (S/PDIF)              |    |
|   | 4.8          | Digital Audio (SAI)                                  |    |
|   | 4.9          | USB                                                  |    |
|   | 4.10         | - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1              |    |
|   | 4.11         | UART                                                 |    |
|   | 4.12         |                                                      |    |
|   | 4.13         |                                                      |    |
|   | 4.14<br>4.15 |                                                      |    |
|   | 4.13         |                                                      |    |
|   | 4.17         |                                                      |    |
|   | 4.17         | GI 10                                                | 20 |
| 5 | S            | YSTEM LOGIC                                          |    |
|   | 5.1          | Power Supply                                         |    |
|   | 5.2          | System and Miscellaneous Signals                     |    |
|   | 5.2          | .2.1 External regulator control and power management |    |
|   | 5.3          | Reset                                                |    |
|   | 5.4          | Boot Sequence                                        | 28 |



|   | 5.5 | Signal Multiplexing Characteristics | 30 |
|---|-----|-------------------------------------|----|
|   | 5.6 | RTC                                 | 33 |
|   | 5.7 | LED                                 | 33 |
|   | 5.8 | Reserved Signals                    | 33 |
| 6 | C   | CARRIER BOARD INTERFACE             | 34 |
|   | 6.1 | Connectors Pinout                   | 34 |
|   | 6.2 | Mating Connectors                   |    |
|   | 6.3 | Mechanical Drawings                 |    |
| 7 | 0   | OPERATIONAL CHARACTERISTICS         | 40 |
|   | 7.1 | Absolute Maximum Ratings            | 40 |
|   | 7.2 | Recommended Operating Conditions    | 40 |
|   | 7.3 | Typical Power Consumption           | 40 |
|   | 7.4 | ESD Performance                     | 40 |
| 8 | A   | APPLICATION NOTES                   | 41 |
|   | 8.1 | Carrier Board Design Guidelines     | 41 |
|   | 0.0 | Carrier Roard Troubleshooting       |    |



Table 1 Revision Notes

| Date           | Description                                   |
|----------------|-----------------------------------------------|
| Mar 2021       | Initial release                               |
| September 2021 | Removed USB_ID signals from tables 17, 18, 44 |

Please check for a newer revision of this manual at the CompuLab website https://www.compulab.com. Compare the revision notes of the updated manual from the website with those of the printed or electronic version you have.



### 1 INTRODUCTION

### 1.1 About This Document

This document is part of a set of reference documents providing information necessary to operate and program CompuLab UCM-iMX8M-Plus System-on-Module.

# 1.2 UCM-iMX8M-Plus Part Number Legend

Please refer to the CompuLab website 'Ordering information' section to decode the UCM-iMX8M-Plus part number: https://www.compulab.com/products/computer-on-modules/ucm-imx8m-plus-nxp-i-mx-8m-plus-som-system-on-module-computer/#ordering.

### 1.3 Related Documents

For additional information, refer to the documents listed in Table 2.

**Table 2** Related Documents

| Document                           | Location                                                                                                                                               |  |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| UCM-iMX8M-Plus Developer Resources | https://www.compulab.com/products/computer-on-modules/ucm-imx8m-plus-nxp-i-mx-8m-plus-som-system-on-module-computer/#devres                            |  |
| i.MX8M Plus Reference Manual       | https://www.nxp.com/products/processors-and-microcontrollers/arm-processors/i-mx-applications-                                                         |  |
| i.MX8M Plus Datasheet              | processors/i-mx-8-processors/i-mx-8m-plus-arm-cortex-<br>a53-machine-learning-vision-multimedia-and-industrial-<br>iot:IMX8MPLUS?tab=Documentation_Tab |  |



### 2 OVERVIEW

# 2.1 Highlights

- NXP i.MX8M Plus Processor, up-to 1.8GHz
- Up to 8GB LPDDR4 and 64GB eMMC
- 2D/3D GPU, 1080p VPU and audio DSP
- Integrated AI/ML Neural Processing Unit
- HDMI, LVDS, MIPI-DSI
- 2x MIPI-CSI camera inputs with dedicated ISP
- PCIe, GbE, RGMII, 2x USB3.0
- 2x CAN, 4x UART, 75x GPIO
- Tiny size and weight 28 x 38 x 4 mm, 7 gram

## 2.2 Block Diagram

Figure 1 UCM-iMX8M-Plus Block Diagram





# 2.3 UCM-iMX8M-Plus Specifications

The "Option" column specifies the CoM/SoM configuration option required to have the particular feature. When a CoM/SoM configuration option is prefixed by "NOT", the particular feature is only available when the option is not used. A feature is only available when a CoM/SoM configuration complies with all options denoted in the "Option" column. "+" means that the feature is always available.

**Table 3** Features and Configuration options

| Description                                               | Option                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CPU Core and Graphics                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| NXP i.MX8M Plus Ouad, quad-core ARM Cortex-A53, 1.8GHz    | C1800QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
|                                                           | C1800Q                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 1080p60 HEVC/H.265, AVC/H.264, VP9, VP8                   | C1800QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 1080p60 HEVC/H.265, AVC/H.264                             | C1800QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| GC7000UL (3D): OpenGL ES 3.1/3.0/2.0/1.1, OpenCL 1.1/1.2; | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| AI/ML Neural Processing Unit, up to 2.3 TOPS              | C1800QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| ARM Cortex-M7 @ 800 Mhz                                   | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Tensilica® HiFi 4 DSP                                     | C1800QM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| Memory and Storage                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 1GB – 8GB, LPDDR4                                         | D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| eMMC flash, 16GB - 64GB                                   | N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Display and Camera                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| HDML2.0a. up to 1080n60                                   | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| MIPI-DSI 4 data lanes un to 1080n60                       | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| HDMI 2.0a, up to 1080p60                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                           | + +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| Network                                                   | <u>"</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| Gigabit Ethernet port (MAC+PHY)                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | Not E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| •                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 7.7.7                                                     | 1 .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | + +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 1.5                                                       | <del></del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | + +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|                                                           | + +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| System Logic                                              | 1 '                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| Real-time clock, powered by external battery              | +                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|                                                           | NXP i.MX8M Plus Quad, quad-core ARM Cortex-A53, 1.8GHz NXP i.MX8M Plus QuadLite, quad-core ARM Cortex-A53, 1.8GHz  1080p60 HEVC/H.265, AVC/H.264, VP9, VP8 1080p60 HEVC/H.265, AVC/H.264 GC7000UL (3D): OpenGL ES 3.1/3.0/2.0/1.1, OpenCL 1.1/1.2; GC520L (2D): DirectFB, GDI/DirectDraw AI/ML Neural Processing Unit, up to 2.3 TOPS  ARM Cortex-M7 @ 800 Mhz  Tensilica® HiFi 4 DSP  Memory and Storage  1GB – 8GB, LPDDR4 eMMC flash, 16GB - 64GB  Display and Camera  HDMI 2.0a, up to 1080p60 MIPI-DSI, 4 data lanes, up to 1080p60 LVDS, 4 lanes, up to 1366x768 p60  Capacitive touch-screen support through eSPI and I2C interfaces 2x MIPI-CSI, 4 data lanes |  |  |



 Table 4
 Electrical, Mechanical and Environmental Specifications

| Electrical Specifications    |                               |  |  |  |
|------------------------------|-------------------------------|--|--|--|
| Supply Voltage               | 3.45V to 4.4V                 |  |  |  |
| Digital I/O voltage          | 3.3V                          |  |  |  |
|                              | Mechanical Specifications     |  |  |  |
| Dimensions                   | 28 x 38 x 4 mm                |  |  |  |
| Weight                       | 7 gram                        |  |  |  |
| Connectors                   | 2 x 100 pin, 0.4mm pitch      |  |  |  |
|                              | Environmental and Reliability |  |  |  |
| MTTF                         | > 200,000 hours               |  |  |  |
|                              | Commercial: 0° to 70° C       |  |  |  |
| Operation temperature (case) | Extended: -20° to 70° C       |  |  |  |
|                              | Industrial: -40° to 85° C     |  |  |  |
| Storage temperature          | -40° to 85° C                 |  |  |  |
| Relative humidity            | 10% to 90% (operation)        |  |  |  |
| Relative liulificity         | 05% to 95% (storage)          |  |  |  |
| Shock                        | 50G / 20 ms                   |  |  |  |
| Vibration                    | 20G / 0 - 600 Hz              |  |  |  |



# 3 CORE SYSTEM COMPONENTS

#### 3.1 i.MX8M Plus SoC

The i.MX8M Plus family of processors features advanced implementation of a quad ARM® Cortex®-A53 core, which operates at speeds of up to 1.8 GHz. A general purpose Cortex®-M7 core processor enables low-power processing.

Figure 2 i.MX8M Plus Block Diagram



### 3.2 Memory

#### 3.2.1 DRAM

UCM-iMX8M-Plus is equipped with up to 8GB of onboard LPDDR4 memory. The LPDDR4 channel is 32-bits wide.

### 3.2.2 Bootloader and General Purpose Storage

UCM-iMX8M-Plus uses on-board non-volatile memory (eMMC) storage for storing the bootloader. The remaining eMMC space is intended to store the operating system (kernel & root filesystem) and general purpose (user) data.



### 4 PERIPHERAL INTERFACES

UCM-iMX8M-Plus implements a variety of peripheral interfaces through 2 x 100-pin (0.4mm pitch) carrier board connectors. The following notes apply to interfaces available through the carrier-board connectors:

- Some interfaces/signals are available only with/without certain configuration options of the UCM-iMX8M-Plus SoM. The availability restrictions of each signal are described in the "Signals description" table for each interface.
- Some of the UCM-iMX8M-Plus carrier board interface pins are multifunctional. Up to 4 functions (ALT modes) are accessible through each multifunctional pin. Multifunctional pins are denoted with an asterisk (\*). For additional details, please refer to chapter 5.5.
- All of the UCM-iMX8M-Plus digital interfaces operate at 3.3V voltage levels unless noted otherwise.

The signals for each interface are described in the "Signal description" table for the interface in question. The following notes provide information on the "Signal description" tables:

- "Signal name" The name of each signal with regards to the discussed interface. The signal name corresponds to the relevant function in cases where the carrier board pin in question is multifunctional.
- "Pin#" The carrier board interface pin number where the discussed signal is available, multifunctional pins are denoted with an asterisk.
- "Type" Signal type, see the definition of different signal types below
- "Description" Signal description with regards to the interface in question.
- "Availability" Depending on UCM-iMX8M-Plus configuration options, certain carrier board interface pins are physically disconnected (floating). The "Availability" column summarizes configuration requirements for each signal. All the listed requirements must be met (logical AND) for a signal to be "available" unless noted otherwise.

Each described signal can be one of the following types. Signal type is noted in the "Signal description" tables. Multifunctional pin direction, pull resistor, and open drain functionality is software controlled. The "Type" column header for multifunctional pins refers to the recommended pin configuration with regards to the discussed signal.

- "AI" Analog Input
- "AO" Analog Output
- "AIO" Analog Input/Output
- "AP" Analog Power Output
- "I" Digital Input
- "O" Digital Output
- "IO" Digital Input/Output
- "P" Power
- "PD" Always pulled down onboard UCM-IMX8-Plus, followed by pull value.
- "PU" Always pulled up onboard UCM-IMX8-Plus, followed by pull value.
- "LVDS" Low-voltage differential signaling.



#### **4.1 HDMI**

The UCM-iMX8M-Plus HDMI interface is implemented with the HDMI interface of the i.MX8M Plus SoC. It supports the following main features:

- Compliant with HDMI 2.0a
- HDMI 2.1 eARC
- Supports display resolutions of up-to 1080p60

The following table summarizes the HDMI interface signals.

Table 5 HDMI Interface Signals

| Signal Name  | Pin #  | Туре | Description                            | Availability     |
|--------------|--------|------|----------------------------------------|------------------|
| HDMI_TXCN    | P1-25  | AO   | Negative part of HDMI clock diff-pair  | Always available |
| HDMI_TXCP    | P1-23  | AO   | Positive part of HDMI clock diff-pair  | Always available |
| HDMI_TX0N    | P1-31  | AO   | Negative part of HDMI data diff-pair 0 | Always available |
| HDMI_TX0P    | P1-29  | AO   | Positive part of HDMI data diff-pair 0 | Always available |
| HDMI_TX1N    | P1-41  | AO   | Negative part of HDMI data diff-pair 1 | Always available |
| HDMI_TX1P    | P1-39  | AO   | Positive part of HDMI data diff-pair 1 | Always available |
| HDMI_TX2N    | P1-47  | AO   | Negative part of HDMI data diff-pair 2 | Always available |
| HDMI_TX2P    | P1-45  | AO   | Positive part of HDMI data diff-pair 2 | Always available |
| HDMI_DDC_SCL | P1-70* | О    | VESA Data Display Channel clock        | Always available |
| HDMI_DDC_SDA | P1-63* | Ю    | VESA Data Display Channel data signal  | Always available |
| HDMI_HPD     | P1-92* | AO   | Hot Plug Detect                        | Always available |
| HDMI_CEC     | P1-85* | О    | Consumer Electronics Control signal    | Always available |
| EARC_N_HPD   | P1-35  | AO   |                                        | Always available |
| EARC_P_UTIL  | P1-37  | AO   |                                        | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

#### 4.2 MIPI-DSI Interface

The UCM-iMX8M-Plus MIPI-DSI interface is derived from the four-lane MIPI display interface available on the i.MX8M Plus SoC. The following main features are supported:

- Scalable data lane support, 1 to 4 data lanes
- Supports MIPI Standard for D-PHY
- Maximum resolution ranges up to FHD (1920 x 1080 @ 60 Hz)

The table below summarizes the MIPI-DSI interface signals

Table 6 MIPI-DSI Interface Signals

| Signal<br>Name | Pin # | Туре | Description                                | Availability     |
|----------------|-------|------|--------------------------------------------|------------------|
| DSI_CKN        | P2-21 | AO   | Negative part of MIPI-DSI clock diff-pair  | Always available |
| DSI_CKP        | P2-23 | AO   | Positive part of MIPI-DSI clock diff-pair  | Always available |
| DSI_DN0        | P2-1  | AO   | Negative part of MIPI-DSI data diff-pair 0 | Always available |
| DSI_DP0        | P2-3  | AO   | Positive part of MIPI-DSI data diff-pair 0 | Always available |
| DSI_DN1        | P2-15 | AO   | Negative part of MIPI-DSI data diff-pair 1 | Always available |
| DSI_DP1        | P2-17 | AO   | Positive part of MIPI-DSI data diff-pair 1 | Always available |
| DSI_DN2        | P2-5  | AO   | Negative part of MIPI-DSI data diff-pair 2 | Always available |



| Signal<br>Name | Pin # | Туре | Description                                | Availability     |
|----------------|-------|------|--------------------------------------------|------------------|
| DSI_DP2        | P2-7  | AO   | Positive part of MIPI-DSI data diff-pair 2 | Always available |
| DSI_DN3        | P2-11 | AO   | Negative part of MIPI-DSI data diff-pair 3 | Always available |
| DSI_DP3        | P2-13 | AO   | Positive part of MIPI-DSI data diff-pair 3 | Always available |

#### 4.3 LVDS Interface

The UCM-iMX8M-Plus provides one LVDS interface derived from the i.MX8M Plus LVDS display bridge. It supports the following key features:

- Single channel (4 lanes) output at up to 80MHz pixel clock
- Resolutions of up to 1366x768p60

The table below summarizes the LVDS interface signals

Table 7 LVDS Interface Signals

| Signal Name | Pin # | Туре | Description                            | Availability     |
|-------------|-------|------|----------------------------------------|------------------|
| LVDS0_CLK_N | P1-82 | AO   | Negative part of LVDS clock diff-pair  | Always available |
| LVDS0_CLK_P | P1-80 | AO   | Positive part of LVDS clock diff-pair  | Always available |
| LVDS0_D0_N  | P1-44 | AO   | Negative part of LVDS data diff-pair 0 | Always available |
| LVDS0_D0_P  | P1-42 | AO   | Positive part of LVDS data diff-pair 0 | Always available |
| LVDS0_D1_N  | P1-48 | AO   | Negative part of LVDS data diff-pair 1 | Always available |
| LVDS0_D1_P  | P1-46 | AO   | Positive part of LVDS data diff-pair 1 | Always available |
| LVDS0_D2_N  | P1-52 | AO   | Negative part of LVDS data diff-pair 2 | Always available |
| LVDS0_D2_P  | P1-50 | AO   | Positive part of LVDS data diff-pair 2 | Always available |
| LVDS0_D3_N  | P1-58 | AO   | Negative part of LVDS data diff-pair 3 | Always available |
| LVDS0_D3_P  | P1-56 | AO   | Positive part of LVDS data diff-pair 3 | Always available |

#### 4.4 Camera Serial Interface

UCM-iMX8M-Plus provides two MIPI-CSI interfaces, both derived from the four-lane MIPI CSI host controller integrated into the i.MX8M Plus SoC with dedicated Image Signal Processor (ISP). The controller supports the following main features:

- Up-to four data lanes and one clock lane
- MIPI D-PHY specification V1.2
- Compliant to MIPI CSI2 Specification V1.3 except for C-PHY feature
- Supports primary and secondary image format:
  - YUV420, YUV420 (Legacy), YUV420 (CSPS), YUV422 of 8-bits and 10-bits
  - RGB565, RGB666, RGB888
  - RAW6, RAW7, RAW8, RAW10, RAW12, RAW14
- Image Signal Processor (ISP):
  - Input formats: YCbCr420, YCbCr422, RAW8/10/12/14, RGB444/555/565/666/888
  - Image cropping, de-noising, LS and CA lens correction, AWB

Please refer to the i.MX8M Plus Reference manual for additional details. The following table summarizes MIPI-CSI signals.



| Table 8  | MIPI-CSI    | Interface  | Signals |
|----------|-------------|------------|---------|
| I able o | IVIII I-COI | IIILEITALE | Signais |

| Signal Name      | Pin # | Туре | Description                                  | Availability     |
|------------------|-------|------|----------------------------------------------|------------------|
| MIPI_CSI1 _CLK_N | P2-2  | AI   | Negative part of MIPI-CSI1 clock diff-pair   | Always available |
| MIPI_CSI1 _CLK_P | P2-4  | AI   | Positive part of MIPI-CSI1 clock diff-pair   | Always available |
| MIPI_CSI1_D0_N   | P2-6  | AI   | Negative part of MIPI-CSI1 data diff-pair 0  | Always available |
| MIPI_CSI1_D0_P   | P2-8  | AI   | Positive part of MIPI-CSI1 data diff-pair 0  | Always available |
| MIPI_CSI1_D1_N   | P2-31 | AI   | Negative part of MIPI-CSI11 data diff-pair 1 | Always available |
| MIPI_CSI1_D1_P   | P2-33 | AI   | Positive part of MIPI-CSI1 data diff-pair 1  | Always available |
| MIPI_CSI1_D2_N   | P2-25 | AI   | Negative part of MIPI-CSI1 data diff-pair 2  | Always available |
| MIPI_CSI1_D2_P   | P2-27 | AI   | Positive part of MIPI-CSI1 data diff-pair 2  | Always available |
| MIPI_CSI1_D3_N   | P2-35 | AI   | Negative part of MIPI-CSI1 data diff-pair 3  | Always available |
| MIPI_CSI1_D3_P   | P2-37 | AI   | Positive part of MIPI-CSI1 data diff-pair 3  | Always available |
| MIPI_CSI2 _CLK_N | P2-12 | AI   | Negative part of MIPI-CSI2 clock diff-pair   | Always available |
| MIPI_CSI2 _CLK_P | P2-14 | AI   | Positive part of MIPI-CSI2 clock diff-pair   | Always available |
| MIPI_CSI2_D0_N   | P2-18 | AI   | Negative part of MIPI-CSI2 data diff-pair 0  | Always available |
| MIPI_CSI2_D0_P   | P2-20 | AI   | Positive part of MIPI-CSI2 data diff-pair 0  | Always available |
| MIPI_CSI2_D1_N   | P2-24 | AI   | Negative part of MIPI-CSI21 data diff-pair 1 | Always available |
| MIPI_CSI2_D1_P   | P2-26 | AI   | Positive part of MIPI-CSI2 data diff-pair 1  | Always available |
| MIPI_CSI2_D2_N   | P2-48 | AI   | Negative part of MIPI-CSI2 data diff-pair 2  | Always available |
| MIPI_CSI2_D2_P   | P2-50 | AI   | Positive part of MIPI-CSI2 data diff-pair 2  | Always available |
| MIPI_CSI2_D3_N   | P2-56 | AI   | Negative part of MIPI-CSI2 data diff-pair 3  | Always available |
| MIPI_CSI2_D3_P   | P2-58 | AI   | Positive part of MIPI-CSI2 data diff-pair 3  | Always available |

#### 4.5 Ethernet

UCM-iMX8M-Plus incorporates an optional full-featured 10/100/1000 Ethernet interface, implemented with the i.MX8M Plus MAC coupled with an optional onboard Atheros AR8033 GbE PHY.

### 4.5.1 Gigabit Ethernet

UCM-iMX8M-Plus with onboard AR8033 PHY ("E" configuration option) supports the following main features:

- 10/100/1000 BASE-T IEEE 802.3 compliant.
- IEEE 802.3u compliant Auto-Negotiation.
- Supports all IEEE 1588 frames inside the MAC.
- Automatic channel swap (ACS).
- Automatic MDI/MDIX crossover.
- Automatic polarity correction.
- Activity and speed indicator LED controls.

The table below summarizes the GbE interface signals.

Table 9 GbE Interface Signals

| Signal Name          | Pin #  | Туре     | Description                                                 | Availability         |
|----------------------|--------|----------|-------------------------------------------------------------|----------------------|
| AVDD33_ETH           | P1-62  | P        | Center tap supply for Ethernet magnetics                    | Only with 'E' option |
| ETH0_LED_ACT         | P2-83^ | IO;PD8K2 | Active High, activity LED driver.<br>2.5V signal, PHY strap | Only with 'E' option |
| ETH0_LINK-LED_10_100 | P2-86  | Ю        | Active High, 10/100Mbps link LED driver. 2.5V signal        | Only with 'E' option |
| ETH0_LINK-LED_1000   | P2-75^ | IO; PD   | Active High, 1Gbps link LED driver. 2.5V signal, PHY strap  | Only with 'E' option |
| ETH0_MDI0N           | P2-73  | AIO      | Negative part of 100ohm diff-pair 0                         | Only with 'E' option |
| ETH0_MDI0P           | P2-74  | AIO      | Positive part of 100ohm diff-pair 0                         | Only with 'E' option |



| Signal Name | Pin # | Туре | Description                         | Availability         |
|-------------|-------|------|-------------------------------------|----------------------|
| ETH0_MDI1N  | P2-80 | AIO  | Negative part of 100ohm diff-pair 1 | Only with 'E' option |
| ETH0_MDI1P  | P2-78 | AIO  | Positive part of 100ohm diff-pair 1 | Only with 'E' option |
| ETH0_MDI2N  | P2-81 | AIO  | Negative part of 100ohm diff-pair 2 | Only with 'E' option |
| ETH0_MDI2P  | P2-79 | AIO  | Positive part of 100ohm diff-pair 2 | Only with 'E' option |
| ETH0_MDI3N  | P2-85 | AIO  | Negative part of 100ohm diff-pair 3 | Only with 'E' option |
| ETH0_MDI3P  | P2-84 | AIO  | Positive part of 100ohm diff-pair 3 | Only with 'E' option |

NOTE: Pins denoted with "^" must not be pulled or driven by carrier board during SoM power-up or reset.

#### 4.5.2 **RGMII**

UCM-iMX8M-Plus features up-to two RMGII interfaces.

Primary RGMII interface ENET0 is available only when UCM-iMX8M-Plus is assembled without the "E" configuration option.

Secondary RGMII interface ENET1 is available with all UCM-iMX8M-Plus configurations.

The tables below summarize the Ethernet RGMII interface signals.

Table 10 Primary RGMII ENET0 Interface Signals

| Signal Name  | Pin#   | Туре | Description                                                                                                                       | Availability        |
|--------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------|
| ENET_MDC     | P2-68* | О    | Provides a timing reference to the PHY for data transfers on the MDIO signal                                                      | Always available    |
| ENET_MDIO    | P2-70* | Ю    | Transfers control information between the external PHY and the MAC. Data is                                                       | Always available    |
| BNB1_NB16    | 12,0   | 10   | synchronous to MDC. This signal is an input after reset                                                                           | Always available    |
| ENET0_RD0    | P2-86* | I    | Ethernet input data from the PHY                                                                                                  | Only w/o 'E' option |
| ENET0_RD1    | P2-83* | I    | Ethernet input data from the PHY                                                                                                  | Only w/o 'E' option |
| ENET0_RD2    | P2-84* | I    | Ethernet input data from the PHY                                                                                                  | Only w/o 'E' option |
| ENET0_RD3    | P2-85* | I    | Ethernet input data from the PHY                                                                                                  | Only w/o 'E' option |
| ENET0_RX_CTL | P2-79* | Ι    | Contains RX_EN on the rising edge of RGMII_RXC, and RX_EN XOR RX_ER on the falling edge of RGMII_RXC (RGMII mode)                 | Only w/o 'E' option |
| ENET0_RXC    | P2-80* | I    | Timing reference for RX_DATA[3:0] and RX_CTL in RGMII MODE                                                                        | Only w/o 'E' option |
| ENET0_TD0    | P2-75* | 0    | Ethernet output data to PHY                                                                                                       | Only w/o 'E' option |
| ENET0_TD1    | P2-78* | 0    | Ethernet output data to PHY                                                                                                       | Only w/o 'E' option |
| ENET0_TD2    | P2-77* | 0    | Ethernet output data to PHY                                                                                                       | Only w/o 'E' option |
| ENET0_TD3    | P2-73* | О    | Ethernet output data to PHY                                                                                                       | Only w/o 'E' option |
| ENET0_TXC    | P2-81* | О    | Timing reference for TX_DATA[3:0] and TX_CTL in RGMII MODE                                                                        | Only w/o 'E' option |
| ENET0_TX_CTL | P2-74* | О    | Contains TX_EN on the rising edge of RGMII_TXC, and TX_EN XOR TX_ER on the falling edge of RGMII_TXC (RGMII mode)                 | Only w/o 'E' option |
| RGMII0_VIO   | P1-55  | Р    | RGMII interface power supply input. This pin<br>must be connected to 2.5V or 3.3V power rail<br>depending on the PHY requirements | Only w/o 'E' option |

NOTE: 2.5V or 3.3V power must be supplied via the RGMII\_VIO pin if any of the RGMII ENET0 signals are used on the carrier-board

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document



Table 11 Secondary RGMII ENET1 Interface Signals

| Signal Name  | Pin#             | Туре | Description                                                                                                                         | Availability     |
|--------------|------------------|------|-------------------------------------------------------------------------------------------------------------------------------------|------------------|
| ENET_MDC     | P2-68*           | 0    | Provides a timing reference to the PHY for data transfers on the MDIO signal                                                        | Always available |
| ENET_MDIO    | P2-70*           | Ю    | Transfers control information between the external PHY and the MAC. Data is synchronous to MDC. This signal is an input after reset | Always available |
| ENET1_RD0    | P2-41*           | I    | Ethernet input data from the PHY                                                                                                    | Always available |
| ENET1_RD1    | P2-43*           | I    | Ethernet input data from the PHY                                                                                                    | Always available |
| ENET1_RD2    | P2-45*           | I    | Ethernet input data from the PHY                                                                                                    | Always available |
| ENET1_RD3    | P2-47*           | I    | Ethernet input data from the PHY                                                                                                    | Always available |
| ENET1_RX_CTL | P2-53*           | I    | Contains RX_EN on the rising edge of RGMII_RXC, and RX_EN XOR RX_ER on the falling edge of RGMII_RXC (RGMII mode)                   | Always available |
| ENET1_RXC    | P2-55*           | I    | Timing reference for RX_DATA[3:0] and RX_CTL in RGMII MODE                                                                          | Always available |
| ENET1_TD0    | P2-60*<br>P2-59* | О    | Ethernet output data to PHY                                                                                                         | Always available |
| ENET1_TD1    | P2-61*           | О    | Ethernet output data to PHY                                                                                                         | Always available |
| ENET1_TD2    | P2-63*           | О    | Ethernet output data to PHY                                                                                                         | Always available |
| ENET1_TD3    | P2-65*           | О    | Ethernet output data to PHY                                                                                                         | Always available |
| ENET1_TXC    | P2-69*           | О    | Timing reference for TX_DATA[3:0] and TX_CTL in RGMII MODE                                                                          | Always available |
| ENET1_TX_CTL | P2-67*           | О    | Contains TX_EN on the rising edge of RGMII_TXC, and TX_EN XOR TX_ER on the falling edge of RGMII_TXC (RGMII mode)                   | Always available |

NOTE: RGMII ENET1 signals operate at 3.3V voltage level

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

# 4.6 PCI-Express

UCM-iMX8M-Plus provides one PCI Express port. The port requires an external PCIe reference clock to be supplied from the carrier-board.

**Table 12 PCIE Interface Signals** 

| Signal Name   | Pin#   | Туре | Description                                                 | Availability     |
|---------------|--------|------|-------------------------------------------------------------|------------------|
| PCIE_REF_CLKN | P2-44  | AI   | 100 MHz PCIe reference clock<br>differential input negative | Always available |
| PCIE_REF_CLKP | P2-42  | AI   | 100 MHz PCIe reference clock<br>differential input positive | Always available |
| PCIE_RXN_N    | P2-30  | I    | PCI Express receive data negative                           | Always available |
| PCIE_RXN_P    | P2-32  | I    | PCI Express receive data positive                           | Always available |
| PCIE_TXN_N    | P2-36  | 0    | PCI Express transmit data negative                          | Always available |
| PCIE_TXN_P    | P2-38  | О    | PCI Express transmit data positive                          | Always available |
| PCIE_CLKREQ_B | P2-90* | О    | PCI Express Enable external clock generator                 | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document



# 4.7 Sony/Philips Digital Interface (S/PDIF)

UCM-iMX8M-Plus provides one S/PDIF transmitter with one output and one S/PDIF receiver with one input.

Please refer to the i.MX8M Plus Reference manual for additional details. The table below summarizes the S/PDIF interface signals.

Table 13 S/PDIF Interface Signals

| Signal Name   | Pin#   | Туре | Description                   | Availability     |
|---------------|--------|------|-------------------------------|------------------|
| SPDIF_EXT_CLK | P1-77* | I    | External clock signal         | Always available |
| SPDIF_RX      | P1-79* | I    | SPDIF input data line signal  | Always available |
| SPDIF_TX      | P1-81* | О    | SPDIF output data line signal | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

# 4.8 Digital Audio (SAI)

UCM-iMX8M-Plus enables access to three of the i.MX8M Plus integrated synchronous audio interface (SAI) modules. The SAI module provides a synchronous audio interface (SAI) that supports full duplex serial interfaces with frame synchronization, such as I2S, AC97, TDM, and codec/DSP interfaces. The following main features are supported:

- One transmitter with independent bit clock and frame sync supporting 1 data line. One receiver with independent bit clock and frame sync supporting 1 data line.
- Maximum Frame Size of 32 words.
- Word size of between 8-bits and 32-bits. Separate word size configuration for the first word and remaining words in the frame.
- Asynchronous  $32 \times 32$ -bit FIFO for each transmit and receive channel

Please refer to the i.MX8M Plus Reference manual for additional details. The tables below summarize the SAI interface signals.

Table 14 SAI3 Interface Signals

| Signal Name | Pin #  | Туре | Description                                                                                                                             | Availability     |
|-------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------|
|             | P1-49* |      | Audio master clock. An input when                                                                                                       |                  |
| SAI3_MCLK   | P1-30* | IO   | generated externally and an output when generated internally.                                                                           | Always available |
| SAI3_RXD0   | P1-28* | I    | Receive data, sampled synchronously by the bit clock                                                                                    | Always available |
| SAI3_RXC    | P1-32* | I    | Receive bit clock. An input when generated externally and an output when generated internally.                                          | Always available |
| SAI3_RXFS   | P1-34* | I    | Receive frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally.  | Always available |
| SAI3_TXD0   | P1-26* | О    | Transmit data signal synchronous to bit clock. Tristated whenever not transmitting a word                                               | Always available |
| SAI3_TXC    | P1-36* | О    | Transmit bit clock. An input when generated externally and an output when generated internally.                                         | Always available |
| SAI3_TXFS   | P1-38* | О    | Transmit frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally. | Always available |



Table 15 SAI5 Interface Signals

| Signal Name | Pin #                      | Туре | Description                                                                                                                             | Availability     |
|-------------|----------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------|
| SAI5_MCLK   | P2-52*<br>P1-96*<br>P1-49* | Ю    | Audio master clock. An input when generated externally and an output when generated internally.                                         | Always available |
| SAI5_RXD0   | P1-100*<br>P1-28*          | I    | Receive data 0, sampled synchronously by the bit clock                                                                                  | Always available |
| SAI5_RXD1   | P1-38*                     | I    | Receive data 1, sampled synchronously by the bit clock                                                                                  | Always available |
| SAI5_RXD2   | P1-36*                     | I    | Receive data 2, sampled synchronously by the bit clock                                                                                  | Always available |
| SAI5_RXD3   | P1-26*                     | I    | Receive data 3, sampled synchronously by the bit clock                                                                                  | Always available |
| SAI5_RXC    | P1-89*<br>P1-32*           | I    | Receive bit clock. An input when generated externally and an output when generated internally.                                          | Always available |
| SAI5_RXFS   | P1-87*<br>P1-34*           | I    | Receive frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally.  | Always available |
| SAI5_TXD0   | P2-60*                     | О    | Transmit data signal 0.Synchronous to bit clock.                                                                                        | Always available |
| SAI5_TXD1   | P2-88*<br>P2-76*           | О    | Transmit data signal 1.Synchronous to bit clock.                                                                                        | Always available |
| SAI5_TXD2   | P2-63*<br>P1-51*           | О    | Transmit data signal 2.Synchronous to bit clock.                                                                                        | Always available |
| SAI5_TXD3   | P2-65*<br>P1-33*           | О    | Transmit data signal 3.Synchronous to bit clock.                                                                                        | Always available |
| SAI5_TXC    | P2-55*<br>P1-53*           | О    | Transmit bit clock. An input when generated externally and an output when generated internally.                                         | Always available |
| SAI5_TXFS   | P2-53* P2-88*              | О    | Transmit frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally. | Always available |

Table 16 SAI7 Interface Signals

|             | mitoriae |      |                                                                                                                                         |                     |
|-------------|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------|
| Signal Name | Pin #    | Туре | Description                                                                                                                             | Availability        |
| SAI7_MCLK   | P2-89*   | Ю    | Audio master clock. An input when generated externally and an output when                                                               | Always available    |
| _           | P2-85    |      | generated internally.                                                                                                                   | Only w/o 'E' option |
| SAI7_RXD0   | P2-86    | I    | Receive data, sampled synchronously by the bit clock                                                                                    | Only w/o 'E' option |
| SAI7_RXC    | P2-84*   | I    | Receive bit clock. An input when generated externally and an output when generated internally.                                          | Only w/o 'E' option |
| SAI7_RXFS   | P2-83*   | I    | Receive frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally.  | Only w/o 'E' option |
|             | P2-95*   |      | Transmit data signal synchronous to bit                                                                                                 | Always available    |
| SAI7_TXD0   | P2-81*   | О    | clock. Tristated whenever not transmitting a word                                                                                       | Only w/o 'E' option |
|             | P2-93*   |      | Transmit bit clock. An input when                                                                                                       | Always available    |
| SAI7_TXC    | P2-80*   | О    | generated externally and an output when generated internally.                                                                           | Only w/o 'E' option |
| SAI7_TXFS   | P2-79    | О    | Transmit frame sync. An input sampled by bit clock when generated externally. A bit clock synchronous output when generated internally. | Only w/o 'E' option |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document



#### 4.9 USB

i.MX8M Plus SoC is equipped with two dual-role USB3.0 controllers and PHYs. One port supports OTG functionality, while the second port is configured permanently for host mode.

Please refer to the i.MX8M Plus Reference manual for additional details.

The tables below summarize the USB3.0 interface signals.

Table 17 USB port #1 Signals

| Signal Name   | Pin # | Туре | Description                   | Availability     |
|---------------|-------|------|-------------------------------|------------------|
| USB1_DN       | P1-14 | IO   | USB2.0 negative data          | Always available |
| USB1_DP       | P1-12 | IO   | USB2.0 positive data          | Always available |
| USB1_VBUS_DET | P1-24 | I    | USB1 VBUS detect              | Always available |
| USB1_TX_N     | P1-18 | AO   | USB3.0 transmit negative lane | Always available |
| USB1_TX_P     | P1-16 | AO   | USB3.0 transmit positive lane | Always available |
| USB1_RX_N     | P1-8  | AI   | USB3.0 receive negative lane  | Always available |
| USB1_RX_P     | P1-6  | AI   | USB3.0 receive positive lane  | Always available |

Table 18 USB port #2 Signals

| Signal Name   | Pin # | Туре | Description                   | Availability     |
|---------------|-------|------|-------------------------------|------------------|
| USB2_DN       | P1-5  | IO   | USB2.0 negative data          | Always available |
| USB2_DP       | P1-3  | IO   | USB2.0 positive data          | Always available |
| USB2_VBUS_DET | P1-1  | I    | USB2 VBUS detect              | Always available |
| USB1_TX_N     | P1-15 | AO   | USB3.0 transmit negative lane | Always available |
| USB1_TX_P     | P1-13 | AO   | USB3.0 transmit positive lane | Always available |
| USB2_RX_N     | P1-9  | AI   | USB3.0 receive negative lane  | Always available |
| USB2_RX_P     | P1-7  | AI   | USB3.0 receive positive lane  | Always available |

#### 4.10 MMC / SD /SDIO

UCM-iMX8M-Plus features two SD/SDIO ports. These ports are derived from the i.MX8M Plus SD/SDIO controllers uSDHC1 and uSDHC2. uSDHC IP supports the following main features:

- Fully compliant with MMC 5.1 command/response sets and physical layer
- Fully compliant with SD 3.01 command/response sets and physical layer

Please refer to the i.MX8M Plus Reference manual for additional details.

The table below summarizes the MMC/SD/SDIO interface signals.

Table 19 SD/SDIO port #1 Interface Signals

| Signal Name | Pin #  | Туре | Description                                                                                                                  | Availability     |
|-------------|--------|------|------------------------------------------------------------------------------------------------------------------------------|------------------|
| SD1_CLK     | P2-68* | О    | Clock for MMC/SD/SDIO card                                                                                                   | Always available |
| SD1_CMD     | P2-70* | IO   | CMD line connect to card                                                                                                     | Always available |
| SD1_DATA0   | P2-61* | Ю    | DATA0 line in all modes. Also used to detect busy state                                                                      | Always available |
| SD1_DATA1   | P2-59* | Ю    | DATA1 line in 4/8-bit mode. Also used to detect interrupt in 1/4- bit mode                                                   | Always available |
| SD1_DATA2   | P2-41* | Ю    | DATA2 line or Read Wait in 4-bit mode.<br>Read Wait in 1-bit mode                                                            | Always available |
| SD1_DATA3   | P2-43* | Ю    | DATA3 line in 4/8-bit mode or configured<br>as card detection pin. May be configured as<br>card detection pin in 1-bit mode. | Always available |
| SD1_RESET_B | P2-62* | О    | Card hardware reset signal, active LOW                                                                                       | Always available |

NOTE: SD/SDIO port #1 is pre-configured to operate only at 3.3V voltage levels.

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document



Table 20 SD/SDIO port #2 Interface Signals

| Signal Name | Pin #   | Туре | Description                                                                                                                  | Availability     |
|-------------|---------|------|------------------------------------------------------------------------------------------------------------------------------|------------------|
| SD2_nCD     | P2-92*  | I    | Card detection pin                                                                                                           | Always available |
| SD2_CLK     | P2-96*  | О    | Clock for MMC/SD/SDIO card                                                                                                   | Always available |
| SD2_CMD     | P2-100* | IO   | CMD line connect to card                                                                                                     | Always available |
| SD2_DATA0   | P2-97*  | Ю    | DATA0 line in all modes. Also used to detect busy state                                                                      | Always available |
| SD2_DATA1   | P2-99*  | Ю    | DATA1 line in 4/8-bit mode. Also used to detect interrupt in 1/4- bit mode                                                   | Always available |
| SD2_DATA2   | P2-94*  | Ю    | DATA2 line or Read Wait in 4-bit mode.<br>Read Wait in 1-bit mode                                                            | Always available |
| SD2_DATA3   | P2-98*  | Ю    | DATA3 line in 4/8-bit mode or configured<br>as card detection pin. May be configured as<br>card detection pin in 1-bit mode. | Always available |
| SD2_RESET_B | P2-51*  | О    | Card hardware reset signal, active LOW                                                                                       | Always available |
| SD2_WP      | P2-49*  | I    | Card write protect detection                                                                                                 | Always available |

NOTE: SD/SDIO port #2 can be configured to operate at 3.3V or 1.8V voltage levels. Voltage level is controlled by SoC pin GPIO1\_IO04.

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

#### 4.11 **UART**

UCM-iMX8M-Plus enables access to up-to four i.MX8M Plus universal asynchronous receiver/transmitter (UART) modules based on the UARTv2 IP. The i.MX8M Plus UARTv2 supports the following features:

- High-speed TIA/EIA-232-F compatible.
- 7- or 8-bit data words, 1 or 2 stop bits, programmable parity (even, odd or none).
- Programmable baud rates up to 4 Mbps.
- 32-byte FIFO on Tx and 32 half-word FIFO on Rx supporting auto-baud.
- Serial IR interface low-speed, IrDA-compatible (up to 115.2 Kbit/s).
- Hardware flow control support for a request to send and clear to send signals.
- RS-485 driver direction control.
- DCE/DTE capability.
- RX\_DATA input and TX\_DATA output can be inverted respectively in RS-232/RS-485 mode.
- Various asynchronous wake mechanisms with the capability to wake the processor from STOP mode through an on-chip interrupt.

NOTE: By default UART2 is assigned to be used as the main system console port.

NOTE: By default UART4 is assigned to be used as the M7 core debug port.

Please refer to the i.MX8M Plus Reference manual for additional details.

The tables below summarize the UART interface signals.



Table 21 UART1 Signals

| Signal Name | Pin #                      | Туре | Description                 | Availability     |
|-------------|----------------------------|------|-----------------------------|------------------|
| UART1_CTS_B | P1-21*<br>P2-76*           | О    | UART-1 clear to send        | Always available |
| UART1_RTS_B | P1-61*<br>P2-61*           | I    | UART-1 request to send      | Always available |
| UART1_RXD   | P1-19*<br>P1-53*<br>P2-70* | I    | UART-1 serial data receive  | Always available |
| UART1_TXD   | P1-72*<br>P2-68*<br>P2-88* | О    | UART-1 serial data transmit | Always available |

#### Table 22 UART2 Signals

| Signal Name  | Pin #  | Туре | Description                   | Availability      |
|--------------|--------|------|-------------------------------|-------------------|
| UART2 CTS B  | P1-32* | 0    | UART-2 clear to send          | Always available  |
| C/IKIZ_EIS_B | P1-84* | 0    | OTHET 2 cicui to send         | 2 Hways available |
| UART2 RTS B  | P1-28* | т    | LIADT 2 request to sand       | Always available  |
| UAR12_R15_B  | P1-86* | 1    | UART-2 request to send        | Always available  |
|              | P1-76* |      |                               |                   |
| UART2 RXD    | P1-38* | I    | UART-2 serial data receive    | Always available  |
| UAR12_RAD    | P2-43* |      |                               |                   |
|              | P2-97* |      |                               |                   |
|              | P1-74* |      |                               |                   |
| UART2 TXD    | P1-36* | 0    | UART-2 serial data transmit   | Almore available  |
| UAR12_1AD    | P2-41  | U    | UAK 1-2 seriai data transilit | Always available  |
|              | P2-99  |      |                               |                   |

#### Table 23 UART3 Signals

| Signal Name | Pin #  | Туре | Description                 | Availability     |
|-------------|--------|------|-----------------------------|------------------|
| UART3_RXD   | P1-21* | I    | UART-3 serial data receive  | Always available |
| UART3_TXD   | P1-61* | О    | UART-3 serial data transmit | Always available |

#### Table 24 UART4 Signals

| Signal Name | Pin #                       | Туре | Description                 | Availability     |
|-------------|-----------------------------|------|-----------------------------|------------------|
| UART4_RXD   | P1-84*<br>P2-93*<br>P2-96*  | I    | UART-4 serial data receive  | Always available |
| UART4_TXD   | P1-86*<br>P2-95*<br>P2-100* | 0    | UART-4 serial data transmit | Always available |
| UART4_CTS_B | P2-89*                      | О    | UART-4 clear to send        | Always available |
| UART4_RTS_B | P2-91*                      | I    | UART-4 request to send      | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

### **4.12 CAN Bus**

UCM-iMX8M-Plus features up-to two CAN bus interfaces. These interfaces support the following key features:

- Full implementation of the CAN version 2.0B
- Compliant with the ISO 11898-1 standard

Please refer to the i.MX8M Plus Reference manual for additional details.

The tables below summarize the CAN interface signals.



Table 25 CAN1 Interface Signals

| Signal Name | Pin #                      | Туре | Description      | Availability     |
|-------------|----------------------------|------|------------------|------------------|
| CAN1_TX     | P1-53*<br>P1-81*<br>P1-70* | О    | CAN transmit pin | Always available |
| CAN1_RX     | P1-51*<br>P1-79*<br>P1-63* | I    | CAN receive pin  | Always available |

#### Table 26 CAN2 Interface Signals

| Signal Name | Pin #                                | Туре | Description      | Availability     |
|-------------|--------------------------------------|------|------------------|------------------|
| CAN2_TX     | P1-21*<br>P1-33*<br>P1-85*           | О    | CAN transmit pin | Always available |
| CAN2_RX     | P1-49*<br>P1-61*<br>P1-96*<br>P1-92* | I    | CAN receive pin  | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

### 4.13 I2C

UCM-iMX8M-Plus features up-to five I2C bus interfaces. The following general features are supported by all I2C bus interfaces:

- Compliant with Philips I2C specification version 2.1
- Supports standard mode (up to 100K bits/s) and fast mode (up to 400K bits/s)
- Multimaster operation
- Master or Slave operation mode

Please refer to the i.MX8M Plus Reference manual for additional details.

# NOTE: I2C2 is the system I2C channel utilized for the following on-board functions: RTC, EEPROM.

The tables below summarize the I2C interface signals.

Table 27 I2C2 Interface Signals

| Signal Name | Pin#  | Type | Description           | Availability     |
|-------------|-------|------|-----------------------|------------------|
| I2C2_SCL    | P1-99 | О    | I2C serial clock line | Always available |
| I2C2_SDA    | P1-97 | IO   | I2C serial data line  | Always available |

#### Table 28 I2C3 Interface Signals

| Signal Name | Pin#                       | Type | Description           | Availability     |
|-------------|----------------------------|------|-----------------------|------------------|
| I2C3_SCL    | P1-94*<br>P2-93*<br>P2-62* | 0    | I2C serial clock line | Always available |
| I2C3_SDA    | P1-91*<br>P2-95*           | Ю    | Always available      | Always available |

#### Table 29 I2C4 Interface Signals

| Signal Name | Pin #  | Туре | Description           | Availability     |
|-------------|--------|------|-----------------------|------------------|
|             | P2-90* |      |                       |                  |
| I2C4_SCL    | P2-89* | О    | I2C serial clock line | Always available |
|             | P2-41* |      |                       |                  |



| Signal Name | Pin #  | Туре | Description      | Availability     |
|-------------|--------|------|------------------|------------------|
|             | P2-99* |      |                  |                  |
|             | P2-91* |      |                  |                  |
| I2C4_SDA    | P2-43* | IO   | Always available | Always available |
|             | P2-97* |      |                  |                  |

#### Table 30 I2C5 Interface Signals

| Signal Name | Pin#    | Туре | Description           | Availability     |
|-------------|---------|------|-----------------------|------------------|
|             | P1-70*  |      |                       |                  |
| I2C5 SCL    | P1-81*  | О    | I2C serial clock line | Always available |
| 12C3_SCL    | P1-100* | U    | 12C Serial Clock line |                  |
|             | P2-68*  |      |                       |                  |
|             | P1-63*  |      |                       |                  |
| I2C5_SDA    | P1-79*  | Ю    | A 1 :1-1-1-           | A 1:1-1-1-       |
|             | P1-96*  |      | Always available      | Always available |
|             | P2-70*  |      |                       |                  |

#### Table 31 I2C6 Interface Signals

| Signal Name | Pin #                                | Туре | Description           | Availability     |
|-------------|--------------------------------------|------|-----------------------|------------------|
| 12C6_SCL    | P1-84*<br>P1-85*<br>P1-87*<br>P2-61* | 0    | I2C serial clock line | Always available |
| 12C6_SDA    | P1-86*<br>P1-89*<br>P1-92*<br>P2-59* | Ю    | Always available      | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

#### 4.14 **ECSPI**

Up-to two SPI interfaces are accessible through the UCM-iMX8M-Plus carrier board interface. The SPI interfaces are derived from i.MX8M Plus integrated synchronous serial interface (eCSPI). Each instance of the eCSPI port can operate as either a master or as an SPI slave. The following features are supported:

- Data rate up to 52 Mbit/s.
- Full-duplex synchronous serial interface.
- Master/Slave configurable.
- Up-to four chip select signals to support multiple peripherals.
- Transfer continuation function allows unlimited length data transfers.
- 32-bit wide by 64-entry FIFO for both transmit and receive data.
- Polarity and phase of the Chip Select (SS) and SPI Clock (SCLK) are configurable.
- Direct Memory Access (DMA) support.

Please refer to the i.MX8M Plus Reference manual for additional details.

The tables below summarize the ECSPI interface signals.

Table 32 ECSPI2 Interface Signals

| Signal Name  | Pin#   | Туре | Description                          | Availability     |
|--------------|--------|------|--------------------------------------|------------------|
|              | P2-89* |      |                                      | Always available |
| ECSPI2_MISO  | P2-90* | I    | SPI-2 Master data in; slave data out |                  |
|              | P2-98* |      |                                      |                  |
| ECSPI2 MOSI  | P1-91* | O    | SPI-2 Master data out; slave data in | Always available |
| ECSI IZ_WOSI | P2-95* | U    | SF1-2 Master data out, slave data in |                  |



| Signal Name   | Pin#    | Туре | Description                            | Availability     |
|---------------|---------|------|----------------------------------------|------------------|
|               | P2-100* |      |                                        |                  |
|               | P1-94*  |      |                                        | Always available |
| ECSPI2_SCLK   | P2-93*  | О    | SPI-2 Master clock out; slave clock in |                  |
|               | P2-96*  |      |                                        |                  |
| ECCDIA CCO    | P2-91*  | O    | SPI-2 Chip select 0                    | Always available |
| ECSPI2_SS0 P2 | P2-94*  | U    | SPI-2 Chip select 0                    |                  |

#### **Table 33 ECSPI3 Interface Signals**

| Signal Name | Pin#   | Туре | Description                            | Availability     |
|-------------|--------|------|----------------------------------------|------------------|
| ECSPI3_MISO | P1-76* | I    | SPI-3 Master data in; slave data out   | Always available |
| ECSPI3_MOSI | P1-72* | О    | SPI-3 Master data out; slave data in   | Always available |
| ECSPI3_SCLK | P1-19* | О    | SPI-3 Master clock out; slave clock in | Always available |
| ECSPI3_SS0  | P1-74* | О    | SPI-3 Chip select 0                    | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

### 4.15 PWM

UCM-iMX8M-Plus features up to four independent PWM output signals. The following key features are supported:

- 16-bit up-counter with clock source selection
- 4 x 16 FIFO to minimize interrupt overhead
- 12-bit prescaler for division of clock
- Sound and melody generation
- Active high or active low configured output
- Interrupts at compare and rollover

Please refer to the i.MX8M Plus Reference manual for additional details.

The table below summarizes the PWM interface signals.

**Table 34 PWM Interface Signals** 

| Signal Name | Pin #   | Туре | Description            | Availability     |  |
|-------------|---------|------|------------------------|------------------|--|
|             | P1-77*  |      |                        |                  |  |
| PWM1_OUT    | P1-96*  | О    | PWM1 functional output | Always available |  |
|             | P1-98*  |      |                        |                  |  |
|             | P1-79*  |      |                        |                  |  |
| PWM2_OUT    | P1-100* | O    | PWM2 functional output | Always available |  |
|             | P2-90*  |      |                        |                  |  |
|             | P1-81*  |      |                        |                  |  |
| PWM3_OUT    | P1-89*  | О    | PWM3 functional output | Always available |  |
|             | P1-91*  |      |                        |                  |  |
| PWM4_OUT    | P1-30*  |      |                        |                  |  |
|             | P1-87*  | О    | PWM4 functional output | Always available |  |
|             | P1-94*  |      |                        |                  |  |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document



### 4.16 JTAG

UCM-iMX8M-Plus enables access to the i.MX8M Plus JTAG port through the carrier board interface.

Please refer to the i.MX8M Plus Reference manual for additional details.

The table below summarizes the JTAG interface signals.

Table 35 JTAG Interface Signals

| Signal Name | Pin # | Туре | Description      | Availability     |
|-------------|-------|------|------------------|------------------|
| JTAG_MOD    | P1-75 | I    | JTAG MODE        | Always available |
| JTAG_nTRST  | P1-63 | I    | Test Reset       | Always available |
| JTAG_TCK    | P1-73 | I    | Test Clock       | Always available |
| JTAG_TDI    | P1-71 | I    | Test Data In     | Always available |
| JTAG_TDO    | P1-67 | 0    | Test Data Out    | Always available |
| JTAG_TMS    | P1-65 | I    | Test Mode Select | Always available |



#### 4.17 **GPIO**

Up-to 79 of the i.MX8M Plus general purpose input/output (GPIO) signals are available through the UCM-iMX8M-Plus carrier board interface. When configured as an output, it is possible to write to an i.MX8M Plus register to control the state driven on the output pin. When configured as an input, it is possible to detect the state of the input by reading the state of an i.MX8M Plus register. In addition, GPIO signals can produce interrupts.

Please refer to the i.MX8M Plus Reference manual for additional details.

The table below summarizes the GPIO interface signals.

Table 36 GPIO Signals

| Signal Name | Pin #   | Туре | Description | Voltage<br>Domain | Always available    |
|-------------|---------|------|-------------|-------------------|---------------------|
| GPIO1_IO0   | P1-59*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO1 IO1   | P1-98*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO1_IO18  | P2-73*  | IO   | GPIO        | RGMII VIO         | Only w/o "E" option |
| GPIO1_IO19  | P2-77*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO20  | P2-78*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO21  | P2-75*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO22  | P2-74*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO23  | P2-81*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO24  | P2-79*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO25  | P2-80*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO26  | P2-86*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO27  | P2-83*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO28  | P2-84*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO1_IO29  | P2-85*  | IO   | GPIO        | RGMII_VIO         | Only w/o "E" option |
| GPIO2_IO0   | P2-68*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO1   | P2-70*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO10  | P2-62*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO12  | P2-92*  | 0    | GPIO        | 3.3V              | Always available    |
| GPIO2_IO13  | P2-96*  | 0    | GPIO        | 3.3V              | Always available    |
| GPIO2_IO14  | P2-100* | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO15  | P2-97*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO16  | P2-99*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO17  | P2-94*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO18  | P2-98*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO19  | P2-51*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO2   | P2-61*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO20  | P2-49*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO3   | P2-59*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO4   | P2-41*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO2_IO5   | P2-43*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO19  | P1-87*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO20  | P1-89*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO21  | P1-100* | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO25  | P1-96*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO26  | P1-70*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO27  | P1-63*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO28  | P1-85*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO3_IO29  | P1-92*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO10  | P2-53*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO11  | P2-55*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO12  | P2-60*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO14  | P2-63*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO15  | P2-65*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO16  | P2-67*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO17  | P1-69*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO19  | P1-60*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO20  | P2-52*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO21  | P2-88*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO22  | P1-53*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO24  | P2-76*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO25  | P1-51*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO26  | P1-33*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO27  | P1-49*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO28  | P1-34*  | IO   | GPIO        | 3.3V              | Always available    |
| GPIO4_IO29  | P1-32*  | IO   | GPIO        | 3.3V              | Always available    |



| Signal Name | Pin#   | Туре | Description | Voltage<br>Domain | Always available |
|-------------|--------|------|-------------|-------------------|------------------|
| GPIO4_IO30  | P1-28* | IO   | GPIO        | 3.3V              | Always available |
| GPIO4_IO31  | P1-38* | IO   | GPIO        | 3.3V              | Always available |
| GPIO4_IO8   | P2-45* | IO   | GPIO        | 3.3V              | Always available |
| GPIO4_IO9   | P2-47* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO0   | P1-36* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO1   | P1-26* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO10  | P2-93* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO11  | P2-95* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO12  | P2-89* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO13  | P2-91* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO18  | P1-94* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO19  | P1-91* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO2   | P1-30* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO20  | P2-90* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO22  | P1-19* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO23  | P1-72* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO24  | P1-76* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO25  | P1-74* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO26  | P1-21* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO27  | P1-61* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO28  | P1-84* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO29  | P1-86* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO3   | P1-81* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO4   | P1-79* | IO   | GPIO        | 3.3V              | Always available |
| GPIO5_IO5   | P1-77* | IO   | GPIO        | 3.3V              | Always available |

NOTE: Pins denoted with "\*" are multifunctional. For additional details please refer to chapter 5 of this document

NOTE: 2.5V or 3.3V power must be supplied via the RGMII\_VIO pin if any of the RGMII\_VIO domain signals are used on the carrier-board



### 5 SYSTEM LOGIC

### 5.1 Power Supply

Table 37 Power signals

| Signal Name | Connector # | Pin#                                                | Туре | Description                                                                                                                                |  |
|-------------|-------------|-----------------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|
| V_SOM       | P1<br>P2    | 11, 27, 43, 57, 69, 83<br>9, 19, 29, 39, 57, 71, 87 | Р    | Main power supply. Connect to a regulated DC supply or Li-Ion battery                                                                      |  |
| VCC_RTC     | P1          | 93                                                  | P    | RTC back-up battery power input. Connect to<br>a 3V coin-cell lithium battery. If RTC back-up<br>is not required, connect this pin to GND. |  |
| GND         | P1          | 4, 10, 20, 40, 54, 64, 78,<br>88                    | P    | Common ground                                                                                                                              |  |
| P2          |             | 10, 16, 22, 28, 34, 40,<br>46, 54, 72, 82           | r    | Common ground                                                                                                                              |  |
| RGMII_VIO   | P1          | 55                                                  | P    | RGMII interface power supply input. This pin<br>must be connected to 2.5V or 3.3V power rail<br>depending on the PHY requirements          |  |

# 5.2 System and Miscellaneous Signals

### 5.2.1 External regulator control and power management

UCM-iMX8M-Plus supports carrier board power supply control by means of two dedicated output signals. Both signals are derived from the i.MX8M Plus SoC. The logic that controls both signals is supplied by the i.MX8M Plus SoC SNVS power rail.

The PMIC\_STBY\_REQ output can be used to signal the carrier board power supply that UCM-iMX8M-Plus is in 'standby' or 'OFF' mode. Utilizing the external regulator control signals enables carrier board power management functionality.

Please refer to the i.MX8M Plus Reference manual for additional details. The table below summarizes the external regulator control signals.

Table 38 External regulator control signals

| Signal Name   | Pin # | Туре | Description                                                         | Availability     |
|---------------|-------|------|---------------------------------------------------------------------|------------------|
| PMIC_STBY_REQ | P1-66 | О    | When the processor enters SUSPEND mode, it will assert this signal. | Always available |
| PMIC_ON_REQ   | P1-68 | О    | Active high power-up request output from i.MX8M Plus SoC.           | Always available |
| PWRBTN        | P2-64 | I    | Pulled-Up Active low ON/OFF signal (designed for an ONOFF switch).  | Always available |

#### 5.3 Reset

SYS\_RST\_PMIC signal is the main system reset input. Driving a valid logic zero invokes a global reset that affects every module on UCM-iMX8M-Plus. Please refer to the i.MX8M Plus Reference manual for additional details.

Table 39 Reset signals

| Signal Name  | Pin # | Type | Description                                                                | Availability     |
|--------------|-------|------|----------------------------------------------------------------------------|------------------|
| SYS_RST_PMIC | P1-2  | I    | Active Low cold reset input signal.<br>Should be used as main system reset | Always available |

# 5.4 Boot Sequence

UCM-iMX8M-Plus boot sequence defines which interface/media is used by UCM-iMX8M-Plus to load and execute the initial software (such as SPL or/and U-boot). UCM-iMX8M-Plus can load initial software from the following interfaces/media:



- The on-board primary boot device (eMMC with pre-flashed boot-loader)
- An external SD card using the SD/SDIO 2 interface

UCM-iMX8M-Plus will query boot devices/interfaces for initial software in the order defined by the active boot sequence. A total of two different boot sequences are supported by UCM-iMX8M-Plus:

- Standard sequence: designed for normal system operation with the on-board primary boot device as the boot media.
- Alternate sequence: designed to allow recovery from an external boot device in case of
  data corruption of the on-board primary boot device. Using the alternate sequence allows
  UCM-iMX8M-Plus to boot from an external SD card, effectively bypassing the onboard
  eMMC

The initial logic value of ALT\_BOOT signal defines which of the supported boot sequences is used by the system.

Table 40 Alternative Boot selection signal

| Signal Name | Pin#  | Туре | Description                                                                                             | Availability        |
|-------------|-------|------|---------------------------------------------------------------------------------------------------------|---------------------|
| ALT_BOOT    | P1-90 | I    | Active high alternate boot sequence select input.  Leave floating or tie low for standard boot sequence | Always<br>available |

#### Table 41 UCM-iMX8M-Plus Boot sequences

| Sequence  | ALT_BOOT        | First                               |  |  |
|-----------|-----------------|-------------------------------------|--|--|
| Standard  | Low or floating | Onboard eMMC (primary boot storage) |  |  |
| Alternate | High            | SD card on SD/SDIO2 interface       |  |  |



# 5.5 Signal Multiplexing Characteristics

Up to 80 of the UCM-iMX8M-Plus carrier board interface pins are multifunctional. Multifunctional pins enable extensive functional flexibility of the UCM-iMX8M-Plus CoM/SoM by allowing usage of a single carrier board interface pin for one of several functions. Up-to 6 functions (MUX modes) are accessible through each multifunctional carrier board interface pin. The multifunctional capabilities of UCM-iMX8M-Plus pins are derived from the i.MX8M Plus SoC control module

NOTE: Pin function selection is controlled by software.

NOTE: Each pin can be used for a single function at a time.

NOTE: Only one pin can be used for each function (in case a function is available on more than one carrier board interface pin).

NOTE: An empty MUX mode is a "RESERVED" function and must not be used.

Table 42 Multifunctional Signals

| Pin # | SoC Pin Name | GPIO       | SAI                                 | ENET1 | SDIO | I2C | UART                    | SPI         | PWM      | CAN     | SPDIF              | Availability |
|-------|--------------|------------|-------------------------------------|-------|------|-----|-------------------------|-------------|----------|---------|--------------------|--------------|
| P1-19 | UART1_RXD    | GPIO5_IO22 |                                     |       |      |     | UART1_RX                | ECSPI3_SCLK |          |         |                    | Always       |
| P1-21 | UART3_RXD    | GPIO5_IO26 |                                     |       |      |     | UART3_RX<br>UART1_CTS_B |             |          | CAN2_TX |                    | Always       |
| P1-26 | SAI3_TXD     | GPIO5_IO1  | SAI3_TXD0<br>SAI5_RXD3              |       |      |     |                         |             |          |         | SPDIF1_EXT<br>_CLK | Always       |
| P1-28 | SAI3_RXD     | GPIO4_IO30 | SAI3_RXD0<br>SAI5_RXD0              |       |      |     | UART2_RTS_B             |             |          |         |                    | Always       |
| P1-30 | SAI3_MCLK    | GPIO5_IO2  | SAI3_MCLK<br>SAI5_MCLK              |       |      |     |                         |             | PWM4_OUT |         | SPDIF1_OU<br>T     | Always       |
| P1-32 | SAI3_RXC     | GPIO4_IO29 | SAI3_RXC<br>SAI5_RXC                |       |      |     | UART2_CTS_B             |             |          |         |                    | Always       |
| P1-33 | SAI2_TXD0    | GPIO4_IO26 | SAI5_TXD3                           |       |      |     |                         |             |          | CAN2_TX |                    | Always       |
| P1-34 | SAI3_RXFS    | GPIO4_IO28 | SAI3_RXFS<br>SAI3_RXD1              |       |      |     |                         |             |          |         | SPDIF1_IN          | Always       |
| P1-36 | SAI3_TXC     | GPIO5_IO0  | SAI3_TXC<br>SAI5_RXD2               |       |      |     | UART2_TX                |             |          |         |                    | Always       |
| P1-38 | SAI3_TXFS    | GPIO4_IO31 | SAI3_TXFX<br>SAI5_RXD1<br>SAI3_TXD1 |       |      |     | UART2_RX                |             |          |         |                    | Always       |
| P1-49 | SAI2_MCLK    | GPIO4_IO27 | SAI5_MCLK<br>SAI3_MCLK              |       |      |     |                         |             |          | CAN2_RX |                    | Always       |



| P1-51  | SAI2_TXC      | GPIO4_IO25 | SAI5_TXD2 |                        |                 |          |                          |             |          | CAN1_RX |                    | Always |
|--------|---------------|------------|-----------|------------------------|-----------------|----------|--------------------------|-------------|----------|---------|--------------------|--------|
| P1-53  | SAI2_RXC      | GPIO4_IO22 | SAI5_TXC  |                        |                 |          | UART1_RXD                |             |          | CAN1_TX |                    | Always |
| P1-59  | GPIO1_IO00    | GPIO1_IO0  | _         |                        |                 |          | _                        |             |          | _       |                    | Always |
| P1-60  | SAI1_TXD7     | GPIO4_IO19 |           |                        |                 |          |                          |             |          |         |                    | Always |
| P1-61  | UART3_TXD     | GPIO5_IO27 |           |                        |                 |          | UART3_TXD<br>UART1_RTS_B |             |          | CAN2_RX |                    | Always |
| P1-63  | HDMI_DDC_SDA  | GPIO3_IO27 |           |                        |                 | I2C5_SDA |                          |             |          | CAN1_RX |                    | Always |
| P1-70  | HDMI_DDC_SCL  | GPIO3_IO26 |           |                        |                 | I2C5_SCL |                          |             |          | CAN1_TX |                    | Always |
| P1-72  | UART1_TXD     | GPIO5_IO23 |           |                        |                 |          | UART1_TXD                | ECSPI3_MOSI |          |         |                    | Always |
| P1-74  | UART2_TXD     | GPIO5_IO25 |           |                        |                 |          | UART2_TXD                | ECSPI3_SS0  |          |         |                    | Always |
| P1-76  | UART2_RXD     | GPIO5_IO24 |           |                        |                 |          | UART2_RXD                | ECSPI3_MISO |          |         |                    | Always |
| P1-77  | SPDIF_EXT_CLK | GPIO5_IO5  |           |                        |                 |          |                          |             | PWM1_OUT |         | SPDIF1_EXT<br>_CLK | Always |
| P1-79  | SPDIF_RX      | GPIO5_IO4  |           |                        |                 | I2C5_SDA |                          |             | PWM2_OUT | CAN1_RX | SPDIF1_IN          | Always |
| P1-81  | SPDIF_TX      | GPIO5_IO3  |           |                        |                 | I2C5_SCL |                          |             | PWM3_OUT | CAN1_TX | SPDIF1_OU<br>T     | Always |
| P1-84  | UART4_RXD     | GPIO5_IO28 |           |                        |                 | I2C6_SCL | UART4_RXD<br>UART2_CTS_B |             |          |         |                    | Always |
| P1-85  | HDMI_CEC      | GPIO3_IO28 |           |                        |                 | I2C6_SCL |                          |             |          | CAN2_TX |                    |        |
| P1-86  | UART4_TXD     | GPIO5_IO29 |           |                        |                 | I2C6_SDA | UART4_TXD<br>UART2_RTS_B |             |          |         |                    | Always |
| P1-87  | SAI5_RXFS     | GPIO3_IO19 | SAI5_RXFS |                        |                 | I2C6_SCL |                          |             | PWM4_OUT |         |                    | Always |
| P1-89  | SAI5_RXC      | GPIO3_IO20 | SAI5_RXC  |                        |                 | I2C6_SDA |                          |             | PWM3_OUT |         |                    | Always |
| P1-91  | I2C3_SDA      | GPIO5_IO19 |           |                        |                 | I2C3_SDA |                          | ECSPI2_MOSI | PWM3_OUT |         |                    | Always |
| P1-92  | HDMI_HPD      | GPIO3_IO29 |           |                        |                 | I2C6_SDA |                          |             |          | CAN2_RX |                    | Always |
| P1-94  | I2C3_SCL      | GPIO5_IO18 |           |                        |                 | I2C3_SCL |                          | ECSPI2_SCLK | PWM4_OUT |         |                    | Always |
| P1-96  | SAI5_MCLK     | GPIO3_IO25 | SAI5_MCLK |                        |                 | I2C5_SDA |                          |             | PWM1_OUT | CAN2_RX |                    | Always |
| P1-98  | GPIO1_IO01    | GPIO1_IO1  |           |                        |                 |          |                          |             | PWM1_OUT |         |                    | Always |
| P1-100 | SAI5_RXD0     | GPIO3_IO21 | SAI5_RXD0 |                        |                 | I2C5_SCL |                          |             | PWM2_OUT |         |                    | Always |
| P2-41  | SD1_DATA2     | GPIO2_IO4  |           | ENET1_RGMII_RD0        | SD1_DATA2       | I2C4_SCL | UART2_TXD                |             |          |         |                    | Always |
| P2-43  | SD1_DATA3     | GPIO2_IO5  |           | ENET1_RGMII_RD1        | SD1_DATA3       | I2C4_SDA | UART2_RXD                |             |          |         |                    | Always |
| P2-45  | SAI1_RXD6     | GPIO4_IO8  | -         | ENET1_RGMII_RD2        |                 |          |                          |             |          |         |                    | Always |
| P2-47  | SAI1_RXD7     | GPIO4_IO9  |           | ENET1_RGMII_RD3        |                 |          |                          |             |          |         |                    | Always |
| P2-49  | SD2_WP        | GPIO2_IO20 |           |                        | SD2_WP          |          |                          |             |          |         |                    | Always |
| P2-51  | SD2_RESET_B   | GPIO2_IO19 |           |                        | SD2_RESET<br>_B |          |                          |             |          |         |                    | Always |
| P2-52  | SAI1_MCLK     | GPIO4_IO20 | SAI5_MCLK |                        |                 |          |                          |             |          |         |                    | Always |
| P2-53  | SAI1_TXFS     | GPIO4_IO10 | SAI5_TXFS | ENET1_RGMII_RX_<br>CTL |                 |          | _                        |             |          |         |                    | Always |
| P2-55  | SAI1_TXC      | GPIO4_IO11 | SAI5_TXC  | ENET1_RGMII_RXC        |                 |          | _                        |             |          | -       |                    | Always |



| P2-59  | SD1_DATA1   | GPIO2_IO3  |           | ENET1_RGMII_TD0        | SD1_DATA1       | I2C6_SDA | UART1_CTS_B |             |          |                | Always  |
|--------|-------------|------------|-----------|------------------------|-----------------|----------|-------------|-------------|----------|----------------|---------|
| P2-60  | SAI1_TXD0   | GPIO4_IO12 | SAI5_TXD0 | ENET1_RGMII_TD0        |                 |          |             |             |          |                | Always  |
| P2-61  | SD1_DATA0   | GPIO2_IO2  | _         | ENET1_RGMII_TD1        | SD1_DATA0       | I2C6_SCL | UART1_RTS_B |             |          |                | Always  |
| P2-62  | SD1_RESET_B | GPIO2_IO10 |           |                        | SD1_RESET<br>_B | I2C3_SCL | UART3_RTS_B |             |          |                | Always  |
| P2-63  | SAI1_TXD2   | GPIO4_IO14 | SAI5_TXD2 | ENET1_RGMII_TD2        |                 |          |             |             |          |                | Always  |
| P2-65  | SAI1_TXD3   | GPIO4_IO15 | SAI5_TXD3 | ENET1_RGMII_TD3        |                 |          |             |             |          |                | Always  |
| P2-67  | SAI1_TXD4   | GPIO4_IO16 |           | ENET1_RGMII_TX_<br>CTL |                 |          |             |             |          |                | Always  |
| P2-68  | SD1_CLK     | GPIO2_IO0  |           | ENET1_MDC              | SD1_CLK         | I2C5_SCL | UART1_TXD   |             |          |                | Always  |
| P2-69  | SAI1_TXD5   | GPIO4_IO17 |           | ENET1_RGMII_TXC        |                 |          |             |             |          |                | Always  |
| P2-70  | SD1_CMD     | GPIO2_IO1  |           | ENET1_MDIO             | SD1_CMD         | I2C5_SDA | UART1_RXD   |             |          |                | Always  |
| P2-73  | ENET_TD3    | GPIO1_IO18 |           |                        |                 |          |             |             |          |                | NOT "E" |
| P2-74  | ENET_TX_CTL | GPIO1_IO22 |           |                        |                 |          |             |             |          | SPDIF1_OU<br>T | NOT "E" |
| P2-75  | ENET_TD0    | GPIO1_IO21 |           |                        |                 |          |             |             |          |                | NOT "E" |
| P2-76  | SAI2_TXFS   | GPIO4_IO24 | SAI5_TXD1 |                        |                 |          | UART1_CTS_B |             |          |                | Always  |
| P2-77  | ENET_TD2    | GPIO1 IO19 | _         |                        |                 |          |             |             |          |                | NOT "E" |
| P2-78  | ENET_TD1    | GPIO1 IO20 |           |                        |                 |          |             |             |          |                | NOT "E" |
| P2-79  | ENET_RX_CTL | GPIO1_IO24 | SAI7_TXFS |                        |                 |          |             |             |          |                | NOT "E" |
| P2-80  | ENET_RXC    | GPIO1_IO25 | SAI7 TXC  |                        |                 |          |             |             |          |                | NOT "E" |
| P2-81  | ENET_TXC    | GPIO1_IO23 | SAI7_TXD0 |                        |                 |          |             |             |          |                | NOT "E" |
| P2-83  | ENET_RD1    | GPIO1_IO27 | SAI7_RXFS |                        |                 |          |             |             |          |                | NOT "E" |
| P2-84  | ENET_RD2    | GPIO1_IO28 | SAI7_RXC  |                        |                 |          |             |             |          |                | NOT "E" |
| P2-85  | ENET_RD3    | GPIO1_IO29 | SAI7_MCLK |                        |                 |          |             |             |          | SPDIF1_IN      | NOT "E" |
| P2-86  | ENET_RD0    | GPIO1_IO26 | SAI7_RXD0 |                        |                 |          |             |             |          |                | NOT "E" |
| P2-88  | SAI2_RXFS   | GPIO4_IO21 | SAI5_TXFS |                        |                 |          | UART1_TX    |             |          |                | Always  |
| P2-89  | ECSPI2_MISO | GPIO5_IO12 | SAI7_MCLK |                        |                 | I2C4_SCL | UART4_CTS_B | ECSPI2_MISO |          |                | Always  |
| P2-90  | I2C4_SCL    | GPIO5_IO20 |           |                        |                 | I2C4_SCL |             | ECSPI2_MISO | PWM2_OUT |                | Always  |
| P2-91  | ECSPI2_SS0  | GPIO5_IO13 |           |                        |                 | I2C4_SDA | UART4_RTS_B | ECSPI2_SS0  |          |                | Always  |
| P2-92  | SD2_CD_B    | GPIO2_IO12 |           |                        | SD2_CD_B        |          |             |             |          |                | Always  |
| P2-93  | ECSPI2_SCLK | GPIO5_IO10 | SAI7_TXC  |                        |                 | I2C3_SCL | UART4_RXD   | ECSPI2_SCLK |          |                | Always  |
| P2-94  | SD2_DATA2   | GPIO2_IO17 |           |                        | SD2_DATA2       |          |             | ECSPI2_SS0  |          | SPDIF1_OU<br>T | Always  |
| P2-95  | ECSPI2_MOSI | GPIO5_IO11 | SAI7_TXD0 |                        |                 | I2C3_SDA | UART4_TXD   | ECSPI2_MOSI |          |                | Always  |
| P2-96  | SD2_CLK     | GPIO2_IO13 |           |                        | SD2_CLK         |          | UART4_RXD   | ECSPI2_SCLK |          |                | Always  |
| P2-97  | SD2_DATA0   | GPIO2_IO15 |           |                        | SD2_DATA0       | I2C4_SDA | UART2_RXD   |             |          |                | Always  |
| P2-98  | SD2_DATA3   | GPIO2_IO18 |           |                        | SD2_DATA3       | ·        |             | ECSPI2_MISO |          | SPDIF1_IN      | Always  |
| P2-99  | SD2_DATA1   | GPIO2_IO16 |           |                        | SD2_DATA1       | I2C4_SCL | UART2_TXD   |             |          |                | Always  |
| P2-100 | SD2_CMD     | GPIO2_IO14 |           |                        | SD2_CMD         |          | UART4_TXD   | ECSPI2_MOSI |          |                | Always  |



#### 5.6 RTC

UCM-iMX8M-Plus features an on-board ultra-low-power AM1805 real time clock (RTC). The RTC is connected to the i.MX8M SoC using I2C2 interface at address 0xD2/D3.

Back-up power supply is required in order to keep the RTC running and maintain clock and time information when main supply is not present.

For more information about UCM-iMX8M-Plus RTC please refer to the AM1805 datasheet.

### 5.7 LED

UCM-iMX8M-Plus features a single general purpose green LED controlled by GPIO1\_IO[12] signal of the i.MX8M Plus. The LED is ON when GPIO1\_IO[12] is logic LOW.

# 5.8 Reserved Signals

The following UCM-iMX8M-Plus signals are reserved and must be left unconnected.

Table 43 Reserved Signals

| Connector # | Pin# |
|-------------|------|
| P1          | 95   |
| P2          | 66   |



# **6 CARRIER BOARD INTERFACE**

The UCM-iMX8M-Plus CoM/SoM carrier board interface uses 2 x 100 Pin carrier board connectors. The SoM pinout is detailed in the table below.

## **6.1** Connectors Pinout

Table 44 Connector P1

| Table 44 | COMMECTOR F 1            |                |         |                      |      |
|----------|--------------------------|----------------|---------|----------------------|------|
| Pin #    | UCM-iMX8M-Plus           | Ref.           | Pin #   | UCM-iMX8M-Plus       | Ref. |
| F111#    | Signal Name              | Nel.           | F III # | Signal Name          | Kei. |
| 2        | SYS RST PMIC             |                | 1       | USB2 VBUS            |      |
| 4        | GND                      |                | 3       | USB2_DP              |      |
| 6        | USB1_RX_P                |                | 5       | USB2_DN              |      |
| 8        | USB1_RX_N                |                | 7       | USB2_RX_P            |      |
| 10       | GND                      |                | 9       | USB2_RX_N            |      |
| 12       | USB1_DP                  | <del>-  </del> | 11      | V_SOM                |      |
| 14       | USB1_DN                  |                | 13      | USB2_TX_P            |      |
|          |                          |                |         |                      |      |
| 16       | USB1_TX_P                |                | 15      | USB2_TX_N            |      |
| 18       | USB1_TX_N                |                | 17      | RESERVED             |      |
| 20       | CND                      |                | 10      | UART1_RXD            |      |
| 20       | GND                      |                | 19      | ECSPI3_SCLK          |      |
|          |                          |                |         | GPIO5_IO22           |      |
|          |                          |                |         | UART3_RXD            |      |
| 22       | RESERVED                 |                | 21      | UART1_CTS_B          |      |
|          |                          |                |         | CAN2_TX              |      |
|          |                          |                |         | GPIO5_IO26           |      |
| 24       | USB1_VBUS                |                | 23      | HDMI_TXCP            |      |
| _        | SAI3_TXD0                |                |         |                      |      |
| 26       | SAI5_RXD3                |                | 25      | HDMI_TXCN            |      |
|          | GPIO5_IO1                |                |         |                      |      |
|          | SAI3_RXD0                |                |         |                      |      |
|          | SAI5_RXD0                |                |         |                      |      |
| 28       | UART2_RTS_B              |                | 27      | V_SOM                |      |
|          | UART2_RTS_B              |                |         |                      |      |
|          | GPIO4_IO30               |                |         |                      |      |
|          | SAI3_MCLK                |                |         |                      |      |
| 30       | SAI5_MCLK                |                | 29      | HDMI_TX0P            |      |
| 30       | PWM4_OUT                 |                | 29      | IIDWI_IXOI           |      |
|          | GPIO5_IO2                |                |         |                      |      |
|          | SAI3_RXC                 |                |         |                      |      |
| 32       | SAI5_RXC                 |                | 31      | HDMI_TX0N            |      |
| 32       | UART2_CTS_B              |                | 31      | HDMI_1X0N            |      |
|          | GPIO4_IO29               |                |         |                      |      |
|          | SAI3_RXFS                |                |         | CAIS TVD2            |      |
| 34       | SAI5_RXFX                |                | 33      | SAI5_TXD3<br>CAN2_TX |      |
| 34       | SAI3_RXD1                |                | 33      | <del>-</del>         |      |
|          | GPIO4_IO28               |                |         | GPIO4_IO26           |      |
|          | SAI3_TXC                 |                |         |                      |      |
| 26       | SAI5_RXD2                |                | 25      | EADC N UDD           |      |
| 36       | UART2_TXD                |                | 35      | EARC_N_HPD           |      |
|          | GPIO5_IO0                |                |         |                      |      |
|          | SAI3_TXFS                |                |         |                      |      |
|          | SAI5_RXD1                |                |         |                      |      |
| 38       | SAI3_TXD1                |                | 37      | EARC_P_UTIL          |      |
|          | UART2_RXD                |                |         |                      |      |
|          | GPIO4_IO31               |                |         |                      |      |
| 40       | GND                      |                | 39      | HDMI_TX1P            |      |
| 42       | LVDS0_D0_P               |                | 41      | HDMI_TX1N            |      |
| 44       | LVDS0_D0_N               |                | 43      | V_SOM                |      |
| 46       | LVDS0_D1_P               | +              | 45      | HDMI_TX2P            |      |
| 48       | LVDS0_D1_1<br>LVDS0_D1_N |                | 47      | HDMI_TX2N            |      |
| 70       | L A DOO_DI_IA            | +              | 7/      | SAI3_MCLK            |      |
| 50       | LVDS0_D2_P               |                | 49      | CAN2_RX              |      |
| 30       | L V D3U_D2_P             |                | 49      |                      |      |
|          |                          |                |         | GPIO4_IO27           | _    |
| 52       | LVDC0 D2 M               |                | 51      | SAI5_TXD2            |      |
| 52       | LVDS0_D2_N               |                | 51      | CAN1_RX              |      |
|          |                          |                |         | GPIO4_IO25           |      |



|          |               |   |            |            | SAI5_TXC         |  |
|----------|---------------|---|------------|------------|------------------|--|
| 5.4      | GND           |   |            | 52         | UART1_RXD        |  |
| 54       | GND           |   |            | 53         | CAN1_TX          |  |
|          |               |   |            |            | GPIO4_IO22       |  |
| 56       | LVDS0_D3_P    |   | i F        | 55         | PHY 2P5          |  |
| 58       | LVDS0_D3_I    |   | 1 +        | 57         | V SOM            |  |
|          |               |   | <b>-</b>   |            | _                |  |
| 60       | GPIO4_IO19    |   | . L        | 59         | GPIO1_IO00       |  |
|          |               |   |            |            | UART3_TXD        |  |
| 62       | AVDD33_ETH    |   |            | 61         | UART1_RTS_B      |  |
| 02       | AVDD35_E1H    |   |            | 01         | CAN2_RX          |  |
|          |               |   |            |            | GPIO5_IO27       |  |
|          |               |   | 1          |            | HDMI_DDC_SDA     |  |
|          |               |   |            |            | I2C5_SDA         |  |
| 64       | GND           |   |            | 63         | CAN1_RX          |  |
|          |               |   |            |            | _                |  |
|          |               |   | 4 L        |            | GPIO3_IO27       |  |
| 66       | PMIC_STBY_REQ |   | L          | 65         | JTAG_TMS         |  |
| 68       | PMIC_ON_REQ   |   |            | 67         | JTAG_TDO         |  |
|          | HDMI_DDC_SCL  |   |            |            |                  |  |
| 70       | I2C5_SCL      |   |            | 60         | W GOM            |  |
| 70       | CAN1_TX       |   |            | 69         | V_SOM            |  |
|          | GPIO3_IO26    |   |            |            |                  |  |
|          |               |   | 1 H        |            |                  |  |
| 72       | UART1_TXD     | 1 |            | 71         | ITAC TO          |  |
| 72       | ECSPI3_MOSI   |   |            | 71         | JTAG_TDI         |  |
|          | GPIO5_IO23    |   | <b>↓</b>   |            |                  |  |
|          | UART2_TXD     |   |            |            |                  |  |
| 74       | ECSPI3_SS0    |   |            | 73         | JTAG_TCK         |  |
|          | GPIO5_IO25    | 1 |            |            |                  |  |
|          | UART2 RXD     |   |            |            |                  |  |
| 76       | ECSPI3_MISO   |   |            | 75         | JTAG_MOD         |  |
| , 0      | GPIO5_IO24    |   |            | , 0        | V1110_1110D      |  |
|          | GI 103_1024   |   | 1 H        |            | SPDIF_EXT_CLK    |  |
| 70       | CND           |   |            | 77         |                  |  |
| 78       | GND           |   |            | 77         | PWM1_OUT         |  |
|          |               |   | 1 L        |            | GPIO5_IO5        |  |
|          |               |   |            |            | SPDIF_RX         |  |
|          | LVDS0_CLK_P   |   |            |            | I2C5_SDA         |  |
| 80       |               |   |            | 79         | PWM2_OUT         |  |
|          |               |   |            |            | CAN1_RX          |  |
|          |               |   |            |            | GPIO5_IO4        |  |
|          |               |   | 1 H        |            | SPDIF TX         |  |
|          |               |   |            |            |                  |  |
|          |               |   |            |            | I2C5_SCL         |  |
| 82       | LVDS0_CLK_N   |   |            | 81         | PWM3_OUT         |  |
|          |               |   |            |            | CAN1_TX          |  |
|          |               |   |            |            | GPIO5_IO3        |  |
|          | UART4_RXD     |   |            |            |                  |  |
| 0.4      | I2C6_SCL      |   |            | 0.0        | ** ***           |  |
| 84       | UART2 CTS B   |   | 83         | V_SOM      |                  |  |
|          | GPIO5_IO28    |   |            |            |                  |  |
|          | _             |   | 1 H        |            | HDMI CEC         |  |
|          | UART4_TXD     |   |            |            | HDMI_CEC         |  |
| 86       | I2C6_SDA      |   |            | 85         | I2C6_SCL         |  |
|          | UART2_RTS_B   |   |            |            | CAN2_TX          |  |
|          | GPIO5_IO29    |   | 1 L        |            | GPIO3_IO28       |  |
|          |               |   |            |            | SAI5_RXFS        |  |
| 88       | GND           |   |            | 87         | I2C6_SCL         |  |
| 00       | GND           |   |            | 07         | PWM4_OUT         |  |
|          |               |   |            |            | GPIO3_IO19       |  |
|          |               | 1 | 1          |            | SAI5_RXC         |  |
|          |               |   |            |            | I2C6_SDA         |  |
| 90       | ALT_BOOT      | 1 |            | 89         | PWM3_OUT         |  |
|          |               | 1 |            |            | GPIO3 IO20       |  |
| <u> </u> | TIDIA IID     | 1 | <b>∤</b> ⊢ | -          | _                |  |
|          | HDMI_HPD      | 1 |            |            | I2C3_SDA         |  |
| 92       | I2C6_SDA      |   |            | 91         | ECSPI2_MOSI      |  |
| '-       | CAN2_RX       |   |            | / <b>1</b> | PWM3_OUT         |  |
|          | GPIO3_IO29    |   | <u> </u>   |            | GPIO5_IO19       |  |
|          | I2C3_SCL      | 1 |            |            |                  |  |
| 0.4      | ECSPI2_SCLK   |   |            | 02         | NGC PEC          |  |
| 94       | PWM4_OUT      |   |            | 93         | VCC_RTC          |  |
|          | GPIO5_IO18    |   |            |            |                  |  |
|          | SAI5_MCLK     |   | 1          |            |                  |  |
|          | _             |   |            |            |                  |  |
| 0.0      | I2C5_SDA      | 1 |            | 0.5        | OCDI DOOT EN CDC |  |
| 96       | PWM1_OUT      | 1 |            | 95         | QSPI_BOOT_EN_3P3 |  |
|          | CAN2_RX       |   |            |            |                  |  |
|          | GPIO3_IO25    |   | 1 L        |            |                  |  |
| 98       | PWM1_OUT      | 1 |            | 97         | SAS INC SDV      |  |
| 90       | GPIO1_IO1     |   |            | 71         | SYS_I2C_SDA      |  |
|          |               |   |            |            |                  |  |



| 100 | SAI5_RXD0<br>I2C5_SCL<br>PWM2_OUT | 99 | SYS_I2C_SCL |  |
|-----|-----------------------------------|----|-------------|--|
|     | GPIO3 IO21                        |    |             |  |

#### Table 45 Connector P2

| Pin # | UCM-iMX8M-Plus<br>Signal Name | Ref.     |   | Pin # | UCM-iMX8M-Plus<br>Signal Name | Ref.     |
|-------|-------------------------------|----------|---|-------|-------------------------------|----------|
| 2     | MIPI CSI1 CLK N               |          |   | 1     | MIDL DOLL DO M                |          |
|       |                               | -        |   | 1     | MIPI_DSI1_D0_N                | -        |
| 4     | MIPI_CSI1_CLK_P               |          |   | 3     | MIPI_DSI1_D0_P                |          |
| 6     | MIPI_CSI1_D0_N                |          |   | 5     | MIPI_DSI1_D2_N                |          |
| 8     | MIPI_CSI1_D0_P                |          |   | 7     | MIPI_DSI1_D2_P                |          |
| 10    | GND                           |          |   | 9     | V_SOM                         |          |
| 12    | MIPI_CSI2_CLK_N               |          |   | 11    | MIPI_DSI1_D3_N                |          |
| 14    | MIPI_CSI2_CLK_P               |          |   | 13    | MIPI_DSI1_D3_P                |          |
| 16    | GND                           |          |   | 15    | MIPI_DSI1_D1_N                |          |
| 18    | MIPI_CSI2_D0_N                |          |   | 17    | MIPI_DSI1_D1_P                |          |
| 20    | MIPI CSI2 D0 P                |          |   | 19    | V_SOM                         |          |
| 22    | GND                           |          |   | 21    | MIPI_DSI1_CLK_N               | -        |
|       |                               |          |   |       |                               |          |
| 24    | MIPI_CSI2_D1_N                |          |   | 23    | MIPI_DSI1_CLK_P               |          |
| 26    | MIPI_CSI2_D1_P                |          |   | 25    | MIPI_CSI1_D2_N                |          |
| 28    | GND                           |          |   | 27    | MIPI_CSI1_D2_P                |          |
| 30    | PCIE_RXN_N                    |          |   | 29    | V_SOM                         |          |
| 32    | PCIE_RXN_P                    |          |   | 31    | MIPI_CSI1_D1_N                |          |
| 34    | GND                           |          |   | 33    | MIPI_CSI1_D1_P                |          |
| 36    | PCIE_TXN_N                    |          |   | 35    | MIPI_CSI1_D3_N                |          |
| 38    | PCIE_TXN_P                    |          |   | 37    | MIPI_CSI1_D3_P                |          |
| 40    | GND                           |          |   | 39    | V_SOM                         |          |
|       | 0.7.2                         |          |   |       | SD1_DATA2                     |          |
|       |                               |          |   |       | I2C4_SCL                      |          |
| 42    | PCIE_REF_CLKP                 |          |   | 41    | UART2 TXD                     |          |
| 42    | FCIE_KET_CLKF                 |          |   | 41    | ENET1_RGMII_RD0               |          |
|       |                               |          |   |       |                               |          |
|       |                               | -        |   | -     | GPIO2_IO4                     | -        |
|       |                               |          |   |       | SD1_DATA3                     |          |
|       | now her army                  |          |   |       | I2C4_SDA                      |          |
| 44    | PCIE_REF_CLKN                 |          |   | 43    | UART2_RXD                     |          |
|       |                               |          |   |       | ENET1_RGMII_RD1               |          |
|       |                               |          |   |       | GPIO2_IO5                     |          |
| 46    | GND                           |          |   | 45    | ENET1_RGMII_RD2               |          |
| 10    |                               |          |   | .5    | GPIO4_IO8                     |          |
| 48    | MIPI_CSI2_D2_N                |          |   | 47    | ENET1_RGMII_RD3               |          |
| 46    |                               |          |   | 47    | GPIO4_IO9                     |          |
| 50    | MIDL CSI2 D2 D                |          |   | 49    | SD2_WP                        |          |
| 30    | MIPI_CSI2_D2_P                |          |   | 49    | GPIO2_IO20                    |          |
| 52    | SAI5_MCLK                     |          |   | 1     | SD2_RESET_B                   |          |
| 52    | GPIO4_IO20                    |          |   | 51    | GPIO2_IO19                    |          |
|       | _                             |          |   |       | SAI5_TXFS                     |          |
| 54    | GND                           |          |   | 53    | ENET1_RGMII_RX_CTL            |          |
|       |                               |          |   |       | GPIO4 IO10                    |          |
|       |                               |          |   |       | SAI5 TXC                      |          |
| 56    | MIPI_CSI2_D3_N                |          |   | 55    | ENET1_RGMII_RXC               |          |
| 50    | WIII 1_0512_B3_1\             |          |   |       | GPIO4 IO11                    |          |
| 58    | MIPI CSI2 D3 P                | -        |   | 57    | V_SOM                         |          |
| 36    | WIII I_C312_D3_1              | -        |   | 31    | SD1 DATA1                     |          |
|       | SAI5 TXD0                     |          |   |       | I2C6 SDA                      |          |
| 60    | SAIS_1 XD0<br>ENET1_RGMII_TD0 |          |   | 59    | UART1_CTS_B                   |          |
| 60    |                               |          |   | 39    |                               |          |
|       | GPIO4_IO12                    |          |   |       | ENET1_RGMII_TD0               |          |
|       | CD1 DECEM D                   | -        | l |       | GPIO2_IO3                     | 1        |
|       | SD1_RESET_B                   |          |   |       | SD1_DATA0                     |          |
|       | I2C3_SCL                      |          |   |       | I2C6_SCL                      |          |
| 62    | UART3_RTS_B                   |          |   | 61    | UART1_RTS_B                   |          |
|       | GPIO2_IO10                    |          |   |       | ENET1_RGMII_TD1               | 1        |
|       |                               |          |   |       | GPIO2_IO2                     | 1        |
|       |                               |          |   |       | SAI5_TXD2                     |          |
| 64    | PWRBTN                        |          |   | 63    | ENET1_RGMII_TD2               |          |
|       |                               |          |   |       | GPIO4_IO14                    |          |
|       |                               |          |   |       | SAI5_TXD3                     |          |
| 66    | POR_B_3P3                     |          |   | 65    | ENET1_RGMII_TD3               |          |
|       |                               | <u> </u> |   |       | GPIO4_IO15                    | <u> </u> |
|       |                               |          |   |       |                               |          |



|     |                                              | ,        |           |                                                |                                  |   |
|-----|----------------------------------------------|----------|-----------|------------------------------------------------|----------------------------------|---|
| 68  | SD1_CLK<br>12C5_SCL<br>UART1_TXD<br>ENET_MDC |          |           | 67                                             | ENET1_RGMII_TX_CTL<br>GPIO4_IO16 |   |
|     | GPIO2_IO0                                    |          |           |                                                |                                  |   |
|     | SD1_CMD<br>I2C5_SDA                          |          |           |                                                |                                  |   |
| 70  | UART1_RXD<br>ENET_MDIO                       |          |           | 69                                             | ENET1_RGMII_TXC<br>GPIO4_IO17    |   |
|     | GPIO2_IO1                                    |          |           |                                                |                                  |   |
| 72  | GND                                          |          | 1         | 71                                             | V_SOM                            |   |
|     | ETHO_MDI0P                                   |          | 1         | ,,,                                            | ETHO_MDION                       |   |
| 74  | ENET_TX_CTL<br>GPIO1_IO22                    |          |           | 73                                             | ENET_TD3 GPIO1 IO18              |   |
|     | SAI5_TXD1                                    |          | 1         |                                                | ETH0_LINK-LED_1000               |   |
| 76  | UART1_CTS_B<br>GPIO4_IO24                    |          |           | 75                                             | ENET_TD0<br>GPIO1_IO21           |   |
|     | ETH0_MDI1P                                   |          | 1         |                                                | ENET_TD2                         |   |
| 78  | ENET_TD1<br>GPIO1_IO20                       |          |           | 77                                             | GPIO1_IO19                       |   |
|     | ETH0_MDI1N                                   |          |           |                                                | ETH0_MDI2P                       |   |
|     | ENET RXC                                     |          |           |                                                | ENET_RX_CTL                      |   |
| 80  | _                                            |          |           | 79                                             |                                  |   |
|     | SAI7_TXC                                     |          |           |                                                | SAI7_TX_SYNC                     |   |
|     | GPIO1_IO25                                   | _IO25    |           | GPIO1_IO24                                     |                                  |   |
|     |                                              |          |           |                                                | ETH0_MDI2N                       |   |
| 82  | GND                                          |          |           | 81                                             | ENET_TXC                         |   |
| 82  | GND                                          | 81       | SAI7_TXD0 |                                                |                                  |   |
|     |                                              |          |           |                                                | GPIO1_IO23                       |   |
|     | ETH0_MDI3P                                   |          | 1         |                                                | ETHO LED ACT                     |   |
|     | ENET_RD2                                     |          |           |                                                | ENET_RD1                         |   |
| 84  |                                              |          |           | 83                                             | _                                |   |
|     | SAI7_RXC                                     |          |           |                                                | SAI7_RXFS                        |   |
|     | GPIO1_IO28                                   |          | 1         |                                                | GPIO1_IO27                       |   |
|     | ETH0_LINK-LED_10_100                         |          |           |                                                | ETH0_MDI3N                       |   |
| 0,4 | ENET_RD0                                     |          |           | 05                                             | ENET_RD3                         |   |
| 86  | SAI7_RXD0                                    |          |           | 85                                             | SAI7_MCLK                        |   |
|     | GPIO1_IO26                                   |          |           |                                                | GPIO1_IO29                       |   |
|     | SAI5_TXFS                                    |          | 1         |                                                |                                  |   |
|     | SAIS_TXIS<br>SAIS_TXD1                       |          |           |                                                |                                  |   |
| 88  | UART1_TXD                                    |          |           | 87                                             | V_SOM                            |   |
|     | GPIO4_IO21                                   |          |           |                                                |                                  |   |
|     |                                              |          | 1         |                                                | ECCDIO MIGO                      |   |
|     | I2C4_SCL                                     |          |           |                                                | ECSPI2_MISO                      |   |
|     | ECSPI2_MISO                                  |          |           | 0.5                                            | SAI7_MCLK                        |   |
| 90  | PWM2_OUT                                     |          |           | 89                                             | I2C4_SCL                         |   |
|     | PCIE_CLKREQ_B                                |          |           |                                                | UART4_CTS_B                      |   |
|     | GPIO5_IO20                                   |          | 1         |                                                | GPIO5_IO12                       |   |
|     |                                              |          |           |                                                | ECSPI2_SS0                       |   |
| 62  | SD2_CD_B                                     |          |           | 0.1                                            | I2C4_SDA                         |   |
| 92  | GPIO2_IO12                                   |          |           | 91                                             | UART4_RTS_B                      |   |
|     |                                              |          |           |                                                | GPIO5_IO13                       |   |
|     |                                              |          | 1         |                                                | ECSPI2_SCLK                      |   |
|     | SD2 DATA2                                    |          |           |                                                | SAI7_TXC                         |   |
| 94  | _                                            |          |           | 93                                             | _                                |   |
| 94  | ECSPI2_SS0                                   |          |           | 93                                             | I2C3_SCL                         |   |
| 1   | GPIO2_IO17                                   |          |           |                                                | UART4_RXD                        |   |
|     |                                              |          | 4         |                                                | GPIO5_IO10                       |   |
| 1   | SD2_CLK                                      |          |           |                                                | ECSPI2_MOSI                      |   |
|     | UART4_RXD                                    |          |           |                                                | SAI7_TXD0                        |   |
| 96  | ECSPI2_SCLK                                  |          |           | 95                                             | I2C3_SDA                         |   |
|     | _                                            |          |           |                                                | UART4_TXD                        |   |
|     | GPIO2_IO13                                   |          |           |                                                | GPIO5_IO11                       |   |
|     | gpa = :=:=                                   |          | 1         |                                                | SD2_DATA0                        |   |
| 1 . | SD2_DATA3                                    |          |           |                                                | I2C4_SDA                         |   |
| 98  | ECSPI2_MISO                                  |          |           | 97                                             | UART2_RXD                        |   |
| 1   | GPIO2_IO18                                   |          |           |                                                | GPIO2_IO15                       |   |
| -   | CD2 CMD                                      | -        | -         |                                                |                                  |   |
|     | SD2_CMD                                      |          |           |                                                | SD2_DATA1                        |   |
| 100 | UART4_TXD                                    |          |           | 99                                             | I2C4_SCL                         |   |
|     | ECSPI2_MOSI                                  |          |           |                                                | UART2_TXD                        |   |
|     | GPIO2_IO14                                   | <u> </u> | <u> </u>  | <u>                                       </u> | GPIO2_IO16                       |   |
| _   |                                              | _        | _         |                                                |                                  | _ |



# 6.2 Mating Connectors

Table 46 Connector type

|        | UCM-iMX8M-Plus connector  | Carrier board (mating) connector P/N |                            |  |  |
|--------|---------------------------|--------------------------------------|----------------------------|--|--|
| Ref.   | Ref. Implementation       |                                      | P/N                        |  |  |
| P1, P2 | Hirose DF40C-100DP-0.4V51 | Hirose                               | DF40HC(3.0)-100DS-0.4V(51) |  |  |

# 6.3 Mechanical Drawings

Figure 3 UCM-iMX8M-Plus top



Figure 4 UCM-iMX8M-Plus bottom



- 1. All dimensions are in millimeters.
- 2. The height of all components is < 2.0mm.



- 3. Baseboard connectors provide  $3 \pm 0.15$ mm board-to-board clearance.
- 4. Board thickness is 1.6mm.

3D model and mechanical drawings in DXF format are available at https://www.compulab.com/products/computer-on-modules/UCM-iMX8M-Plus-nxp-i-mx-8m-mini-som-system-on-module-computer/#devres



# 7 OPERATIONAL CHARACTERISTICS

# 7.1 Absolute Maximum Ratings

Table 47 Absolute Maximum ratings

| Parameter                               | Min  | Max | Unit |
|-----------------------------------------|------|-----|------|
| Main power supply voltage (V_SOM)       | -0.3 | 4.8 | V    |
| Voltage on any non-power supply pin     | -0.5 | 3.6 | V    |
| Backup battery supply voltage (VCC_RTC) | -0.3 | 3.8 | V    |

NOTE: Exceeding the absolute maximum ratings may damage the device.

# 7.2 Recommended Operating Conditions

**Table 48** Recommended Operating Conditions

| Parameter                               | Min  | Тур. | Max | Unit |
|-----------------------------------------|------|------|-----|------|
| Main power supply voltage (V_SOM)       | 3.45 | 3.7  | 4.4 | V    |
| Backup battery supply voltage (VCC_RTC) | 1.5  | 3.0  | 3.6 | V    |

# 7.3 Typical Power Consumption

Power consumption details will be added in a future version of this document.

Table 49 RTC timekeeping current

| Use case | Use case description                                                            | I <sub>VCC_RTC</sub> |
|----------|---------------------------------------------------------------------------------|----------------------|
| RTC only | VCC_RTC (3.0V) is supplied from external coin-cell battery V_SOM is not present | 70nA                 |

### 7.4 ESD Performance

Table 50 ESD Performance

| Interface        | ESD Performance                                            |
|------------------|------------------------------------------------------------|
| i.MX8M Plus pins | 2kV Human Body Model (HBM), 500V Charge Device Model (CDM) |



### 8 APPLICATION NOTES

# 8.1 Carrier Board Design Guidelines

- Ensure that all V\_SOM and GND power pins are connected.
- Major power rails V\_SOM and GND must be implemented by planes, rather than traces.
   Using at least two planes is essential to ensure the system signal quality because the planes provide a current return path for all interface signals.
- It is recommended to put several 10/100uF capacitors between V\_SOM and GND near the mating connectors.
- Except for a power connection, no other connection is mandatory for UCM-iMX8M-Plus operation. All power-up circuitry and all required pullups/pulldowns are available onboard UCM-iMX8M-Plus.
- If for some reason you decide to place an external pullup or pulldown resistor on a certain signal (for example on the GPIOs), first check the documentation of that signal provided in this manual. Certain signals have on-board pullup/pulldown resistors required for proper initialization. Overriding their values by external components will disable board operation. For details please refer to section **Error! Reference source not found.**.
- You must be familiar with signal interconnection design rules. There are many sensitive groups of signals. For example:
  - PCIe, Ethernet, USB and more signals must be routed in differential pairs and by a controlled impedance trace.
  - Audio input must be decoupled from possible sources of carrier board noise.
- The following interfaces should meet the differential impedance requirements with manufacturer tolerance of 10%:
  - USB2.0: DP/DM signals require 90 ohm differential impedance.
  - All single-ended signals require 50 ohm impedance.
  - PCIe TX/RX data pairs and PCIe clocks require 85 ohm differential impedance.
  - Ethernet, MIPI-CSI and MIPI-DSI signals require 100 ohm differential impedance.
- The carrier board interface connectors provide 3mm mating height. Bear in mind that there are components on the bottom side of UCM-iMX8M-Plus. It is not recommended to place any components underneath the UCM-iMX8M-Plus module.
- Refer to the SB-UCMIMX8PLUS carrier board reference design schematics.
- It is recommended to send the schematics of the custom carrier board to Compulab support team for review.

# 8.2 Carrier Board Troubleshooting

- Using grease solvent and a soft brush, clean the contacts of the mating connectors of both
  the module and the carrier board. Remnants of soldering paste can prevent proper contact.
  Take care to let the connectors and the module dry entirely before re-applying power –
  otherwise, corrosion may occur.
- Using an oscilloscope, check the voltage levels and quality of the V\_SOM power supply.
   It should be as specified in section 7.2. Check that there is no excessive ripple or glitches.
   First, perform the measurements without plugging in the module. Then plug in the module and measure again. Measurement should be performed on the pins of the mating connector.
- Using an oscilloscope, verify that the GND pins of the mating connector are indeed at zero voltage level and that there is no ground bouncing. The module must be plugged in during the test.



- Create a "minimum system" only power, mating connectors, the module and a serial interface.
- Check if the system starts properly. In system larger than the minimum, possible sources
  of disturbance could be:
- Devices improperly driving the local bus
- External pullup/pulldown resistors overriding the module on-board values, or any other component creating the same "overriding" effect
- Faulty power supply
- In order to avoid possible sources of disturbance, it is strongly recommended to start with a minimal system and then to add/activate off-board devices one by one.
- Check for the existence of soldering shorts between pins of mating connectors. Even if the signals are not used on the carrier board, shorting them on the connectors can disable the module operation. An initial check can be performed using a microscope. However, if microscope inspection finds nothing, it is advisable to check using an X-ray, because often solder bridges are deep beneath the connector body. Note that solder shorts are the most probable factor to prevent a module from booting.
- Check possible signal short circuits due to errors in carrier board PCB design or assembly.
- Improper functioning of a customer carrier board can accidentally delete boot-up code from UCM-iMX8M-Plus, or even damage the module hardware permanently. Before every new attempt of activation, check that your module is still functional with CompuLab SB-UCMIMX8PLUS carrier board.
- It is recommended to assemble more than one carrier board for prototyping, in order to ease resolution of problems related to specific board assembly.