## **ECE 152B – Spring 2013**

Experiment #2: Basic Undergraduate RISC Processor Lab

Grade Sheet - Group # A. Design Approval (5 points): (5) - Due Week 6 in your lab section B. Group BURP simulation Demo (30 points): (30) - Due Thursday of Week 7 1. Verilog/VHDL model of entire BURP \_\_\_\_(15) \_\_\_\_(15) 2. Correctness of ModelSim simulation of BURP C. Group Demonstration (65 points): (65) - Due Thursday of Week 9 1. Instructions work (30 points total): (30) \_\_\_\_ JMP JC INC \_\_\_\_ MVI \_\_\_\_ MOV \_\_\_\_ ADD \_\_\_\_ POP PUSH SUB \_\_\_\_CC \_\_\_ SC AND \_\_\_\_ IN OUT OR NOP 2. Demonstration program works properly. \_\_\_\_(15) 3. Design pipelined correctly and efficiently. \_\_\_\_(5) 4. Controller designed efficiently. \_\_\_\_(5) 5. Stack overflow and underflow detected. \_\_\_\_(5) 6. Carry and borrow work properly. (5) D. Individual knowledge (5 points each): Member #1: \_\_\_\_\_\_ Score: \_\_\_\_\_(5) Member #2: Score: (5) (100) - Due Thursday of Week 10 E. Lab Report (100 points): Abstract Hardware Description (30) Functional Block Diagram Schematic Diagram Text Description: Building Blocks, Data Path, Busses, Control Unit Verilog/VHDL of your BURP Experiment Description \_\_\_\_(25) Description of operations Test program (description and program source code) ModelSim simulation results Discussion (25) Timing considerations; Pipelining issues; Performance English/grammar \_\_\_\_(5) Report Organization (5)
Conclusion (5) Conclusion \_\_\_\_(5) Total (A+B+C+D.1+E) of Member #1: \_\_\_\_\_(200) Total (A+B+C+D.2+E) of Member #2: \_\_\_\_\_(200)

Report TA

Demo TA